1cdbdb648Spbrook /*
2cdbdb648Spbrook * ARM PrimeCell Timer modules.
3cdbdb648Spbrook *
4cdbdb648Spbrook * Copyright (c) 2005-2006 CodeSourcery.
5cdbdb648Spbrook * Written by Paul Brook
6cdbdb648Spbrook *
78e31bf38SMatthew Fernandez * This code is licensed under the GPL.
8cdbdb648Spbrook */
9cdbdb648Spbrook
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1183c9f4caSPaolo Bonzini #include "hw/sysbus.h"
12d6454270SMarkus Armbruster #include "migration/vmstate.h"
131de7afc9SPaolo Bonzini #include "qemu/timer.h"
1464552b6bSMarkus Armbruster #include "hw/irq.h"
1583c9f4caSPaolo Bonzini #include "hw/ptimer.h"
16a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
170b8fa32fSMarkus Armbruster #include "qemu/module.h"
1803dd024fSPaolo Bonzini #include "qemu/log.h"
19db1015e9SEduardo Habkost #include "qom/object.h"
20cdbdb648Spbrook
21cdbdb648Spbrook /* Common timer implementation. */
22cdbdb648Spbrook
23cdbdb648Spbrook #define TIMER_CTRL_ONESHOT (1 << 0)
24cdbdb648Spbrook #define TIMER_CTRL_32BIT (1 << 1)
25cdbdb648Spbrook #define TIMER_CTRL_DIV1 (0 << 2)
26cdbdb648Spbrook #define TIMER_CTRL_DIV16 (1 << 2)
27cdbdb648Spbrook #define TIMER_CTRL_DIV256 (2 << 2)
28cdbdb648Spbrook #define TIMER_CTRL_IE (1 << 5)
29cdbdb648Spbrook #define TIMER_CTRL_PERIODIC (1 << 6)
30cdbdb648Spbrook #define TIMER_CTRL_ENABLE (1 << 7)
31cdbdb648Spbrook
32cdbdb648Spbrook typedef struct {
33423f0742Spbrook ptimer_state *timer;
34cdbdb648Spbrook uint32_t control;
35cdbdb648Spbrook uint32_t limit;
36cdbdb648Spbrook int freq;
37cdbdb648Spbrook int int_level;
38d537cf6cSpbrook qemu_irq irq;
39cdbdb648Spbrook } arm_timer_state;
40cdbdb648Spbrook
41cdbdb648Spbrook /* Check all active timers, and schedule the next timer interrupt. */
42cdbdb648Spbrook
arm_timer_update(arm_timer_state * s)43423f0742Spbrook static void arm_timer_update(arm_timer_state *s)
44cdbdb648Spbrook {
45cdbdb648Spbrook /* Update interrupts. */
46cdbdb648Spbrook if (s->int_level && (s->control & TIMER_CTRL_IE)) {
47d537cf6cSpbrook qemu_irq_raise(s->irq);
48cdbdb648Spbrook } else {
49d537cf6cSpbrook qemu_irq_lower(s->irq);
50cdbdb648Spbrook }
51cdbdb648Spbrook }
52cdbdb648Spbrook
arm_timer_read(void * opaque,hwaddr offset)53a8170e5eSAvi Kivity static uint32_t arm_timer_read(void *opaque, hwaddr offset)
54cdbdb648Spbrook {
55cdbdb648Spbrook arm_timer_state *s = (arm_timer_state *)opaque;
56cdbdb648Spbrook
57cdbdb648Spbrook switch (offset >> 2) {
58cdbdb648Spbrook case 0: /* TimerLoad */
59cdbdb648Spbrook case 6: /* TimerBGLoad */
60cdbdb648Spbrook return s->limit;
61cdbdb648Spbrook case 1: /* TimerValue */
62423f0742Spbrook return ptimer_get_count(s->timer);
63cdbdb648Spbrook case 2: /* TimerControl */
64cdbdb648Spbrook return s->control;
65cdbdb648Spbrook case 4: /* TimerRIS */
66cdbdb648Spbrook return s->int_level;
67cdbdb648Spbrook case 5: /* TimerMIS */
68cdbdb648Spbrook if ((s->control & TIMER_CTRL_IE) == 0)
69cdbdb648Spbrook return 0;
70cdbdb648Spbrook return s->int_level;
71cdbdb648Spbrook default:
72edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR,
73edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset);
74cdbdb648Spbrook return 0;
75cdbdb648Spbrook }
76cdbdb648Spbrook }
77cdbdb648Spbrook
785a65f7b5SPeter Maydell /*
795a65f7b5SPeter Maydell * Reset the timer limit after settings have changed.
805a65f7b5SPeter Maydell * May only be called from inside a ptimer transaction block.
815a65f7b5SPeter Maydell */
arm_timer_recalibrate(arm_timer_state * s,int reload)82423f0742Spbrook static void arm_timer_recalibrate(arm_timer_state *s, int reload)
83423f0742Spbrook {
84423f0742Spbrook uint32_t limit;
85423f0742Spbrook
86a9cf98d9SRabin Vincent if ((s->control & (TIMER_CTRL_PERIODIC | TIMER_CTRL_ONESHOT)) == 0) {
87423f0742Spbrook /* Free running. */
88423f0742Spbrook if (s->control & TIMER_CTRL_32BIT)
89423f0742Spbrook limit = 0xffffffff;
90423f0742Spbrook else
91423f0742Spbrook limit = 0xffff;
92423f0742Spbrook } else {
93423f0742Spbrook /* Periodic. */
94423f0742Spbrook limit = s->limit;
95423f0742Spbrook }
96423f0742Spbrook ptimer_set_limit(s->timer, limit, reload);
97423f0742Spbrook }
98423f0742Spbrook
arm_timer_write(void * opaque,hwaddr offset,uint32_t value)99a8170e5eSAvi Kivity static void arm_timer_write(void *opaque, hwaddr offset,
100cdbdb648Spbrook uint32_t value)
101cdbdb648Spbrook {
102cdbdb648Spbrook arm_timer_state *s = (arm_timer_state *)opaque;
103423f0742Spbrook int freq;
104cdbdb648Spbrook
105cdbdb648Spbrook switch (offset >> 2) {
106cdbdb648Spbrook case 0: /* TimerLoad */
107cdbdb648Spbrook s->limit = value;
1085a65f7b5SPeter Maydell ptimer_transaction_begin(s->timer);
109423f0742Spbrook arm_timer_recalibrate(s, 1);
1105a65f7b5SPeter Maydell ptimer_transaction_commit(s->timer);
111cdbdb648Spbrook break;
112cdbdb648Spbrook case 1: /* TimerValue */
113cdbdb648Spbrook /* ??? Linux seems to want to write to this readonly register.
114cdbdb648Spbrook Ignore it. */
115cdbdb648Spbrook break;
116cdbdb648Spbrook case 2: /* TimerControl */
1175a65f7b5SPeter Maydell ptimer_transaction_begin(s->timer);
118cdbdb648Spbrook if (s->control & TIMER_CTRL_ENABLE) {
119cdbdb648Spbrook /* Pause the timer if it is running. This may cause some
120cdbdb648Spbrook inaccuracy dure to rounding, but avoids a whole lot of other
121cdbdb648Spbrook messyness. */
122423f0742Spbrook ptimer_stop(s->timer);
123cdbdb648Spbrook }
124cdbdb648Spbrook s->control = value;
125423f0742Spbrook freq = s->freq;
126cdbdb648Spbrook /* ??? Need to recalculate expiry time after changing divisor. */
127cdbdb648Spbrook switch ((value >> 2) & 3) {
128423f0742Spbrook case 1: freq >>= 4; break;
129423f0742Spbrook case 2: freq >>= 8; break;
130cdbdb648Spbrook }
131d6759902SRabin Vincent arm_timer_recalibrate(s, s->control & TIMER_CTRL_ENABLE);
132423f0742Spbrook ptimer_set_freq(s->timer, freq);
133cdbdb648Spbrook if (s->control & TIMER_CTRL_ENABLE) {
134cdbdb648Spbrook /* Restart the timer if still enabled. */
135423f0742Spbrook ptimer_run(s->timer, (s->control & TIMER_CTRL_ONESHOT) != 0);
136cdbdb648Spbrook }
1375a65f7b5SPeter Maydell ptimer_transaction_commit(s->timer);
138cdbdb648Spbrook break;
139cdbdb648Spbrook case 3: /* TimerIntClr */
140cdbdb648Spbrook s->int_level = 0;
141cdbdb648Spbrook break;
142cdbdb648Spbrook case 6: /* TimerBGLoad */
143cdbdb648Spbrook s->limit = value;
1445a65f7b5SPeter Maydell ptimer_transaction_begin(s->timer);
145423f0742Spbrook arm_timer_recalibrate(s, 0);
1465a65f7b5SPeter Maydell ptimer_transaction_commit(s->timer);
147cdbdb648Spbrook break;
148cdbdb648Spbrook default:
149edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR,
150edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset);
151cdbdb648Spbrook }
152423f0742Spbrook arm_timer_update(s);
153cdbdb648Spbrook }
154cdbdb648Spbrook
arm_timer_tick(void * opaque)155cdbdb648Spbrook static void arm_timer_tick(void *opaque)
156cdbdb648Spbrook {
157423f0742Spbrook arm_timer_state *s = (arm_timer_state *)opaque;
158423f0742Spbrook s->int_level = 1;
159423f0742Spbrook arm_timer_update(s);
160cdbdb648Spbrook }
161cdbdb648Spbrook
162eecd33a5SJuan Quintela static const VMStateDescription vmstate_arm_timer = {
163eecd33a5SJuan Quintela .name = "arm_timer",
164eecd33a5SJuan Quintela .version_id = 1,
165eecd33a5SJuan Quintela .minimum_version_id = 1,
166ba324b3fSRichard Henderson .fields = (const VMStateField[]) {
167eecd33a5SJuan Quintela VMSTATE_UINT32(control, arm_timer_state),
168eecd33a5SJuan Quintela VMSTATE_UINT32(limit, arm_timer_state),
169eecd33a5SJuan Quintela VMSTATE_INT32(int_level, arm_timer_state),
170eecd33a5SJuan Quintela VMSTATE_PTIMER(timer, arm_timer_state),
171eecd33a5SJuan Quintela VMSTATE_END_OF_LIST()
17223e39294Spbrook }
173eecd33a5SJuan Quintela };
17423e39294Spbrook
arm_timer_init(uint32_t freq)1756a824ec3SPaul Brook static arm_timer_state *arm_timer_init(uint32_t freq)
176cdbdb648Spbrook {
177cdbdb648Spbrook arm_timer_state *s;
178cdbdb648Spbrook
179b21e2380SMarkus Armbruster s = g_new0(arm_timer_state, 1);
180423f0742Spbrook s->freq = freq;
181cdbdb648Spbrook s->control = TIMER_CTRL_IE;
182cdbdb648Spbrook
1839598c1bbSPeter Maydell s->timer = ptimer_init(arm_timer_tick, s, PTIMER_POLICY_LEGACY);
18499b16e8eSJuan Quintela vmstate_register_any(NULL, &vmstate_arm_timer, s);
185cdbdb648Spbrook return s;
186cdbdb648Spbrook }
187cdbdb648Spbrook
188932a8d1fSPeter Maydell /*
189932a8d1fSPeter Maydell * ARM PrimeCell SP804 dual timer module.
1907b4252e8SPeter Chubb * Docs at
191932a8d1fSPeter Maydell * https://developer.arm.com/documentation/ddi0271/latest/
1927b4252e8SPeter Chubb */
193cdbdb648Spbrook
1940c88dea5SAndreas Färber #define TYPE_SP804 "sp804"
1958063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(SP804State, SP804)
1960c88dea5SAndreas Färber
197db1015e9SEduardo Habkost struct SP804State {
1980c88dea5SAndreas Färber SysBusDevice parent_obj;
1990c88dea5SAndreas Färber
200e219dea2SAvi Kivity MemoryRegion iomem;
2016a824ec3SPaul Brook arm_timer_state *timer[2];
202104a26a2SMark Langsdorf uint32_t freq0, freq1;
203cdbdb648Spbrook int level[2];
204d537cf6cSpbrook qemu_irq irq;
205db1015e9SEduardo Habkost };
206cdbdb648Spbrook
2077b4252e8SPeter Chubb static const uint8_t sp804_ids[] = {
2087b4252e8SPeter Chubb /* Timer ID */
2097b4252e8SPeter Chubb 0x04, 0x18, 0x14, 0,
2107b4252e8SPeter Chubb /* PrimeCell ID */
2117b4252e8SPeter Chubb 0xd, 0xf0, 0x05, 0xb1
2127b4252e8SPeter Chubb };
2137b4252e8SPeter Chubb
214d537cf6cSpbrook /* Merge the IRQs from the two component devices. */
sp804_set_irq(void * opaque,int irq,int level)215cdbdb648Spbrook static void sp804_set_irq(void *opaque, int irq, int level)
216cdbdb648Spbrook {
2171024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque;
218cdbdb648Spbrook
219cdbdb648Spbrook s->level[irq] = level;
220d537cf6cSpbrook qemu_set_irq(s->irq, s->level[0] || s->level[1]);
221cdbdb648Spbrook }
222cdbdb648Spbrook
sp804_read(void * opaque,hwaddr offset,unsigned size)223a8170e5eSAvi Kivity static uint64_t sp804_read(void *opaque, hwaddr offset,
224e219dea2SAvi Kivity unsigned size)
225cdbdb648Spbrook {
2261024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque;
227cdbdb648Spbrook
228cdbdb648Spbrook if (offset < 0x20) {
229cdbdb648Spbrook return arm_timer_read(s->timer[0], offset);
2307b4252e8SPeter Chubb }
2317b4252e8SPeter Chubb if (offset < 0x40) {
232cdbdb648Spbrook return arm_timer_read(s->timer[1], offset - 0x20);
233cdbdb648Spbrook }
2347b4252e8SPeter Chubb
2357b4252e8SPeter Chubb /* TimerPeriphID */
2367b4252e8SPeter Chubb if (offset >= 0xfe0 && offset <= 0xffc) {
2377b4252e8SPeter Chubb return sp804_ids[(offset - 0xfe0) >> 2];
2387b4252e8SPeter Chubb }
2397b4252e8SPeter Chubb
2407b4252e8SPeter Chubb switch (offset) {
2417b4252e8SPeter Chubb /* Integration Test control registers, which we won't support */
2427b4252e8SPeter Chubb case 0xf00: /* TimerITCR */
2437b4252e8SPeter Chubb case 0xf04: /* TimerITOP (strictly write only but..) */
244edb94a41SPeter Maydell qemu_log_mask(LOG_UNIMP,
245edb94a41SPeter Maydell "%s: integration test registers unimplemented\n",
246edb94a41SPeter Maydell __func__);
2477b4252e8SPeter Chubb return 0;
2487b4252e8SPeter Chubb }
2497b4252e8SPeter Chubb
250edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR,
251edb94a41SPeter Maydell "%s: Bad offset %x\n", __func__, (int)offset);
2527b4252e8SPeter Chubb return 0;
253cdbdb648Spbrook }
254cdbdb648Spbrook
sp804_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)255a8170e5eSAvi Kivity static void sp804_write(void *opaque, hwaddr offset,
256e219dea2SAvi Kivity uint64_t value, unsigned size)
257cdbdb648Spbrook {
2581024d7f0SAndreas Färber SP804State *s = (SP804State *)opaque;
259cdbdb648Spbrook
260cdbdb648Spbrook if (offset < 0x20) {
261cdbdb648Spbrook arm_timer_write(s->timer[0], offset, value);
2627b4252e8SPeter Chubb return;
263cdbdb648Spbrook }
2647b4252e8SPeter Chubb
2657b4252e8SPeter Chubb if (offset < 0x40) {
2667b4252e8SPeter Chubb arm_timer_write(s->timer[1], offset - 0x20, value);
2677b4252e8SPeter Chubb return;
2687b4252e8SPeter Chubb }
2697b4252e8SPeter Chubb
2707b4252e8SPeter Chubb /* Technically we could be writing to the Test Registers, but not likely */
271edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %x\n",
272edb94a41SPeter Maydell __func__, (int)offset);
273cdbdb648Spbrook }
274cdbdb648Spbrook
275e219dea2SAvi Kivity static const MemoryRegionOps sp804_ops = {
276e219dea2SAvi Kivity .read = sp804_read,
277e219dea2SAvi Kivity .write = sp804_write,
278e219dea2SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN,
279cdbdb648Spbrook };
280cdbdb648Spbrook
28181986ac4SJuan Quintela static const VMStateDescription vmstate_sp804 = {
28281986ac4SJuan Quintela .name = "sp804",
28381986ac4SJuan Quintela .version_id = 1,
28481986ac4SJuan Quintela .minimum_version_id = 1,
285ba324b3fSRichard Henderson .fields = (const VMStateField[]) {
2861024d7f0SAndreas Färber VMSTATE_INT32_ARRAY(level, SP804State, 2),
28781986ac4SJuan Quintela VMSTATE_END_OF_LIST()
28823e39294Spbrook }
28981986ac4SJuan Quintela };
29023e39294Spbrook
sp804_init(Object * obj)2910d175e74Sxiaoqiang.zhao static void sp804_init(Object *obj)
292cdbdb648Spbrook {
2930d175e74Sxiaoqiang.zhao SP804State *s = SP804(obj);
2940d175e74Sxiaoqiang.zhao SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
295cdbdb648Spbrook
2960c88dea5SAndreas Färber sysbus_init_irq(sbd, &s->irq);
2970d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &sp804_ops, s,
2980d175e74Sxiaoqiang.zhao "sp804", 0x1000);
2990d175e74Sxiaoqiang.zhao sysbus_init_mmio(sbd, &s->iomem);
3000d175e74Sxiaoqiang.zhao }
3010d175e74Sxiaoqiang.zhao
sp804_realize(DeviceState * dev,Error ** errp)3020d175e74Sxiaoqiang.zhao static void sp804_realize(DeviceState *dev, Error **errp)
3030d175e74Sxiaoqiang.zhao {
3040d175e74Sxiaoqiang.zhao SP804State *s = SP804(dev);
3050d175e74Sxiaoqiang.zhao
306104a26a2SMark Langsdorf s->timer[0] = arm_timer_init(s->freq0);
307104a26a2SMark Langsdorf s->timer[1] = arm_timer_init(s->freq1);
308b6412724SShannon Zhao s->timer[0]->irq = qemu_allocate_irq(sp804_set_irq, s, 0);
309b6412724SShannon Zhao s->timer[1]->irq = qemu_allocate_irq(sp804_set_irq, s, 1);
310cdbdb648Spbrook }
311cdbdb648Spbrook
312cdbdb648Spbrook /* Integrator/CP timer module. */
313cdbdb648Spbrook
314e2051b42SAndreas Färber #define TYPE_INTEGRATOR_PIT "integrator_pit"
3158063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(icp_pit_state, INTEGRATOR_PIT)
316e2051b42SAndreas Färber
317db1015e9SEduardo Habkost struct icp_pit_state {
318e2051b42SAndreas Färber SysBusDevice parent_obj;
319e2051b42SAndreas Färber
320e219dea2SAvi Kivity MemoryRegion iomem;
3216a824ec3SPaul Brook arm_timer_state *timer[3];
322db1015e9SEduardo Habkost };
323cdbdb648Spbrook
icp_pit_read(void * opaque,hwaddr offset,unsigned size)324a8170e5eSAvi Kivity static uint64_t icp_pit_read(void *opaque, hwaddr offset,
325e219dea2SAvi Kivity unsigned size)
326cdbdb648Spbrook {
327cdbdb648Spbrook icp_pit_state *s = (icp_pit_state *)opaque;
328cdbdb648Spbrook int n;
329cdbdb648Spbrook
330cdbdb648Spbrook /* ??? Don't know the PrimeCell ID for this device. */
331cdbdb648Spbrook n = offset >> 8;
332ee71c984SPeter Maydell if (n > 2) {
333edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
334cba933b2SPeter Maydell return 0;
3352ac71179SPaul Brook }
336cdbdb648Spbrook
337cdbdb648Spbrook return arm_timer_read(s->timer[n], offset & 0xff);
338cdbdb648Spbrook }
339cdbdb648Spbrook
icp_pit_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)340a8170e5eSAvi Kivity static void icp_pit_write(void *opaque, hwaddr offset,
341e219dea2SAvi Kivity uint64_t value, unsigned size)
342cdbdb648Spbrook {
343cdbdb648Spbrook icp_pit_state *s = (icp_pit_state *)opaque;
344cdbdb648Spbrook int n;
345cdbdb648Spbrook
346cdbdb648Spbrook n = offset >> 8;
347ee71c984SPeter Maydell if (n > 2) {
348edb94a41SPeter Maydell qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad timer %d\n", __func__, n);
349cba933b2SPeter Maydell return;
3502ac71179SPaul Brook }
351cdbdb648Spbrook
352cdbdb648Spbrook arm_timer_write(s->timer[n], offset & 0xff, value);
353cdbdb648Spbrook }
354cdbdb648Spbrook
355e219dea2SAvi Kivity static const MemoryRegionOps icp_pit_ops = {
356e219dea2SAvi Kivity .read = icp_pit_read,
357e219dea2SAvi Kivity .write = icp_pit_write,
358e219dea2SAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN,
359cdbdb648Spbrook };
360cdbdb648Spbrook
icp_pit_init(Object * obj)3610d175e74Sxiaoqiang.zhao static void icp_pit_init(Object *obj)
362cdbdb648Spbrook {
3630d175e74Sxiaoqiang.zhao icp_pit_state *s = INTEGRATOR_PIT(obj);
3640d175e74Sxiaoqiang.zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj);
365cdbdb648Spbrook
366cdbdb648Spbrook /* Timer 0 runs at the system clock speed (40MHz). */
3676a824ec3SPaul Brook s->timer[0] = arm_timer_init(40000000);
368cdbdb648Spbrook /* The other two timers run at 1MHz. */
3696a824ec3SPaul Brook s->timer[1] = arm_timer_init(1000000);
3706a824ec3SPaul Brook s->timer[2] = arm_timer_init(1000000);
3716a824ec3SPaul Brook
3726a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[0]->irq);
3736a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[1]->irq);
3746a824ec3SPaul Brook sysbus_init_irq(dev, &s->timer[2]->irq);
375cdbdb648Spbrook
3760d175e74Sxiaoqiang.zhao memory_region_init_io(&s->iomem, obj, &icp_pit_ops, s,
377853dca12SPaolo Bonzini "icp_pit", 0x1000);
378750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->iomem);
37923e39294Spbrook /* This device has no state to save/restore. The component timers will
38023e39294Spbrook save themselves. */
381999e12bbSAnthony Liguori }
382999e12bbSAnthony Liguori
3838c43a6f0SAndreas Färber static const TypeInfo icp_pit_info = {
384e2051b42SAndreas Färber .name = TYPE_INTEGRATOR_PIT,
38539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE,
38639bffca2SAnthony Liguori .instance_size = sizeof(icp_pit_state),
3870d175e74Sxiaoqiang.zhao .instance_init = icp_pit_init,
388999e12bbSAnthony Liguori };
389999e12bbSAnthony Liguori
39074734e2bSRichard Henderson static const Property sp804_properties[] = {
3911024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq0", SP804State, freq0, 1000000),
3921024d7f0SAndreas Färber DEFINE_PROP_UINT32("freq1", SP804State, freq1, 1000000),
39339bffca2SAnthony Liguori };
39439bffca2SAnthony Liguori
sp804_class_init(ObjectClass * klass,const void * data)395*12d1a768SPhilippe Mathieu-Daudé static void sp804_class_init(ObjectClass *klass, const void *data)
396999e12bbSAnthony Liguori {
39739bffca2SAnthony Liguori DeviceClass *k = DEVICE_CLASS(klass);
398999e12bbSAnthony Liguori
3990d175e74Sxiaoqiang.zhao k->realize = sp804_realize;
4004f67d30bSMarc-André Lureau device_class_set_props(k, sp804_properties);
401d712a5a2Sxiaoqiang.zhao k->vmsd = &vmstate_sp804;
402999e12bbSAnthony Liguori }
403999e12bbSAnthony Liguori
4048c43a6f0SAndreas Färber static const TypeInfo sp804_info = {
4050c88dea5SAndreas Färber .name = TYPE_SP804,
40639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE,
4071024d7f0SAndreas Färber .instance_size = sizeof(SP804State),
4080d175e74Sxiaoqiang.zhao .instance_init = sp804_init,
409999e12bbSAnthony Liguori .class_init = sp804_class_init,
410999e12bbSAnthony Liguori };
411999e12bbSAnthony Liguori
arm_timer_register_types(void)41283f7d43aSAndreas Färber static void arm_timer_register_types(void)
4136a824ec3SPaul Brook {
41439bffca2SAnthony Liguori type_register_static(&icp_pit_info);
41539bffca2SAnthony Liguori type_register_static(&sp804_info);
4166a824ec3SPaul Brook }
4176a824ec3SPaul Brook
41883f7d43aSAndreas Färber type_init(arm_timer_register_types)
419