xref: /qemu/hw/ssi/xilinx_spips.c (revision ef06ca3946e284cb86fa712ba00f1c961e9456db)
194befa45SPeter A. G. Crosthwaite /*
294befa45SPeter A. G. Crosthwaite  * QEMU model of the Xilinx Zynq SPI controller
394befa45SPeter A. G. Crosthwaite  *
494befa45SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A. G. Crosthwaite
594befa45SPeter A. G. Crosthwaite  *
694befa45SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
794befa45SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
894befa45SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
994befa45SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1094befa45SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
1194befa45SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
1294befa45SPeter A. G. Crosthwaite  *
1394befa45SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
1494befa45SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
1594befa45SPeter A. G. Crosthwaite  *
1694befa45SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1794befa45SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1894befa45SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1994befa45SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2094befa45SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2194befa45SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2294befa45SPeter A. G. Crosthwaite  * THE SOFTWARE.
2394befa45SPeter A. G. Crosthwaite  */
2494befa45SPeter A. G. Crosthwaite 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
279c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2883c9f4caSPaolo Bonzini #include "hw/ptimer.h"
291de7afc9SPaolo Bonzini #include "qemu/log.h"
301de7afc9SPaolo Bonzini #include "qemu/bitops.h"
316363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h"
3283c3a1f6SKONRAD Frederic #include "qapi/error.h"
33*ef06ca39SFrancisco Iglesias #include "hw/register.h"
3483c3a1f6SKONRAD Frederic #include "migration/blocker.h"
3594befa45SPeter A. G. Crosthwaite 
364a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG
374a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0
384a5b6fa8SPeter Crosthwaite #endif
394a5b6fa8SPeter Crosthwaite 
404a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \
414a5b6fa8SPeter Crosthwaite     if (XILINX_SPIPS_ERR_DEBUG > (level)) { \
4294befa45SPeter A. G. Crosthwaite         fprintf(stderr,  ": %s: ", __func__); \
4394befa45SPeter A. G. Crosthwaite         fprintf(stderr, ## __VA_ARGS__); \
444a5b6fa8SPeter Crosthwaite     } \
4594befa45SPeter A. G. Crosthwaite } while (0);
4694befa45SPeter A. G. Crosthwaite 
4794befa45SPeter A. G. Crosthwaite /* config register */
4894befa45SPeter A. G. Crosthwaite #define R_CONFIG            (0x00 / 4)
49c8f8f9fbSPeter Maydell #define IFMODE              (1U << 31)
50f1241144SPeter Crosthwaite #define ENDIAN              (1 << 26)
5194befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN     (1 << 17)
5294befa45SPeter A. G. Crosthwaite #define MAN_START_COM       (1 << 16)
5394befa45SPeter A. G. Crosthwaite #define MAN_START_EN        (1 << 15)
5494befa45SPeter A. G. Crosthwaite #define MANUAL_CS           (1 << 14)
5594befa45SPeter A. G. Crosthwaite #define CS                  (0xF << 10)
5694befa45SPeter A. G. Crosthwaite #define CS_SHIFT            (10)
5794befa45SPeter A. G. Crosthwaite #define PERI_SEL            (1 << 9)
5894befa45SPeter A. G. Crosthwaite #define REF_CLK             (1 << 8)
5994befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH          (3 << 6)
6094befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV       (7 << 3)
6194befa45SPeter A. G. Crosthwaite #define CLK_PH              (1 << 2)
6294befa45SPeter A. G. Crosthwaite #define CLK_POL             (1 << 1)
6394befa45SPeter A. G. Crosthwaite #define MODE_SEL            (1 << 0)
642133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD       (0x7bf40000)
6594befa45SPeter A. G. Crosthwaite 
6694befa45SPeter A. G. Crosthwaite /* interrupt mechanism */
6794befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS       (0x04 / 4)
6894befa45SPeter A. G. Crosthwaite #define R_INTR_EN           (0x08 / 4)
6994befa45SPeter A. G. Crosthwaite #define R_INTR_DIS          (0x0C / 4)
7094befa45SPeter A. G. Crosthwaite #define R_INTR_MASK         (0x10 / 4)
7194befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW   (1 << 6)
7294befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL        (1 << 5)
7394befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY   (1 << 4)
7494befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL        (1 << 3)
7594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL    (1 << 2)
7694befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL   (1 << 1)
7794befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW    (1 << 0)
7894befa45SPeter A. G. Crosthwaite #define IXR_ALL                 ((IXR_TX_FIFO_UNDERFLOW<<1)-1)
7994befa45SPeter A. G. Crosthwaite 
8094befa45SPeter A. G. Crosthwaite #define R_EN                (0x14 / 4)
8194befa45SPeter A. G. Crosthwaite #define R_DELAY             (0x18 / 4)
8294befa45SPeter A. G. Crosthwaite #define R_TX_DATA           (0x1C / 4)
8394befa45SPeter A. G. Crosthwaite #define R_RX_DATA           (0x20 / 4)
8494befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT  (0x24 / 4)
8594befa45SPeter A. G. Crosthwaite #define R_TX_THRES          (0x28 / 4)
8694befa45SPeter A. G. Crosthwaite #define R_RX_THRES          (0x2C / 4)
87f1241144SPeter Crosthwaite #define R_TXD1              (0x80 / 4)
88f1241144SPeter Crosthwaite #define R_TXD2              (0x84 / 4)
89f1241144SPeter Crosthwaite #define R_TXD3              (0x88 / 4)
90f1241144SPeter Crosthwaite 
91f1241144SPeter Crosthwaite #define R_LQSPI_CFG         (0xa0 / 4)
92f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET       0x03A002EB
93c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE       (1U << 31)
94f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM       (1 << 30)
95f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS       (1 << 30)
96f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE        (1 << 28)
97f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN       (1 << 25)
98f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH    8
99f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT    16
100f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH   3
101f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT   8
102f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE     0xFF
103f1241144SPeter Crosthwaite 
104*ef06ca39SFrancisco Iglesias #define R_CMND        (0xc0 / 4)
105*ef06ca39SFrancisco Iglesias     #define R_CMND_RXFIFO_DRAIN   (1 << 19)
106*ef06ca39SFrancisco Iglesias     FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3)
107*ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD        (1 << 15)
108*ef06ca39SFrancisco Iglesias     FIELD(CMND, RX_DISCARD, 8, 7)
109*ef06ca39SFrancisco Iglesias     FIELD(CMND, DUMMY_CYCLES, 2, 6)
110*ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN         (1 << 1)
111*ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT      (1 << 0)
112f1241144SPeter Crosthwaite #define R_LQSPI_STS         (0xA4 / 4)
113f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD      (1 << 1)
114f1241144SPeter Crosthwaite 
11594befa45SPeter A. G. Crosthwaite #define R_MOD_ID            (0xFC / 4)
11694befa45SPeter A. G. Crosthwaite 
11794befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */
11894befa45SPeter A. G. Crosthwaite #define RXFF_A          32
11994befa45SPeter A. G. Crosthwaite #define TXFF_A          32
12094befa45SPeter A. G. Crosthwaite 
12110e60b35SPeter Crosthwaite #define RXFF_A_Q          (64 * 4)
12210e60b35SPeter Crosthwaite #define TXFF_A_Q          (64 * 4)
12310e60b35SPeter Crosthwaite 
124f1241144SPeter Crosthwaite /* 16MB per linear region */
125f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24
126f1241144SPeter Crosthwaite 
127f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF
128*ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0
129*ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE
130f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0
131f1241144SPeter Crosthwaite 
132f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s)
133f1241144SPeter Crosthwaite {
134e0891bd8SNathan Rossi     return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS &&
135e0891bd8SNathan Rossi             s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1;
136f1241144SPeter Crosthwaite }
137f1241144SPeter Crosthwaite 
138c4f08ffeSPeter Crosthwaite static inline bool xilinx_spips_cs_is_set(XilinxSPIPS *s, int i, int field)
139c4f08ffeSPeter Crosthwaite {
140c4f08ffeSPeter Crosthwaite     return ~field & (1 << i) && (s->regs[R_CONFIG] & MANUAL_CS
141c4f08ffeSPeter Crosthwaite                     || !fifo8_is_empty(&s->tx_fifo));
142c4f08ffeSPeter Crosthwaite }
143c4f08ffeSPeter Crosthwaite 
14494befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s)
14594befa45SPeter A. G. Crosthwaite {
146f1241144SPeter Crosthwaite     int i, j;
14794befa45SPeter A. G. Crosthwaite     bool found = false;
14894befa45SPeter A. G. Crosthwaite     int field = s->regs[R_CONFIG] >> CS_SHIFT;
14994befa45SPeter A. G. Crosthwaite 
150f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs; i++) {
151f1241144SPeter Crosthwaite         for (j = 0; j < num_effective_busses(s); j++) {
152f1241144SPeter Crosthwaite             int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE);
153f1241144SPeter Crosthwaite             int cs_to_set = (j * s->num_cs + i + upage) %
154f1241144SPeter Crosthwaite                                 (s->num_cs * s->num_busses);
155f1241144SPeter Crosthwaite 
156c4f08ffeSPeter Crosthwaite             if (xilinx_spips_cs_is_set(s, i, field) && !found) {
1574a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "selecting slave %d\n", i);
158f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 0);
159*ef06ca39SFrancisco Iglesias                 if (s->cs_lines_state[cs_to_set]) {
160*ef06ca39SFrancisco Iglesias                     s->cs_lines_state[cs_to_set] = false;
161*ef06ca39SFrancisco Iglesias                     s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD);
162*ef06ca39SFrancisco Iglesias                 }
16394befa45SPeter A. G. Crosthwaite             } else {
1644a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "deselecting slave %d\n", i);
165f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 1);
166*ef06ca39SFrancisco Iglesias                 s->cs_lines_state[cs_to_set] = true;
16794befa45SPeter A. G. Crosthwaite             }
16894befa45SPeter A. G. Crosthwaite         }
169c4f08ffeSPeter Crosthwaite         if (xilinx_spips_cs_is_set(s, i, field)) {
170f1241144SPeter Crosthwaite             found = true;
171f1241144SPeter Crosthwaite         }
172f1241144SPeter Crosthwaite     }
173f1241144SPeter Crosthwaite     if (!found) {
174f1241144SPeter Crosthwaite         s->snoop_state = SNOOP_CHECKING;
175*ef06ca39SFrancisco Iglesias         s->cmd_dummies = 0;
176*ef06ca39SFrancisco Iglesias         s->link_state = 1;
177*ef06ca39SFrancisco Iglesias         s->link_state_next = 1;
178*ef06ca39SFrancisco Iglesias         s->link_state_next_when = 0;
1794a5b6fa8SPeter Crosthwaite         DB_PRINT_L(1, "moving to snoop check state\n");
180f1241144SPeter Crosthwaite     }
18194befa45SPeter A. G. Crosthwaite }
18294befa45SPeter A. G. Crosthwaite 
18394befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s)
18494befa45SPeter A. G. Crosthwaite {
1853ea728d0SPeter Crosthwaite     if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) {
1863ea728d0SPeter Crosthwaite         return;
1873ea728d0SPeter Crosthwaite     }
18894befa45SPeter A. G. Crosthwaite     /* These are set/cleared as they occur */
18994befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW |
19094befa45SPeter A. G. Crosthwaite                                 IXR_TX_FIFO_MODE_FAIL);
19194befa45SPeter A. G. Crosthwaite     /* these are pure functions of fifo state, set them here */
19294befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] |=
19394befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) |
19494befa45SPeter A. G. Crosthwaite         (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) |
19594befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) |
19694befa45SPeter A. G. Crosthwaite         (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0);
19794befa45SPeter A. G. Crosthwaite     /* drive external interrupt pin */
19894befa45SPeter A. G. Crosthwaite     int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] &
19994befa45SPeter A. G. Crosthwaite                                                                 IXR_ALL);
20094befa45SPeter A. G. Crosthwaite     if (new_irqline != s->irqline) {
20194befa45SPeter A. G. Crosthwaite         s->irqline = new_irqline;
20294befa45SPeter A. G. Crosthwaite         qemu_set_irq(s->irq, s->irqline);
20394befa45SPeter A. G. Crosthwaite     }
20494befa45SPeter A. G. Crosthwaite }
20594befa45SPeter A. G. Crosthwaite 
20694befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d)
20794befa45SPeter A. G. Crosthwaite {
208f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(d);
20994befa45SPeter A. G. Crosthwaite 
21094befa45SPeter A. G. Crosthwaite     int i;
2116363235bSAlistair Francis     for (i = 0; i < XLNX_SPIPS_R_MAX; i++) {
21294befa45SPeter A. G. Crosthwaite         s->regs[i] = 0;
21394befa45SPeter A. G. Crosthwaite     }
21494befa45SPeter A. G. Crosthwaite 
21594befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
21694befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
21794befa45SPeter A. G. Crosthwaite     /* non zero resets */
21894befa45SPeter A. G. Crosthwaite     s->regs[R_CONFIG] |= MODEFAIL_GEN_EN;
21994befa45SPeter A. G. Crosthwaite     s->regs[R_SLAVE_IDLE_COUNT] = 0xFF;
22094befa45SPeter A. G. Crosthwaite     s->regs[R_TX_THRES] = 1;
22194befa45SPeter A. G. Crosthwaite     s->regs[R_RX_THRES] = 1;
22294befa45SPeter A. G. Crosthwaite     /* FIXME: move magic number definition somewhere sensible */
22394befa45SPeter A. G. Crosthwaite     s->regs[R_MOD_ID] = 0x01090106;
224f1241144SPeter Crosthwaite     s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET;
225*ef06ca39SFrancisco Iglesias     s->link_state = 1;
226*ef06ca39SFrancisco Iglesias     s->link_state_next = 1;
227*ef06ca39SFrancisco Iglesias     s->link_state_next_when = 0;
228f1241144SPeter Crosthwaite     s->snoop_state = SNOOP_CHECKING;
229*ef06ca39SFrancisco Iglesias     s->cmd_dummies = 0;
23094befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
23194befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
23294befa45SPeter A. G. Crosthwaite }
23394befa45SPeter A. G. Crosthwaite 
234c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB)
2359151da25SPeter Crosthwaite  * column wise (from element 0 to N-1). num is the length of x, and dir
2369151da25SPeter Crosthwaite  * reverses the direction of the transform. Best illustrated by example:
2379151da25SPeter Crosthwaite  * Each digit in the below array is a single bit (num == 3):
2389151da25SPeter Crosthwaite  *
239c3725b85SFrancisco Iglesias  * {{ 76543210, }  ----- stripe (dir == false) -----> {{ 741gdaFC, }
240c3725b85SFrancisco Iglesias  *  { hgfedcba, }                                      { 630fcHEB, }
241c3725b85SFrancisco Iglesias  *  { HGFEDCBA, }} <---- upstripe (dir == true) -----  { 52hebGDA, }}
2429151da25SPeter Crosthwaite  */
2439151da25SPeter Crosthwaite 
2449151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir)
2459151da25SPeter Crosthwaite {
2469151da25SPeter Crosthwaite     uint8_t r[num];
2479151da25SPeter Crosthwaite     memset(r, 0, sizeof(uint8_t) * num);
2489151da25SPeter Crosthwaite     int idx[2] = {0, 0};
249c3725b85SFrancisco Iglesias     int bit[2] = {0, 7};
2509151da25SPeter Crosthwaite     int d = dir;
2519151da25SPeter Crosthwaite 
2529151da25SPeter Crosthwaite     for (idx[0] = 0; idx[0] < num; ++idx[0]) {
253c3725b85SFrancisco Iglesias         for (bit[0] = 7; bit[0] >= 0; bit[0]--) {
254c3725b85SFrancisco Iglesias             r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0;
2559151da25SPeter Crosthwaite             idx[1] = (idx[1] + 1) % num;
2569151da25SPeter Crosthwaite             if (!idx[1]) {
257c3725b85SFrancisco Iglesias                 bit[1]--;
2589151da25SPeter Crosthwaite             }
2599151da25SPeter Crosthwaite         }
2609151da25SPeter Crosthwaite     }
2619151da25SPeter Crosthwaite     memcpy(x, r, sizeof(uint8_t) * num);
2629151da25SPeter Crosthwaite }
2639151da25SPeter Crosthwaite 
264*ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command)
265*ef06ca39SFrancisco Iglesias {
266*ef06ca39SFrancisco Iglesias     if (!qs) {
267*ef06ca39SFrancisco Iglesias         /* The SPI device is not a QSPI device */
268*ef06ca39SFrancisco Iglesias         return -1;
269*ef06ca39SFrancisco Iglesias     }
270*ef06ca39SFrancisco Iglesias 
271*ef06ca39SFrancisco Iglesias     switch (command) { /* check for dummies */
272*ef06ca39SFrancisco Iglesias     case READ: /* no dummy bytes/cycles */
273*ef06ca39SFrancisco Iglesias     case PP:
274*ef06ca39SFrancisco Iglesias     case DPP:
275*ef06ca39SFrancisco Iglesias     case QPP:
276*ef06ca39SFrancisco Iglesias     case READ_4:
277*ef06ca39SFrancisco Iglesias     case PP_4:
278*ef06ca39SFrancisco Iglesias     case QPP_4:
279*ef06ca39SFrancisco Iglesias         return 0;
280*ef06ca39SFrancisco Iglesias     case FAST_READ:
281*ef06ca39SFrancisco Iglesias     case DOR:
282*ef06ca39SFrancisco Iglesias     case QOR:
283*ef06ca39SFrancisco Iglesias     case DOR_4:
284*ef06ca39SFrancisco Iglesias     case QOR_4:
285*ef06ca39SFrancisco Iglesias         return 1;
286*ef06ca39SFrancisco Iglesias     case DIOR:
287*ef06ca39SFrancisco Iglesias     case FAST_READ_4:
288*ef06ca39SFrancisco Iglesias     case DIOR_4:
289*ef06ca39SFrancisco Iglesias         return 2;
290*ef06ca39SFrancisco Iglesias     case QIOR:
291*ef06ca39SFrancisco Iglesias     case QIOR_4:
292*ef06ca39SFrancisco Iglesias         return 5;
293*ef06ca39SFrancisco Iglesias     default:
294*ef06ca39SFrancisco Iglesias         return -1;
295*ef06ca39SFrancisco Iglesias     }
296*ef06ca39SFrancisco Iglesias }
297*ef06ca39SFrancisco Iglesias 
298*ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd)
299*ef06ca39SFrancisco Iglesias {
300*ef06ca39SFrancisco Iglesias    switch (cmd) {
301*ef06ca39SFrancisco Iglesias    case PP_4:
302*ef06ca39SFrancisco Iglesias    case QPP_4:
303*ef06ca39SFrancisco Iglesias    case READ_4:
304*ef06ca39SFrancisco Iglesias    case QIOR_4:
305*ef06ca39SFrancisco Iglesias    case FAST_READ_4:
306*ef06ca39SFrancisco Iglesias    case DOR_4:
307*ef06ca39SFrancisco Iglesias    case QOR_4:
308*ef06ca39SFrancisco Iglesias    case DIOR_4:
309*ef06ca39SFrancisco Iglesias        return 4;
310*ef06ca39SFrancisco Iglesias    default:
311*ef06ca39SFrancisco Iglesias        return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3;
312*ef06ca39SFrancisco Iglesias    }
313*ef06ca39SFrancisco Iglesias }
314*ef06ca39SFrancisco Iglesias 
31594befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s)
31694befa45SPeter A. G. Crosthwaite {
3174a5b6fa8SPeter Crosthwaite     int debug_level = 0;
318*ef06ca39SFrancisco Iglesias     XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s),
319*ef06ca39SFrancisco Iglesias                                                            TYPE_XILINX_QSPIPS);
3204a5b6fa8SPeter Crosthwaite 
32194befa45SPeter A. G. Crosthwaite     for (;;) {
322f1241144SPeter Crosthwaite         int i;
323f1241144SPeter Crosthwaite         uint8_t tx = 0;
3249151da25SPeter Crosthwaite         uint8_t tx_rx[num_effective_busses(s)];
325*ef06ca39SFrancisco Iglesias         uint8_t dummy_cycles = 0;
326*ef06ca39SFrancisco Iglesias         uint8_t addr_length;
32794befa45SPeter A. G. Crosthwaite 
32894befa45SPeter A. G. Crosthwaite         if (fifo8_is_empty(&s->tx_fifo)) {
3293ea728d0SPeter Crosthwaite             if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) {
33094befa45SPeter A. G. Crosthwaite                 s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW;
3313ea728d0SPeter Crosthwaite             }
332f1241144SPeter Crosthwaite             xilinx_spips_update_ixr(s);
333f1241144SPeter Crosthwaite             return;
3349151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
3359151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3369151da25SPeter Crosthwaite                 tx_rx[i] = fifo8_pop(&s->tx_fifo);
3379151da25SPeter Crosthwaite             }
3389151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), false);
339*ef06ca39SFrancisco Iglesias         } else if (s->snoop_state >= SNOOP_ADDR) {
340f1241144SPeter Crosthwaite             tx = fifo8_pop(&s->tx_fifo);
3419151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3429151da25SPeter Crosthwaite                 tx_rx[i] = tx;
34394befa45SPeter A. G. Crosthwaite             }
344*ef06ca39SFrancisco Iglesias         } else {
345*ef06ca39SFrancisco Iglesias             /* Extract a dummy byte and generate dummy cycles according to the
346*ef06ca39SFrancisco Iglesias              * link state */
347*ef06ca39SFrancisco Iglesias             tx = fifo8_pop(&s->tx_fifo);
348*ef06ca39SFrancisco Iglesias             dummy_cycles = 8 / s->link_state;
349f1241144SPeter Crosthwaite         }
3509151da25SPeter Crosthwaite 
3519151da25SPeter Crosthwaite         for (i = 0; i < num_effective_busses(s); ++i) {
352c3725b85SFrancisco Iglesias             int bus = num_effective_busses(s) - 1 - i;
353*ef06ca39SFrancisco Iglesias             if (dummy_cycles) {
354*ef06ca39SFrancisco Iglesias                 int d;
355*ef06ca39SFrancisco Iglesias                 for (d = 0; d < dummy_cycles; ++d) {
356*ef06ca39SFrancisco Iglesias                     tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]);
357*ef06ca39SFrancisco Iglesias                 }
358*ef06ca39SFrancisco Iglesias             } else {
3594a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]);
360c3725b85SFrancisco Iglesias                 tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]);
3614a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]);
3629151da25SPeter Crosthwaite             }
363*ef06ca39SFrancisco Iglesias         }
3649151da25SPeter Crosthwaite 
365*ef06ca39SFrancisco Iglesias         if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) {
366*ef06ca39SFrancisco Iglesias             DB_PRINT_L(debug_level, "dircarding drained rx byte\n");
367*ef06ca39SFrancisco Iglesias             /* Do nothing */
368*ef06ca39SFrancisco Iglesias         } else if (s->rx_discard) {
369*ef06ca39SFrancisco Iglesias             DB_PRINT_L(debug_level, "dircarding discarded rx byte\n");
370*ef06ca39SFrancisco Iglesias             s->rx_discard -= 8 / s->link_state;
371*ef06ca39SFrancisco Iglesias         } else if (fifo8_is_full(&s->rx_fifo)) {
37294befa45SPeter A. G. Crosthwaite             s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW;
3734a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "rx FIFO overflow");
3749151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
3759151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), true);
3769151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3779151da25SPeter Crosthwaite                 fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]);
378*ef06ca39SFrancisco Iglesias                 DB_PRINT_L(debug_level, "pushing striped rx byte\n");
3799151da25SPeter Crosthwaite             }
38094befa45SPeter A. G. Crosthwaite         } else {
381*ef06ca39SFrancisco Iglesias            DB_PRINT_L(debug_level, "pushing unstriped rx byte\n");
3829151da25SPeter Crosthwaite            fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]);
383f1241144SPeter Crosthwaite         }
384f1241144SPeter Crosthwaite 
385*ef06ca39SFrancisco Iglesias         if (s->link_state_next_when) {
386*ef06ca39SFrancisco Iglesias             s->link_state_next_when--;
387*ef06ca39SFrancisco Iglesias             if (!s->link_state_next_when) {
388*ef06ca39SFrancisco Iglesias                 s->link_state = s->link_state_next;
389*ef06ca39SFrancisco Iglesias             }
390*ef06ca39SFrancisco Iglesias         }
391*ef06ca39SFrancisco Iglesias 
3924a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "initial snoop state: %x\n",
3934a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
394f1241144SPeter Crosthwaite         switch (s->snoop_state) {
395f1241144SPeter Crosthwaite         case (SNOOP_CHECKING):
396*ef06ca39SFrancisco Iglesias             /* Store the count of dummy bytes in the txfifo */
397*ef06ca39SFrancisco Iglesias             s->cmd_dummies = xilinx_spips_num_dummies(q, tx);
398*ef06ca39SFrancisco Iglesias             addr_length = get_addr_length(s, tx);
399*ef06ca39SFrancisco Iglesias             if (s->cmd_dummies < 0) {
400f1241144SPeter Crosthwaite                 s->snoop_state = SNOOP_NONE;
401*ef06ca39SFrancisco Iglesias             } else {
402*ef06ca39SFrancisco Iglesias                 s->snoop_state = SNOOP_ADDR + addr_length - 1;
403*ef06ca39SFrancisco Iglesias             }
404*ef06ca39SFrancisco Iglesias             switch (tx) {
405*ef06ca39SFrancisco Iglesias             case DPP:
406*ef06ca39SFrancisco Iglesias             case DOR:
407*ef06ca39SFrancisco Iglesias             case DOR_4:
408*ef06ca39SFrancisco Iglesias                 s->link_state_next = 2;
409*ef06ca39SFrancisco Iglesias                 s->link_state_next_when = addr_length + s->cmd_dummies;
410*ef06ca39SFrancisco Iglesias                 break;
411*ef06ca39SFrancisco Iglesias             case QPP:
412*ef06ca39SFrancisco Iglesias             case QPP_4:
413*ef06ca39SFrancisco Iglesias             case QOR:
414*ef06ca39SFrancisco Iglesias             case QOR_4:
415*ef06ca39SFrancisco Iglesias                 s->link_state_next = 4;
416*ef06ca39SFrancisco Iglesias                 s->link_state_next_when = addr_length + s->cmd_dummies;
417*ef06ca39SFrancisco Iglesias                 break;
418*ef06ca39SFrancisco Iglesias             case DIOR:
419*ef06ca39SFrancisco Iglesias             case DIOR_4:
420*ef06ca39SFrancisco Iglesias                 s->link_state = 2;
421*ef06ca39SFrancisco Iglesias                 break;
422*ef06ca39SFrancisco Iglesias             case QIOR:
423*ef06ca39SFrancisco Iglesias             case QIOR_4:
424*ef06ca39SFrancisco Iglesias                 s->link_state = 4;
425*ef06ca39SFrancisco Iglesias                 break;
426*ef06ca39SFrancisco Iglesias             }
427*ef06ca39SFrancisco Iglesias             break;
428*ef06ca39SFrancisco Iglesias         case (SNOOP_ADDR):
429*ef06ca39SFrancisco Iglesias             /* Address has been transmitted, transmit dummy cycles now if
430*ef06ca39SFrancisco Iglesias              * needed */
431*ef06ca39SFrancisco Iglesias             if (s->cmd_dummies < 0) {
432*ef06ca39SFrancisco Iglesias                 s->snoop_state = SNOOP_NONE;
433*ef06ca39SFrancisco Iglesias             } else {
434*ef06ca39SFrancisco Iglesias                 s->snoop_state = s->cmd_dummies;
435f1241144SPeter Crosthwaite             }
436f1241144SPeter Crosthwaite             break;
437f1241144SPeter Crosthwaite         case (SNOOP_STRIPING):
438f1241144SPeter Crosthwaite         case (SNOOP_NONE):
4394a5b6fa8SPeter Crosthwaite             /* Once we hit the boring stuff - squelch debug noise */
4404a5b6fa8SPeter Crosthwaite             if (!debug_level) {
4414a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "squelching debug info ....\n");
4424a5b6fa8SPeter Crosthwaite                 debug_level = 1;
4434a5b6fa8SPeter Crosthwaite             }
444f1241144SPeter Crosthwaite             break;
445f1241144SPeter Crosthwaite         default:
446f1241144SPeter Crosthwaite             s->snoop_state--;
447f1241144SPeter Crosthwaite         }
4484a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "final snoop state: %x\n",
4494a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
450f1241144SPeter Crosthwaite     }
451f1241144SPeter Crosthwaite }
452f1241144SPeter Crosthwaite 
453b0b7ae62SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint8_t *value, int max)
454f1241144SPeter Crosthwaite {
455f1241144SPeter Crosthwaite     int i;
456f1241144SPeter Crosthwaite 
457f1241144SPeter Crosthwaite     for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) {
458b0b7ae62SPeter Crosthwaite         value[i] = fifo8_pop(&s->rx_fifo);
459f1241144SPeter Crosthwaite     }
46094befa45SPeter A. G. Crosthwaite }
46194befa45SPeter A. G. Crosthwaite 
462a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr,
46394befa45SPeter A. G. Crosthwaite                                                         unsigned size)
46494befa45SPeter A. G. Crosthwaite {
46594befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
46694befa45SPeter A. G. Crosthwaite     uint32_t mask = ~0;
46794befa45SPeter A. G. Crosthwaite     uint32_t ret;
468b0b7ae62SPeter Crosthwaite     uint8_t rx_buf[4];
46994befa45SPeter A. G. Crosthwaite 
47094befa45SPeter A. G. Crosthwaite     addr >>= 2;
47194befa45SPeter A. G. Crosthwaite     switch (addr) {
47294befa45SPeter A. G. Crosthwaite     case R_CONFIG:
4732133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
47494befa45SPeter A. G. Crosthwaite         break;
47594befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
47687920b44SPeter Crosthwaite         ret = s->regs[addr] & IXR_ALL;
47787920b44SPeter Crosthwaite         s->regs[addr] = 0;
4784a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
47987920b44SPeter Crosthwaite         return ret;
48094befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
48194befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
48294befa45SPeter A. G. Crosthwaite         break;
48394befa45SPeter A. G. Crosthwaite     case  R_EN:
48494befa45SPeter A. G. Crosthwaite         mask = 0x1;
48594befa45SPeter A. G. Crosthwaite         break;
48694befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
48794befa45SPeter A. G. Crosthwaite         mask = 0xFF;
48894befa45SPeter A. G. Crosthwaite         break;
48994befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
49094befa45SPeter A. G. Crosthwaite         mask = 0x01FFFFFF;
49194befa45SPeter A. G. Crosthwaite         break;
49294befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
49394befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
49494befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
49594befa45SPeter A. G. Crosthwaite         mask = 0;
49694befa45SPeter A. G. Crosthwaite         break;
49794befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
498b0b7ae62SPeter Crosthwaite         memset(rx_buf, 0, sizeof(rx_buf));
499b0b7ae62SPeter Crosthwaite         rx_data_bytes(s, rx_buf, s->num_txrx_bytes);
500b0b7ae62SPeter Crosthwaite         ret = s->regs[R_CONFIG] & ENDIAN ? cpu_to_be32(*(uint32_t *)rx_buf)
501b0b7ae62SPeter Crosthwaite                         : cpu_to_le32(*(uint32_t *)rx_buf);
5024a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
50394befa45SPeter A. G. Crosthwaite         xilinx_spips_update_ixr(s);
50494befa45SPeter A. G. Crosthwaite         return ret;
50594befa45SPeter A. G. Crosthwaite     }
5064a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4,
5074a5b6fa8SPeter Crosthwaite                s->regs[addr] & mask);
50894befa45SPeter A. G. Crosthwaite     return s->regs[addr] & mask;
50994befa45SPeter A. G. Crosthwaite 
51094befa45SPeter A. G. Crosthwaite }
51194befa45SPeter A. G. Crosthwaite 
512f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num)
513f1241144SPeter Crosthwaite {
514f1241144SPeter Crosthwaite     int i;
515f1241144SPeter Crosthwaite     for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) {
516f1241144SPeter Crosthwaite         if (s->regs[R_CONFIG] & ENDIAN) {
517f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24));
518f1241144SPeter Crosthwaite             value <<= 8;
519f1241144SPeter Crosthwaite         } else {
520f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)value);
521f1241144SPeter Crosthwaite             value >>= 8;
522f1241144SPeter Crosthwaite         }
523f1241144SPeter Crosthwaite     }
524f1241144SPeter Crosthwaite }
525f1241144SPeter Crosthwaite 
526a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr,
52794befa45SPeter A. G. Crosthwaite                                         uint64_t value, unsigned size)
52894befa45SPeter A. G. Crosthwaite {
52994befa45SPeter A. G. Crosthwaite     int mask = ~0;
53094befa45SPeter A. G. Crosthwaite     int man_start_com = 0;
53194befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
53294befa45SPeter A. G. Crosthwaite 
5334a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value);
53494befa45SPeter A. G. Crosthwaite     addr >>= 2;
53594befa45SPeter A. G. Crosthwaite     switch (addr) {
53694befa45SPeter A. G. Crosthwaite     case R_CONFIG:
5372133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
53894befa45SPeter A. G. Crosthwaite         if (value & MAN_START_COM) {
53994befa45SPeter A. G. Crosthwaite             man_start_com = 1;
54094befa45SPeter A. G. Crosthwaite         }
54194befa45SPeter A. G. Crosthwaite         break;
54294befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
54394befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
54494befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_STATUS] &= ~(mask & value);
54594befa45SPeter A. G. Crosthwaite         goto no_reg_update;
54694befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
54794befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
54894befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] &= ~(mask & value);
54994befa45SPeter A. G. Crosthwaite         goto no_reg_update;
55094befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
55194befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
55294befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] |= mask & value;
55394befa45SPeter A. G. Crosthwaite         goto no_reg_update;
55494befa45SPeter A. G. Crosthwaite     case R_EN:
55594befa45SPeter A. G. Crosthwaite         mask = 0x1;
55694befa45SPeter A. G. Crosthwaite         break;
55794befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
55894befa45SPeter A. G. Crosthwaite         mask = 0xFF;
55994befa45SPeter A. G. Crosthwaite         break;
56094befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
56194befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
56294befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
56394befa45SPeter A. G. Crosthwaite         mask = 0;
56494befa45SPeter A. G. Crosthwaite         break;
56594befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
566f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes);
567f1241144SPeter Crosthwaite         goto no_reg_update;
568f1241144SPeter Crosthwaite     case R_TXD1:
569f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 1);
570f1241144SPeter Crosthwaite         goto no_reg_update;
571f1241144SPeter Crosthwaite     case R_TXD2:
572f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 2);
573f1241144SPeter Crosthwaite         goto no_reg_update;
574f1241144SPeter Crosthwaite     case R_TXD3:
575f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 3);
57694befa45SPeter A. G. Crosthwaite         goto no_reg_update;
57794befa45SPeter A. G. Crosthwaite     }
57894befa45SPeter A. G. Crosthwaite     s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask);
57994befa45SPeter A. G. Crosthwaite no_reg_update:
580c4f08ffeSPeter Crosthwaite     xilinx_spips_update_cs_lines(s);
581e100f3beSPeter Crosthwaite     if ((man_start_com && s->regs[R_CONFIG] & MAN_START_EN) ||
582e100f3beSPeter Crosthwaite             (fifo8_is_empty(&s->tx_fifo) && s->regs[R_CONFIG] & MAN_START_EN)) {
58394befa45SPeter A. G. Crosthwaite         xilinx_spips_flush_txfifo(s);
58494befa45SPeter A. G. Crosthwaite     }
58594befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
586c4f08ffeSPeter Crosthwaite     xilinx_spips_update_ixr(s);
58794befa45SPeter A. G. Crosthwaite }
58894befa45SPeter A. G. Crosthwaite 
58994befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = {
59094befa45SPeter A. G. Crosthwaite     .read = xilinx_spips_read,
59194befa45SPeter A. G. Crosthwaite     .write = xilinx_spips_write,
59294befa45SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
59394befa45SPeter A. G. Crosthwaite };
59494befa45SPeter A. G. Crosthwaite 
595252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q)
596252b99baSKONRAD Frederic {
597252b99baSKONRAD Frederic     XilinxSPIPS *s = &q->parent_obj;
598252b99baSKONRAD Frederic 
59983c3a1f6SKONRAD Frederic     if ((q->mmio_execution_enabled) && (q->lqspi_cached_addr != ~0ULL)) {
600252b99baSKONRAD Frederic         /* Invalidate the current mapped mmio */
601252b99baSKONRAD Frederic         memory_region_invalidate_mmio_ptr(&s->mmlqspi, q->lqspi_cached_addr,
602252b99baSKONRAD Frederic                                           LQSPI_CACHE_SIZE);
603252b99baSKONRAD Frederic     }
60483c3a1f6SKONRAD Frederic 
60583c3a1f6SKONRAD Frederic     q->lqspi_cached_addr = ~0ULL;
606252b99baSKONRAD Frederic }
607252b99baSKONRAD Frederic 
608b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr,
609b5cd9143SPeter Crosthwaite                                 uint64_t value, unsigned size)
610b5cd9143SPeter Crosthwaite {
611b5cd9143SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
612*ef06ca39SFrancisco Iglesias     XilinxSPIPS *s = XILINX_SPIPS(opaque);
613b5cd9143SPeter Crosthwaite 
614b5cd9143SPeter Crosthwaite     xilinx_spips_write(opaque, addr, value, size);
615b5cd9143SPeter Crosthwaite     addr >>= 2;
616b5cd9143SPeter Crosthwaite 
617b5cd9143SPeter Crosthwaite     if (addr == R_LQSPI_CFG) {
618252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
619b5cd9143SPeter Crosthwaite     }
620*ef06ca39SFrancisco Iglesias     if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) {
621*ef06ca39SFrancisco Iglesias         fifo8_reset(&s->rx_fifo);
622*ef06ca39SFrancisco Iglesias     }
623b5cd9143SPeter Crosthwaite }
624b5cd9143SPeter Crosthwaite 
625b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = {
626b5cd9143SPeter Crosthwaite     .read = xilinx_spips_read,
627b5cd9143SPeter Crosthwaite     .write = xilinx_qspips_write,
628b5cd9143SPeter Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
629b5cd9143SPeter Crosthwaite };
630b5cd9143SPeter Crosthwaite 
631f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
632f1241144SPeter Crosthwaite 
633252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr)
634f1241144SPeter Crosthwaite {
6356b91f015SPeter Crosthwaite     XilinxQSPIPS *q = opaque;
636f1241144SPeter Crosthwaite     XilinxSPIPS *s = opaque;
637252b99baSKONRAD Frederic     int i;
638252b99baSKONRAD Frederic     int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1))
639252b99baSKONRAD Frederic                    / num_effective_busses(s));
640f1241144SPeter Crosthwaite     int slave = flash_addr >> LQSPI_ADDRESS_BITS;
641f1241144SPeter Crosthwaite     int cache_entry = 0;
64215408b42SPeter Crosthwaite     uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE;
64315408b42SPeter Crosthwaite 
644252b99baSKONRAD Frederic     if (addr < q->lqspi_cached_addr ||
645252b99baSKONRAD Frederic             addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
646252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
64715408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
64815408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0;
649f1241144SPeter Crosthwaite 
6504a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]);
651f1241144SPeter Crosthwaite 
652f1241144SPeter Crosthwaite         fifo8_reset(&s->tx_fifo);
653f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
654f1241144SPeter Crosthwaite 
655f1241144SPeter Crosthwaite         /* instruction */
6564a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read instruction: %02x\n",
6574a5b6fa8SPeter Crosthwaite                    (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] &
6584a5b6fa8SPeter Crosthwaite                                        LQSPI_CFG_INST_CODE));
659f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE);
660f1241144SPeter Crosthwaite         /* read address */
6614a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read address %06x\n", flash_addr);
662f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16));
663f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8));
664f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)flash_addr);
665f1241144SPeter Crosthwaite         /* mode bits */
666f1241144SPeter Crosthwaite         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) {
667f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG],
668f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_SHIFT,
669f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_WIDTH));
670f1241144SPeter Crosthwaite         }
671f1241144SPeter Crosthwaite         /* dummy bytes */
672f1241144SPeter Crosthwaite         for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT,
673f1241144SPeter Crosthwaite                                    LQSPI_CFG_DUMMY_WIDTH)); ++i) {
6744a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "pushing dummy byte\n");
675f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, 0);
676f1241144SPeter Crosthwaite         }
677c4f08ffeSPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
678f1241144SPeter Crosthwaite         xilinx_spips_flush_txfifo(s);
679f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
680f1241144SPeter Crosthwaite 
6814a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "starting QSPI data read\n");
682f1241144SPeter Crosthwaite 
683b0b7ae62SPeter Crosthwaite         while (cache_entry < LQSPI_CACHE_SIZE) {
684b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
685b0b7ae62SPeter Crosthwaite                 tx_data_bytes(s, 0, 1);
686a66418f6SPeter Crosthwaite             }
687f1241144SPeter Crosthwaite             xilinx_spips_flush_txfifo(s);
688b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
689b0b7ae62SPeter Crosthwaite                 rx_data_bytes(s, &q->lqspi_buf[cache_entry++], 1);
690a66418f6SPeter Crosthwaite             }
691f1241144SPeter Crosthwaite         }
692f1241144SPeter Crosthwaite 
69315408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
69415408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= u_page_save;
695f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
696f1241144SPeter Crosthwaite 
697b0b7ae62SPeter Crosthwaite         q->lqspi_cached_addr = flash_addr * num_effective_busses(s);
698252b99baSKONRAD Frederic     }
699252b99baSKONRAD Frederic }
700252b99baSKONRAD Frederic 
701252b99baSKONRAD Frederic static void *lqspi_request_mmio_ptr(void *opaque, hwaddr addr, unsigned *size,
702252b99baSKONRAD Frederic                                     unsigned *offset)
703252b99baSKONRAD Frederic {
704252b99baSKONRAD Frederic     XilinxQSPIPS *q = opaque;
70583c3a1f6SKONRAD Frederic     hwaddr offset_within_the_region;
706252b99baSKONRAD Frederic 
70783c3a1f6SKONRAD Frederic     if (!q->mmio_execution_enabled) {
70883c3a1f6SKONRAD Frederic         return NULL;
70983c3a1f6SKONRAD Frederic     }
71083c3a1f6SKONRAD Frederic 
71183c3a1f6SKONRAD Frederic     offset_within_the_region = addr & ~(LQSPI_CACHE_SIZE - 1);
712252b99baSKONRAD Frederic     lqspi_load_cache(opaque, offset_within_the_region);
713252b99baSKONRAD Frederic     *size = LQSPI_CACHE_SIZE;
714252b99baSKONRAD Frederic     *offset = offset_within_the_region;
715252b99baSKONRAD Frederic     return q->lqspi_buf;
716252b99baSKONRAD Frederic }
717252b99baSKONRAD Frederic 
718252b99baSKONRAD Frederic static uint64_t
719252b99baSKONRAD Frederic lqspi_read(void *opaque, hwaddr addr, unsigned int size)
720252b99baSKONRAD Frederic {
721252b99baSKONRAD Frederic     XilinxQSPIPS *q = opaque;
722252b99baSKONRAD Frederic     uint32_t ret;
723252b99baSKONRAD Frederic 
724252b99baSKONRAD Frederic     if (addr >= q->lqspi_cached_addr &&
725252b99baSKONRAD Frederic             addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
726252b99baSKONRAD Frederic         uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
727252b99baSKONRAD Frederic         ret = cpu_to_le32(*(uint32_t *)retp);
728252b99baSKONRAD Frederic         DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr,
729252b99baSKONRAD Frederic                    (unsigned)ret);
730252b99baSKONRAD Frederic         return ret;
731252b99baSKONRAD Frederic     } else {
732252b99baSKONRAD Frederic         lqspi_load_cache(opaque, addr);
733f1241144SPeter Crosthwaite         return lqspi_read(opaque, addr, size);
734f1241144SPeter Crosthwaite     }
735f1241144SPeter Crosthwaite }
736f1241144SPeter Crosthwaite 
737f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = {
738f1241144SPeter Crosthwaite     .read = lqspi_read,
739252b99baSKONRAD Frederic     .request_ptr = lqspi_request_mmio_ptr,
740f1241144SPeter Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
741f1241144SPeter Crosthwaite     .valid = {
742b0b7ae62SPeter Crosthwaite         .min_access_size = 1,
743f1241144SPeter Crosthwaite         .max_access_size = 4
744f1241144SPeter Crosthwaite     }
745f1241144SPeter Crosthwaite };
746f1241144SPeter Crosthwaite 
747f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp)
74894befa45SPeter A. G. Crosthwaite {
749f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
750f8b9fe24SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
75110e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s);
752c8cccba3SPaolo Bonzini     qemu_irq *cs;
75394befa45SPeter A. G. Crosthwaite     int i;
75494befa45SPeter A. G. Crosthwaite 
7554a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized spips\n");
75694befa45SPeter A. G. Crosthwaite 
757f1241144SPeter Crosthwaite     s->spi = g_new(SSIBus *, s->num_busses);
758f1241144SPeter Crosthwaite     for (i = 0; i < s->num_busses; ++i) {
759f1241144SPeter Crosthwaite         char bus_name[16];
760f1241144SPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
761f8b9fe24SPeter Crosthwaite         s->spi[i] = ssi_create_bus(dev, bus_name);
762f1241144SPeter Crosthwaite     }
763b4ae3cfaSPeter Crosthwaite 
7642790cd91SPeter Crosthwaite     s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses);
765*ef06ca39SFrancisco Iglesias     s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses);
766c8cccba3SPaolo Bonzini     for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) {
767c8cccba3SPaolo Bonzini         ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]);
768c8cccba3SPaolo Bonzini     }
769c8cccba3SPaolo Bonzini 
770f8b9fe24SPeter Crosthwaite     sysbus_init_irq(sbd, &s->irq);
771f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs * s->num_busses; ++i) {
772f8b9fe24SPeter Crosthwaite         sysbus_init_irq(sbd, &s->cs_lines[i]);
77394befa45SPeter A. G. Crosthwaite     }
77494befa45SPeter A. G. Crosthwaite 
77529776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s,
7766363235bSAlistair Francis                           "spi", XLNX_SPIPS_R_MAX * 4);
777f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->iomem);
77894befa45SPeter A. G. Crosthwaite 
7796b91f015SPeter Crosthwaite     s->irqline = -1;
7806b91f015SPeter Crosthwaite 
78110e60b35SPeter Crosthwaite     fifo8_create(&s->rx_fifo, xsc->rx_fifo_size);
78210e60b35SPeter Crosthwaite     fifo8_create(&s->tx_fifo, xsc->tx_fifo_size);
7836b91f015SPeter Crosthwaite }
7846b91f015SPeter Crosthwaite 
7856b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp)
7866b91f015SPeter Crosthwaite {
7876b91f015SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
7886b91f015SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(dev);
7896b91f015SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
7906b91f015SPeter Crosthwaite 
7914a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized qspips\n");
7926b91f015SPeter Crosthwaite 
7936b91f015SPeter Crosthwaite     s->num_busses = 2;
7946b91f015SPeter Crosthwaite     s->num_cs = 2;
7956b91f015SPeter Crosthwaite     s->num_txrx_bytes = 4;
7966b91f015SPeter Crosthwaite 
7976b91f015SPeter Crosthwaite     xilinx_spips_realize(dev, errp);
79829776739SPaolo Bonzini     memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi",
799f1241144SPeter Crosthwaite                           (1 << LQSPI_ADDRESS_BITS) * 2);
800f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->mmlqspi);
801f1241144SPeter Crosthwaite 
8026b91f015SPeter Crosthwaite     q->lqspi_cached_addr = ~0ULL;
80383c3a1f6SKONRAD Frederic 
80483c3a1f6SKONRAD Frederic     /* mmio_execution breaks migration better aborting than having strange
80583c3a1f6SKONRAD Frederic      * bugs.
80683c3a1f6SKONRAD Frederic      */
80783c3a1f6SKONRAD Frederic     if (q->mmio_execution_enabled) {
80883c3a1f6SKONRAD Frederic         error_setg(&q->migration_blocker,
80983c3a1f6SKONRAD Frederic                    "enabling mmio_execution breaks migration");
81083c3a1f6SKONRAD Frederic         migrate_add_blocker(q->migration_blocker, &error_fatal);
81183c3a1f6SKONRAD Frederic     }
81294befa45SPeter A. G. Crosthwaite }
81394befa45SPeter A. G. Crosthwaite 
81494befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id)
81594befa45SPeter A. G. Crosthwaite {
81694befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr((XilinxSPIPS *)opaque);
81794befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque);
81894befa45SPeter A. G. Crosthwaite     return 0;
81994befa45SPeter A. G. Crosthwaite }
82094befa45SPeter A. G. Crosthwaite 
82194befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = {
82294befa45SPeter A. G. Crosthwaite     .name = "xilinx_spips",
823f1241144SPeter Crosthwaite     .version_id = 2,
824f1241144SPeter Crosthwaite     .minimum_version_id = 2,
82594befa45SPeter A. G. Crosthwaite     .post_load = xilinx_spips_post_load,
82694befa45SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
82794befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(tx_fifo, XilinxSPIPS),
82894befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(rx_fifo, XilinxSPIPS),
8296363235bSAlistair Francis         VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX),
830f1241144SPeter Crosthwaite         VMSTATE_UINT8(snoop_state, XilinxSPIPS),
83194befa45SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
83294befa45SPeter A. G. Crosthwaite     }
83394befa45SPeter A. G. Crosthwaite };
83494befa45SPeter A. G. Crosthwaite 
83583c3a1f6SKONRAD Frederic static Property xilinx_qspips_properties[] = {
83683c3a1f6SKONRAD Frederic     /* We had to turn this off for 2.10 as it is not compatible with migration.
83783c3a1f6SKONRAD Frederic      * It can be enabled but will prevent the device to be migrated.
83883c3a1f6SKONRAD Frederic      * This will go aways when a fix will be released.
83983c3a1f6SKONRAD Frederic      */
84083c3a1f6SKONRAD Frederic     DEFINE_PROP_BOOL("x-mmio-exec", XilinxQSPIPS, mmio_execution_enabled,
84183c3a1f6SKONRAD Frederic                      false),
84283c3a1f6SKONRAD Frederic     DEFINE_PROP_END_OF_LIST(),
84383c3a1f6SKONRAD Frederic };
84483c3a1f6SKONRAD Frederic 
845f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = {
846f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1),
847f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4),
848f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1),
849f1241144SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST(),
850f1241144SPeter Crosthwaite };
8516b91f015SPeter Crosthwaite 
8526b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data)
8536b91f015SPeter Crosthwaite {
8546b91f015SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
85510e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
8566b91f015SPeter Crosthwaite 
8576b91f015SPeter Crosthwaite     dc->realize = xilinx_qspips_realize;
85883c3a1f6SKONRAD Frederic     dc->props = xilinx_qspips_properties;
859b5cd9143SPeter Crosthwaite     xsc->reg_ops = &qspips_ops;
86010e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A_Q;
86110e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A_Q;
8626b91f015SPeter Crosthwaite }
8636b91f015SPeter Crosthwaite 
86494befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data)
86594befa45SPeter A. G. Crosthwaite {
86694befa45SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
86710e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
86894befa45SPeter A. G. Crosthwaite 
869f8b9fe24SPeter Crosthwaite     dc->realize = xilinx_spips_realize;
87094befa45SPeter A. G. Crosthwaite     dc->reset = xilinx_spips_reset;
871f1241144SPeter Crosthwaite     dc->props = xilinx_spips_properties;
87294befa45SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_xilinx_spips;
87310e60b35SPeter Crosthwaite 
874b5cd9143SPeter Crosthwaite     xsc->reg_ops = &spips_ops;
87510e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A;
87610e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A;
87794befa45SPeter A. G. Crosthwaite }
87894befa45SPeter A. G. Crosthwaite 
87994befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = {
880f8b9fe24SPeter Crosthwaite     .name  = TYPE_XILINX_SPIPS,
88194befa45SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
88294befa45SPeter A. G. Crosthwaite     .instance_size  = sizeof(XilinxSPIPS),
88394befa45SPeter A. G. Crosthwaite     .class_init = xilinx_spips_class_init,
88410e60b35SPeter Crosthwaite     .class_size = sizeof(XilinxSPIPSClass),
88594befa45SPeter A. G. Crosthwaite };
88694befa45SPeter A. G. Crosthwaite 
8876b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = {
8886b91f015SPeter Crosthwaite     .name  = TYPE_XILINX_QSPIPS,
8896b91f015SPeter Crosthwaite     .parent = TYPE_XILINX_SPIPS,
8906b91f015SPeter Crosthwaite     .instance_size  = sizeof(XilinxQSPIPS),
8916b91f015SPeter Crosthwaite     .class_init = xilinx_qspips_class_init,
8926b91f015SPeter Crosthwaite };
8936b91f015SPeter Crosthwaite 
89494befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void)
89594befa45SPeter A. G. Crosthwaite {
89694befa45SPeter A. G. Crosthwaite     type_register_static(&xilinx_spips_info);
8976b91f015SPeter Crosthwaite     type_register_static(&xilinx_qspips_info);
89894befa45SPeter A. G. Crosthwaite }
89994befa45SPeter A. G. Crosthwaite 
90094befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types)
901