xref: /qemu/hw/ssi/xilinx_spips.c (revision e100f3be0cccc58692b3988ec2e35cd8b906ca05)
194befa45SPeter A. G. Crosthwaite /*
294befa45SPeter A. G. Crosthwaite  * QEMU model of the Xilinx Zynq SPI controller
394befa45SPeter A. G. Crosthwaite  *
494befa45SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A. G. Crosthwaite
594befa45SPeter A. G. Crosthwaite  *
694befa45SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
794befa45SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
894befa45SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
994befa45SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1094befa45SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
1194befa45SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
1294befa45SPeter A. G. Crosthwaite  *
1394befa45SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
1494befa45SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
1594befa45SPeter A. G. Crosthwaite  *
1694befa45SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1794befa45SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1894befa45SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1994befa45SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2094befa45SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2194befa45SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2294befa45SPeter A. G. Crosthwaite  * THE SOFTWARE.
2394befa45SPeter A. G. Crosthwaite  */
2494befa45SPeter A. G. Crosthwaite 
2583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/ptimer.h"
281de7afc9SPaolo Bonzini #include "qemu/log.h"
29fd7f0d66SPaolo Bonzini #include "qemu/fifo8.h"
3083c9f4caSPaolo Bonzini #include "hw/ssi.h"
311de7afc9SPaolo Bonzini #include "qemu/bitops.h"
3294befa45SPeter A. G. Crosthwaite 
3394befa45SPeter A. G. Crosthwaite #ifdef XILINX_SPIPS_ERR_DEBUG
3494befa45SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \
3594befa45SPeter A. G. Crosthwaite     fprintf(stderr,  ": %s: ", __func__); \
3694befa45SPeter A. G. Crosthwaite     fprintf(stderr, ## __VA_ARGS__); \
3794befa45SPeter A. G. Crosthwaite     } while (0);
3894befa45SPeter A. G. Crosthwaite #else
3994befa45SPeter A. G. Crosthwaite     #define DB_PRINT(...)
4094befa45SPeter A. G. Crosthwaite #endif
4194befa45SPeter A. G. Crosthwaite 
4294befa45SPeter A. G. Crosthwaite /* config register */
4394befa45SPeter A. G. Crosthwaite #define R_CONFIG            (0x00 / 4)
44f1241144SPeter Crosthwaite #define IFMODE              (1 << 31)
45f1241144SPeter Crosthwaite #define ENDIAN              (1 << 26)
4694befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN     (1 << 17)
4794befa45SPeter A. G. Crosthwaite #define MAN_START_COM       (1 << 16)
4894befa45SPeter A. G. Crosthwaite #define MAN_START_EN        (1 << 15)
4994befa45SPeter A. G. Crosthwaite #define MANUAL_CS           (1 << 14)
5094befa45SPeter A. G. Crosthwaite #define CS                  (0xF << 10)
5194befa45SPeter A. G. Crosthwaite #define CS_SHIFT            (10)
5294befa45SPeter A. G. Crosthwaite #define PERI_SEL            (1 << 9)
5394befa45SPeter A. G. Crosthwaite #define REF_CLK             (1 << 8)
5494befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH          (3 << 6)
5594befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV       (7 << 3)
5694befa45SPeter A. G. Crosthwaite #define CLK_PH              (1 << 2)
5794befa45SPeter A. G. Crosthwaite #define CLK_POL             (1 << 1)
5894befa45SPeter A. G. Crosthwaite #define MODE_SEL            (1 << 0)
5994befa45SPeter A. G. Crosthwaite 
6094befa45SPeter A. G. Crosthwaite /* interrupt mechanism */
6194befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS       (0x04 / 4)
6294befa45SPeter A. G. Crosthwaite #define R_INTR_EN           (0x08 / 4)
6394befa45SPeter A. G. Crosthwaite #define R_INTR_DIS          (0x0C / 4)
6494befa45SPeter A. G. Crosthwaite #define R_INTR_MASK         (0x10 / 4)
6594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW   (1 << 6)
6694befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL        (1 << 5)
6794befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY   (1 << 4)
6894befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL        (1 << 3)
6994befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL    (1 << 2)
7094befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL   (1 << 1)
7194befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW    (1 << 0)
7294befa45SPeter A. G. Crosthwaite #define IXR_ALL                 ((IXR_TX_FIFO_UNDERFLOW<<1)-1)
7394befa45SPeter A. G. Crosthwaite 
7494befa45SPeter A. G. Crosthwaite #define R_EN                (0x14 / 4)
7594befa45SPeter A. G. Crosthwaite #define R_DELAY             (0x18 / 4)
7694befa45SPeter A. G. Crosthwaite #define R_TX_DATA           (0x1C / 4)
7794befa45SPeter A. G. Crosthwaite #define R_RX_DATA           (0x20 / 4)
7894befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT  (0x24 / 4)
7994befa45SPeter A. G. Crosthwaite #define R_TX_THRES          (0x28 / 4)
8094befa45SPeter A. G. Crosthwaite #define R_RX_THRES          (0x2C / 4)
81f1241144SPeter Crosthwaite #define R_TXD1              (0x80 / 4)
82f1241144SPeter Crosthwaite #define R_TXD2              (0x84 / 4)
83f1241144SPeter Crosthwaite #define R_TXD3              (0x88 / 4)
84f1241144SPeter Crosthwaite 
85f1241144SPeter Crosthwaite #define R_LQSPI_CFG         (0xa0 / 4)
86f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET       0x03A002EB
87f1241144SPeter Crosthwaite #define LQSPI_CFG_LQ_MODE       (1 << 31)
88f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM       (1 << 30)
89f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS       (1 << 30)
90f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE        (1 << 28)
91f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN       (1 << 25)
92f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH    8
93f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT    16
94f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH   3
95f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT   8
96f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE     0xFF
97f1241144SPeter Crosthwaite 
98f1241144SPeter Crosthwaite #define R_LQSPI_STS         (0xA4 / 4)
99f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD      (1 << 1)
100f1241144SPeter Crosthwaite 
10194befa45SPeter A. G. Crosthwaite #define R_MOD_ID            (0xFC / 4)
10294befa45SPeter A. G. Crosthwaite 
10394befa45SPeter A. G. Crosthwaite #define R_MAX (R_MOD_ID+1)
10494befa45SPeter A. G. Crosthwaite 
10594befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */
10694befa45SPeter A. G. Crosthwaite #define RXFF_A          32
10794befa45SPeter A. G. Crosthwaite #define TXFF_A          32
10894befa45SPeter A. G. Crosthwaite 
10910e60b35SPeter Crosthwaite #define RXFF_A_Q          (64 * 4)
11010e60b35SPeter Crosthwaite #define TXFF_A_Q          (64 * 4)
11110e60b35SPeter Crosthwaite 
112f1241144SPeter Crosthwaite /* 16MB per linear region */
113f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24
114f1241144SPeter Crosthwaite /* Bite off 4k chunks at a time */
115f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
116f1241144SPeter Crosthwaite 
117f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF
118f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE
119f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0
120f1241144SPeter Crosthwaite 
12108a9635bSNathan Rossi typedef enum {
12208a9635bSNathan Rossi     READ = 0x3,
12308a9635bSNathan Rossi     FAST_READ = 0xb,
12408a9635bSNathan Rossi     DOR = 0x3b,
12508a9635bSNathan Rossi     QOR = 0x6b,
12608a9635bSNathan Rossi     DIOR = 0xbb,
12708a9635bSNathan Rossi     QIOR = 0xeb,
12808a9635bSNathan Rossi 
12908a9635bSNathan Rossi     PP = 0x2,
13008a9635bSNathan Rossi     DPP = 0xa2,
13108a9635bSNathan Rossi     QPP = 0x32,
13208a9635bSNathan Rossi } FlashCMD;
13308a9635bSNathan Rossi 
13494befa45SPeter A. G. Crosthwaite typedef struct {
1356b91f015SPeter Crosthwaite     SysBusDevice parent_obj;
1366b91f015SPeter Crosthwaite 
13794befa45SPeter A. G. Crosthwaite     MemoryRegion iomem;
138f1241144SPeter Crosthwaite     MemoryRegion mmlqspi;
139f1241144SPeter Crosthwaite 
14094befa45SPeter A. G. Crosthwaite     qemu_irq irq;
14194befa45SPeter A. G. Crosthwaite     int irqline;
14294befa45SPeter A. G. Crosthwaite 
143f1241144SPeter Crosthwaite     uint8_t num_cs;
144f1241144SPeter Crosthwaite     uint8_t num_busses;
145f1241144SPeter Crosthwaite 
146f1241144SPeter Crosthwaite     uint8_t snoop_state;
147f1241144SPeter Crosthwaite     qemu_irq *cs_lines;
148f1241144SPeter Crosthwaite     SSIBus **spi;
14994befa45SPeter A. G. Crosthwaite 
15094befa45SPeter A. G. Crosthwaite     Fifo8 rx_fifo;
15194befa45SPeter A. G. Crosthwaite     Fifo8 tx_fifo;
15294befa45SPeter A. G. Crosthwaite 
153f1241144SPeter Crosthwaite     uint8_t num_txrx_bytes;
154f1241144SPeter Crosthwaite 
15594befa45SPeter A. G. Crosthwaite     uint32_t regs[R_MAX];
1566b91f015SPeter Crosthwaite } XilinxSPIPS;
1576b91f015SPeter Crosthwaite 
1586b91f015SPeter Crosthwaite typedef struct {
1596b91f015SPeter Crosthwaite     XilinxSPIPS parent_obj;
160f1241144SPeter Crosthwaite 
161f1241144SPeter Crosthwaite     uint32_t lqspi_buf[LQSPI_CACHE_SIZE];
162f1241144SPeter Crosthwaite     hwaddr lqspi_cached_addr;
1636b91f015SPeter Crosthwaite } XilinxQSPIPS;
16494befa45SPeter A. G. Crosthwaite 
16510e60b35SPeter Crosthwaite typedef struct XilinxSPIPSClass {
16610e60b35SPeter Crosthwaite     SysBusDeviceClass parent_class;
16710e60b35SPeter Crosthwaite 
168b5cd9143SPeter Crosthwaite     const MemoryRegionOps *reg_ops;
169b5cd9143SPeter Crosthwaite 
17010e60b35SPeter Crosthwaite     uint32_t rx_fifo_size;
17110e60b35SPeter Crosthwaite     uint32_t tx_fifo_size;
17210e60b35SPeter Crosthwaite } XilinxSPIPSClass;
1736b91f015SPeter Crosthwaite 
1746b91f015SPeter Crosthwaite #define TYPE_XILINX_SPIPS "xlnx.ps7-spi"
1756b91f015SPeter Crosthwaite #define TYPE_XILINX_QSPIPS "xlnx.ps7-qspi"
176f8b9fe24SPeter Crosthwaite 
177f8b9fe24SPeter Crosthwaite #define XILINX_SPIPS(obj) \
178f8b9fe24SPeter Crosthwaite      OBJECT_CHECK(XilinxSPIPS, (obj), TYPE_XILINX_SPIPS)
17910e60b35SPeter Crosthwaite #define XILINX_SPIPS_CLASS(klass) \
18010e60b35SPeter Crosthwaite      OBJECT_CLASS_CHECK(XilinxSPIPSClass, (klass), TYPE_XILINX_SPIPS)
18110e60b35SPeter Crosthwaite #define XILINX_SPIPS_GET_CLASS(obj) \
18210e60b35SPeter Crosthwaite      OBJECT_GET_CLASS(XilinxSPIPSClass, (obj), TYPE_XILINX_SPIPS)
18310e60b35SPeter Crosthwaite 
1846b91f015SPeter Crosthwaite #define XILINX_QSPIPS(obj) \
1856b91f015SPeter Crosthwaite      OBJECT_CHECK(XilinxQSPIPS, (obj), TYPE_XILINX_QSPIPS)
186f8b9fe24SPeter Crosthwaite 
187f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s)
188f1241144SPeter Crosthwaite {
189e0891bd8SNathan Rossi     return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS &&
190e0891bd8SNathan Rossi             s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1;
191f1241144SPeter Crosthwaite }
192f1241144SPeter Crosthwaite 
19394befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s)
19494befa45SPeter A. G. Crosthwaite {
195f1241144SPeter Crosthwaite     int i, j;
19694befa45SPeter A. G. Crosthwaite     bool found = false;
19794befa45SPeter A. G. Crosthwaite     int field = s->regs[R_CONFIG] >> CS_SHIFT;
19894befa45SPeter A. G. Crosthwaite 
199f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs; i++) {
200f1241144SPeter Crosthwaite         for (j = 0; j < num_effective_busses(s); j++) {
201f1241144SPeter Crosthwaite             int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE);
202f1241144SPeter Crosthwaite             int cs_to_set = (j * s->num_cs + i + upage) %
203f1241144SPeter Crosthwaite                                 (s->num_cs * s->num_busses);
204f1241144SPeter Crosthwaite 
20594befa45SPeter A. G. Crosthwaite             if (~field & (1 << i) && !found) {
20694befa45SPeter A. G. Crosthwaite                 DB_PRINT("selecting slave %d\n", i);
207f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 0);
20894befa45SPeter A. G. Crosthwaite             } else {
209f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 1);
21094befa45SPeter A. G. Crosthwaite             }
21194befa45SPeter A. G. Crosthwaite         }
212f1241144SPeter Crosthwaite         if (~field & (1 << i)) {
213f1241144SPeter Crosthwaite             found = true;
214f1241144SPeter Crosthwaite         }
215f1241144SPeter Crosthwaite     }
216f1241144SPeter Crosthwaite     if (!found) {
217f1241144SPeter Crosthwaite         s->snoop_state = SNOOP_CHECKING;
218f1241144SPeter Crosthwaite     }
21994befa45SPeter A. G. Crosthwaite }
22094befa45SPeter A. G. Crosthwaite 
22194befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s)
22294befa45SPeter A. G. Crosthwaite {
2233ea728d0SPeter Crosthwaite     if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) {
2243ea728d0SPeter Crosthwaite         return;
2253ea728d0SPeter Crosthwaite     }
22694befa45SPeter A. G. Crosthwaite     /* These are set/cleared as they occur */
22794befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW |
22894befa45SPeter A. G. Crosthwaite                                 IXR_TX_FIFO_MODE_FAIL);
22994befa45SPeter A. G. Crosthwaite     /* these are pure functions of fifo state, set them here */
23094befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] |=
23194befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) |
23294befa45SPeter A. G. Crosthwaite         (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) |
23394befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) |
23494befa45SPeter A. G. Crosthwaite         (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0);
23594befa45SPeter A. G. Crosthwaite     /* drive external interrupt pin */
23694befa45SPeter A. G. Crosthwaite     int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] &
23794befa45SPeter A. G. Crosthwaite                                                                 IXR_ALL);
23894befa45SPeter A. G. Crosthwaite     if (new_irqline != s->irqline) {
23994befa45SPeter A. G. Crosthwaite         s->irqline = new_irqline;
24094befa45SPeter A. G. Crosthwaite         qemu_set_irq(s->irq, s->irqline);
24194befa45SPeter A. G. Crosthwaite     }
24294befa45SPeter A. G. Crosthwaite }
24394befa45SPeter A. G. Crosthwaite 
24494befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d)
24594befa45SPeter A. G. Crosthwaite {
246f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(d);
24794befa45SPeter A. G. Crosthwaite 
24894befa45SPeter A. G. Crosthwaite     int i;
24994befa45SPeter A. G. Crosthwaite     for (i = 0; i < R_MAX; i++) {
25094befa45SPeter A. G. Crosthwaite         s->regs[i] = 0;
25194befa45SPeter A. G. Crosthwaite     }
25294befa45SPeter A. G. Crosthwaite 
25394befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
25494befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
25594befa45SPeter A. G. Crosthwaite     /* non zero resets */
25694befa45SPeter A. G. Crosthwaite     s->regs[R_CONFIG] |= MODEFAIL_GEN_EN;
25794befa45SPeter A. G. Crosthwaite     s->regs[R_SLAVE_IDLE_COUNT] = 0xFF;
25894befa45SPeter A. G. Crosthwaite     s->regs[R_TX_THRES] = 1;
25994befa45SPeter A. G. Crosthwaite     s->regs[R_RX_THRES] = 1;
26094befa45SPeter A. G. Crosthwaite     /* FIXME: move magic number definition somewhere sensible */
26194befa45SPeter A. G. Crosthwaite     s->regs[R_MOD_ID] = 0x01090106;
262f1241144SPeter Crosthwaite     s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET;
263f1241144SPeter Crosthwaite     s->snoop_state = SNOOP_CHECKING;
26494befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
26594befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
26694befa45SPeter A. G. Crosthwaite }
26794befa45SPeter A. G. Crosthwaite 
26894befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s)
26994befa45SPeter A. G. Crosthwaite {
27094befa45SPeter A. G. Crosthwaite     for (;;) {
271f1241144SPeter Crosthwaite         int i;
272f1241144SPeter Crosthwaite         uint8_t rx;
273f1241144SPeter Crosthwaite         uint8_t tx = 0;
27494befa45SPeter A. G. Crosthwaite 
275f1241144SPeter Crosthwaite         for (i = 0; i < num_effective_busses(s); ++i) {
276f1241144SPeter Crosthwaite             if (!i || s->snoop_state == SNOOP_STRIPING) {
27794befa45SPeter A. G. Crosthwaite                 if (fifo8_is_empty(&s->tx_fifo)) {
2783ea728d0SPeter Crosthwaite                     if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) {
27994befa45SPeter A. G. Crosthwaite                         s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW;
2803ea728d0SPeter Crosthwaite                     }
281f1241144SPeter Crosthwaite                     xilinx_spips_update_ixr(s);
282f1241144SPeter Crosthwaite                     return;
28394befa45SPeter A. G. Crosthwaite                 } else {
284f1241144SPeter Crosthwaite                     tx = fifo8_pop(&s->tx_fifo);
28594befa45SPeter A. G. Crosthwaite                 }
286f1241144SPeter Crosthwaite             }
287f1241144SPeter Crosthwaite             rx = ssi_transfer(s->spi[i], (uint32_t)tx);
288f1241144SPeter Crosthwaite             DB_PRINT("tx = %02x rx = %02x\n", tx, rx);
289f1241144SPeter Crosthwaite             if (!i || s->snoop_state == SNOOP_STRIPING) {
29094befa45SPeter A. G. Crosthwaite                 if (fifo8_is_full(&s->rx_fifo)) {
29194befa45SPeter A. G. Crosthwaite                     s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW;
29294befa45SPeter A. G. Crosthwaite                     DB_PRINT("rx FIFO overflow");
29394befa45SPeter A. G. Crosthwaite                 } else {
294f1241144SPeter Crosthwaite                     fifo8_push(&s->rx_fifo, (uint8_t)rx);
29594befa45SPeter A. G. Crosthwaite                 }
29694befa45SPeter A. G. Crosthwaite             }
297f1241144SPeter Crosthwaite         }
298f1241144SPeter Crosthwaite 
299f1241144SPeter Crosthwaite         switch (s->snoop_state) {
300f1241144SPeter Crosthwaite         case (SNOOP_CHECKING):
301f1241144SPeter Crosthwaite             switch (tx) { /* new instruction code */
30208a9635bSNathan Rossi             case READ: /* 3 address bytes, no dummy bytes/cycles */
30308a9635bSNathan Rossi             case PP:
30408a9635bSNathan Rossi             case DPP:
30508a9635bSNathan Rossi             case QPP:
30608a9635bSNathan Rossi                 s->snoop_state = 3;
30708a9635bSNathan Rossi                 break;
30808a9635bSNathan Rossi             case FAST_READ: /* 3 address bytes, 1 dummy byte */
30908a9635bSNathan Rossi             case DOR:
31008a9635bSNathan Rossi             case QOR:
31108a9635bSNathan Rossi             case DIOR: /* FIXME: these vary between vendor - set to spansion */
312f1241144SPeter Crosthwaite                 s->snoop_state = 4;
313f1241144SPeter Crosthwaite                 break;
31408a9635bSNathan Rossi             case QIOR: /* 3 address bytes, 2 dummy bytes */
315f1241144SPeter Crosthwaite                 s->snoop_state = 6;
316f1241144SPeter Crosthwaite                 break;
317f1241144SPeter Crosthwaite             default:
318f1241144SPeter Crosthwaite                 s->snoop_state = SNOOP_NONE;
319f1241144SPeter Crosthwaite             }
320f1241144SPeter Crosthwaite             break;
321f1241144SPeter Crosthwaite         case (SNOOP_STRIPING):
322f1241144SPeter Crosthwaite         case (SNOOP_NONE):
323f1241144SPeter Crosthwaite             break;
324f1241144SPeter Crosthwaite         default:
325f1241144SPeter Crosthwaite             s->snoop_state--;
326f1241144SPeter Crosthwaite         }
327f1241144SPeter Crosthwaite     }
328f1241144SPeter Crosthwaite }
329f1241144SPeter Crosthwaite 
330f1241144SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint32_t *value, int max)
331f1241144SPeter Crosthwaite {
332f1241144SPeter Crosthwaite     int i;
333f1241144SPeter Crosthwaite 
334f1241144SPeter Crosthwaite     *value = 0;
335f1241144SPeter Crosthwaite     for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) {
336f1241144SPeter Crosthwaite         uint32_t next = fifo8_pop(&s->rx_fifo) & 0xFF;
337f1241144SPeter Crosthwaite         *value |= next << 8 * (s->regs[R_CONFIG] & ENDIAN ? 3-i : i);
338f1241144SPeter Crosthwaite     }
33994befa45SPeter A. G. Crosthwaite }
34094befa45SPeter A. G. Crosthwaite 
341a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr,
34294befa45SPeter A. G. Crosthwaite                                                         unsigned size)
34394befa45SPeter A. G. Crosthwaite {
34494befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
34594befa45SPeter A. G. Crosthwaite     uint32_t mask = ~0;
34694befa45SPeter A. G. Crosthwaite     uint32_t ret;
34794befa45SPeter A. G. Crosthwaite 
34894befa45SPeter A. G. Crosthwaite     addr >>= 2;
34994befa45SPeter A. G. Crosthwaite     switch (addr) {
35094befa45SPeter A. G. Crosthwaite     case R_CONFIG:
35194befa45SPeter A. G. Crosthwaite         mask = 0x0002FFFF;
35294befa45SPeter A. G. Crosthwaite         break;
35394befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
35487920b44SPeter Crosthwaite         ret = s->regs[addr] & IXR_ALL;
35587920b44SPeter Crosthwaite         s->regs[addr] = 0;
35687920b44SPeter Crosthwaite         DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
35787920b44SPeter Crosthwaite         return ret;
35894befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
35994befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
36094befa45SPeter A. G. Crosthwaite         break;
36194befa45SPeter A. G. Crosthwaite     case  R_EN:
36294befa45SPeter A. G. Crosthwaite         mask = 0x1;
36394befa45SPeter A. G. Crosthwaite         break;
36494befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
36594befa45SPeter A. G. Crosthwaite         mask = 0xFF;
36694befa45SPeter A. G. Crosthwaite         break;
36794befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
36894befa45SPeter A. G. Crosthwaite         mask = 0x01FFFFFF;
36994befa45SPeter A. G. Crosthwaite         break;
37094befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
37194befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
37294befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
37394befa45SPeter A. G. Crosthwaite         mask = 0;
37494befa45SPeter A. G. Crosthwaite         break;
37594befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
376f1241144SPeter Crosthwaite         rx_data_bytes(s, &ret, s->num_txrx_bytes);
37794befa45SPeter A. G. Crosthwaite         DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
37894befa45SPeter A. G. Crosthwaite         xilinx_spips_update_ixr(s);
37994befa45SPeter A. G. Crosthwaite         return ret;
38094befa45SPeter A. G. Crosthwaite     }
38194befa45SPeter A. G. Crosthwaite     DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, s->regs[addr] & mask);
38294befa45SPeter A. G. Crosthwaite     return s->regs[addr] & mask;
38394befa45SPeter A. G. Crosthwaite 
38494befa45SPeter A. G. Crosthwaite }
38594befa45SPeter A. G. Crosthwaite 
386f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num)
387f1241144SPeter Crosthwaite {
388f1241144SPeter Crosthwaite     int i;
389f1241144SPeter Crosthwaite     for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) {
390f1241144SPeter Crosthwaite         if (s->regs[R_CONFIG] & ENDIAN) {
391f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24));
392f1241144SPeter Crosthwaite             value <<= 8;
393f1241144SPeter Crosthwaite         } else {
394f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)value);
395f1241144SPeter Crosthwaite             value >>= 8;
396f1241144SPeter Crosthwaite         }
397f1241144SPeter Crosthwaite     }
398f1241144SPeter Crosthwaite }
399f1241144SPeter Crosthwaite 
400a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr,
40194befa45SPeter A. G. Crosthwaite                                         uint64_t value, unsigned size)
40294befa45SPeter A. G. Crosthwaite {
40394befa45SPeter A. G. Crosthwaite     int mask = ~0;
40494befa45SPeter A. G. Crosthwaite     int man_start_com = 0;
40594befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
40694befa45SPeter A. G. Crosthwaite 
40794befa45SPeter A. G. Crosthwaite     DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value);
40894befa45SPeter A. G. Crosthwaite     addr >>= 2;
40994befa45SPeter A. G. Crosthwaite     switch (addr) {
41094befa45SPeter A. G. Crosthwaite     case R_CONFIG:
41194befa45SPeter A. G. Crosthwaite         mask = 0x0002FFFF;
41294befa45SPeter A. G. Crosthwaite         if (value & MAN_START_COM) {
41394befa45SPeter A. G. Crosthwaite             man_start_com = 1;
41494befa45SPeter A. G. Crosthwaite         }
41594befa45SPeter A. G. Crosthwaite         break;
41694befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
41794befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
41894befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_STATUS] &= ~(mask & value);
41994befa45SPeter A. G. Crosthwaite         goto no_reg_update;
42094befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
42194befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
42294befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] &= ~(mask & value);
42394befa45SPeter A. G. Crosthwaite         goto no_reg_update;
42494befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
42594befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
42694befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] |= mask & value;
42794befa45SPeter A. G. Crosthwaite         goto no_reg_update;
42894befa45SPeter A. G. Crosthwaite     case R_EN:
42994befa45SPeter A. G. Crosthwaite         mask = 0x1;
43094befa45SPeter A. G. Crosthwaite         break;
43194befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
43294befa45SPeter A. G. Crosthwaite         mask = 0xFF;
43394befa45SPeter A. G. Crosthwaite         break;
43494befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
43594befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
43694befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
43794befa45SPeter A. G. Crosthwaite         mask = 0;
43894befa45SPeter A. G. Crosthwaite         break;
43994befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
440f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes);
441f1241144SPeter Crosthwaite         goto no_reg_update;
442f1241144SPeter Crosthwaite     case R_TXD1:
443f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 1);
444f1241144SPeter Crosthwaite         goto no_reg_update;
445f1241144SPeter Crosthwaite     case R_TXD2:
446f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 2);
447f1241144SPeter Crosthwaite         goto no_reg_update;
448f1241144SPeter Crosthwaite     case R_TXD3:
449f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 3);
45094befa45SPeter A. G. Crosthwaite         goto no_reg_update;
45194befa45SPeter A. G. Crosthwaite     }
45294befa45SPeter A. G. Crosthwaite     s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask);
45394befa45SPeter A. G. Crosthwaite no_reg_update:
454*e100f3beSPeter Crosthwaite     if ((man_start_com && s->regs[R_CONFIG] & MAN_START_EN) ||
455*e100f3beSPeter Crosthwaite             (fifo8_is_empty(&s->tx_fifo) && s->regs[R_CONFIG] & MAN_START_EN)) {
45694befa45SPeter A. G. Crosthwaite         xilinx_spips_flush_txfifo(s);
45794befa45SPeter A. G. Crosthwaite     }
45894befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
45994befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
46094befa45SPeter A. G. Crosthwaite }
46194befa45SPeter A. G. Crosthwaite 
46294befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = {
46394befa45SPeter A. G. Crosthwaite     .read = xilinx_spips_read,
46494befa45SPeter A. G. Crosthwaite     .write = xilinx_spips_write,
46594befa45SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
46694befa45SPeter A. G. Crosthwaite };
46794befa45SPeter A. G. Crosthwaite 
468b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr,
469b5cd9143SPeter Crosthwaite                                 uint64_t value, unsigned size)
470b5cd9143SPeter Crosthwaite {
471b5cd9143SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
472b5cd9143SPeter Crosthwaite 
473b5cd9143SPeter Crosthwaite     xilinx_spips_write(opaque, addr, value, size);
474b5cd9143SPeter Crosthwaite     addr >>= 2;
475b5cd9143SPeter Crosthwaite 
476b5cd9143SPeter Crosthwaite     if (addr == R_LQSPI_CFG) {
477b5cd9143SPeter Crosthwaite         q->lqspi_cached_addr = ~0ULL;
478b5cd9143SPeter Crosthwaite     }
479b5cd9143SPeter Crosthwaite }
480b5cd9143SPeter Crosthwaite 
481b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = {
482b5cd9143SPeter Crosthwaite     .read = xilinx_spips_read,
483b5cd9143SPeter Crosthwaite     .write = xilinx_qspips_write,
484b5cd9143SPeter Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
485b5cd9143SPeter Crosthwaite };
486b5cd9143SPeter Crosthwaite 
487f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
488f1241144SPeter Crosthwaite 
489f1241144SPeter Crosthwaite static uint64_t
490f1241144SPeter Crosthwaite lqspi_read(void *opaque, hwaddr addr, unsigned int size)
491f1241144SPeter Crosthwaite {
492f1241144SPeter Crosthwaite     int i;
4936b91f015SPeter Crosthwaite     XilinxQSPIPS *q = opaque;
494f1241144SPeter Crosthwaite     XilinxSPIPS *s = opaque;
495abef5fa6SPeter Crosthwaite     uint32_t ret;
496f1241144SPeter Crosthwaite 
4976b91f015SPeter Crosthwaite     if (addr >= q->lqspi_cached_addr &&
4986b91f015SPeter Crosthwaite             addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
499abef5fa6SPeter Crosthwaite         ret = q->lqspi_buf[(addr - q->lqspi_cached_addr) >> 2];
500abef5fa6SPeter Crosthwaite         DB_PRINT("addr: %08x, data: %08x\n", (unsigned)addr, (unsigned)ret);
501abef5fa6SPeter Crosthwaite         return ret;
502f1241144SPeter Crosthwaite     } else {
503f1241144SPeter Crosthwaite         int flash_addr = (addr / num_effective_busses(s));
504f1241144SPeter Crosthwaite         int slave = flash_addr >> LQSPI_ADDRESS_BITS;
505f1241144SPeter Crosthwaite         int cache_entry = 0;
506f1241144SPeter Crosthwaite 
507f1241144SPeter Crosthwaite         DB_PRINT("config reg status: %08x\n", s->regs[R_LQSPI_CFG]);
508f1241144SPeter Crosthwaite 
509f1241144SPeter Crosthwaite         fifo8_reset(&s->tx_fifo);
510f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
511f1241144SPeter Crosthwaite 
512f1241144SPeter Crosthwaite         s->regs[R_CONFIG] &= ~CS;
513f1241144SPeter Crosthwaite         s->regs[R_CONFIG] |= (~(1 << slave) << CS_SHIFT) & CS;
514f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
515f1241144SPeter Crosthwaite 
516f1241144SPeter Crosthwaite         /* instruction */
517f1241144SPeter Crosthwaite         DB_PRINT("pushing read instruction: %02x\n",
518f1241144SPeter Crosthwaite                  (uint8_t)(s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE));
519f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE);
520f1241144SPeter Crosthwaite         /* read address */
521f1241144SPeter Crosthwaite         DB_PRINT("pushing read address %06x\n", flash_addr);
522f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16));
523f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8));
524f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)flash_addr);
525f1241144SPeter Crosthwaite         /* mode bits */
526f1241144SPeter Crosthwaite         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) {
527f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG],
528f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_SHIFT,
529f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_WIDTH));
530f1241144SPeter Crosthwaite         }
531f1241144SPeter Crosthwaite         /* dummy bytes */
532f1241144SPeter Crosthwaite         for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT,
533f1241144SPeter Crosthwaite                                    LQSPI_CFG_DUMMY_WIDTH)); ++i) {
534f1241144SPeter Crosthwaite             DB_PRINT("pushing dummy byte\n");
535f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, 0);
536f1241144SPeter Crosthwaite         }
537f1241144SPeter Crosthwaite         xilinx_spips_flush_txfifo(s);
538f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
539f1241144SPeter Crosthwaite 
540f1241144SPeter Crosthwaite         DB_PRINT("starting QSPI data read\n");
541f1241144SPeter Crosthwaite 
542f1241144SPeter Crosthwaite         for (i = 0; i < LQSPI_CACHE_SIZE / 4; ++i) {
543f1241144SPeter Crosthwaite             tx_data_bytes(s, 0, 4);
544f1241144SPeter Crosthwaite             xilinx_spips_flush_txfifo(s);
5456b91f015SPeter Crosthwaite             rx_data_bytes(s, &q->lqspi_buf[cache_entry], 4);
546f1241144SPeter Crosthwaite             cache_entry++;
547f1241144SPeter Crosthwaite         }
548f1241144SPeter Crosthwaite 
549f1241144SPeter Crosthwaite         s->regs[R_CONFIG] |= CS;
550f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
551f1241144SPeter Crosthwaite 
5526b91f015SPeter Crosthwaite         q->lqspi_cached_addr = addr;
553f1241144SPeter Crosthwaite         return lqspi_read(opaque, addr, size);
554f1241144SPeter Crosthwaite     }
555f1241144SPeter Crosthwaite }
556f1241144SPeter Crosthwaite 
557f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = {
558f1241144SPeter Crosthwaite     .read = lqspi_read,
559f1241144SPeter Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
560f1241144SPeter Crosthwaite     .valid = {
561f1241144SPeter Crosthwaite         .min_access_size = 4,
562f1241144SPeter Crosthwaite         .max_access_size = 4
563f1241144SPeter Crosthwaite     }
564f1241144SPeter Crosthwaite };
565f1241144SPeter Crosthwaite 
566f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp)
56794befa45SPeter A. G. Crosthwaite {
568f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
569f8b9fe24SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
57010e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s);
57194befa45SPeter A. G. Crosthwaite     int i;
57294befa45SPeter A. G. Crosthwaite 
5736b91f015SPeter Crosthwaite     DB_PRINT("realized spips\n");
57494befa45SPeter A. G. Crosthwaite 
575f1241144SPeter Crosthwaite     s->spi = g_new(SSIBus *, s->num_busses);
576f1241144SPeter Crosthwaite     for (i = 0; i < s->num_busses; ++i) {
577f1241144SPeter Crosthwaite         char bus_name[16];
578f1241144SPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
579f8b9fe24SPeter Crosthwaite         s->spi[i] = ssi_create_bus(dev, bus_name);
580f1241144SPeter Crosthwaite     }
581b4ae3cfaSPeter Crosthwaite 
5822790cd91SPeter Crosthwaite     s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses);
583f1241144SPeter Crosthwaite     ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[0]);
584f1241144SPeter Crosthwaite     ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[1]);
585f8b9fe24SPeter Crosthwaite     sysbus_init_irq(sbd, &s->irq);
586f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs * s->num_busses; ++i) {
587f8b9fe24SPeter Crosthwaite         sysbus_init_irq(sbd, &s->cs_lines[i]);
58894befa45SPeter A. G. Crosthwaite     }
58994befa45SPeter A. G. Crosthwaite 
590b5cd9143SPeter Crosthwaite     memory_region_init_io(&s->iomem, xsc->reg_ops, s, "spi", R_MAX*4);
591f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->iomem);
59294befa45SPeter A. G. Crosthwaite 
5936b91f015SPeter Crosthwaite     s->irqline = -1;
5946b91f015SPeter Crosthwaite 
59510e60b35SPeter Crosthwaite     fifo8_create(&s->rx_fifo, xsc->rx_fifo_size);
59610e60b35SPeter Crosthwaite     fifo8_create(&s->tx_fifo, xsc->tx_fifo_size);
5976b91f015SPeter Crosthwaite }
5986b91f015SPeter Crosthwaite 
5996b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp)
6006b91f015SPeter Crosthwaite {
6016b91f015SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
6026b91f015SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(dev);
6036b91f015SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
6046b91f015SPeter Crosthwaite 
6056b91f015SPeter Crosthwaite     DB_PRINT("realized qspips\n");
6066b91f015SPeter Crosthwaite 
6076b91f015SPeter Crosthwaite     s->num_busses = 2;
6086b91f015SPeter Crosthwaite     s->num_cs = 2;
6096b91f015SPeter Crosthwaite     s->num_txrx_bytes = 4;
6106b91f015SPeter Crosthwaite 
6116b91f015SPeter Crosthwaite     xilinx_spips_realize(dev, errp);
612f1241144SPeter Crosthwaite     memory_region_init_io(&s->mmlqspi, &lqspi_ops, s, "lqspi",
613f1241144SPeter Crosthwaite                           (1 << LQSPI_ADDRESS_BITS) * 2);
614f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->mmlqspi);
615f1241144SPeter Crosthwaite 
6166b91f015SPeter Crosthwaite     q->lqspi_cached_addr = ~0ULL;
61794befa45SPeter A. G. Crosthwaite }
61894befa45SPeter A. G. Crosthwaite 
61994befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id)
62094befa45SPeter A. G. Crosthwaite {
62194befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr((XilinxSPIPS *)opaque);
62294befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque);
62394befa45SPeter A. G. Crosthwaite     return 0;
62494befa45SPeter A. G. Crosthwaite }
62594befa45SPeter A. G. Crosthwaite 
62694befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = {
62794befa45SPeter A. G. Crosthwaite     .name = "xilinx_spips",
628f1241144SPeter Crosthwaite     .version_id = 2,
629f1241144SPeter Crosthwaite     .minimum_version_id = 2,
630f1241144SPeter Crosthwaite     .minimum_version_id_old = 2,
63194befa45SPeter A. G. Crosthwaite     .post_load = xilinx_spips_post_load,
63294befa45SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
63394befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(tx_fifo, XilinxSPIPS),
63494befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(rx_fifo, XilinxSPIPS),
63594befa45SPeter A. G. Crosthwaite         VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, R_MAX),
636f1241144SPeter Crosthwaite         VMSTATE_UINT8(snoop_state, XilinxSPIPS),
63794befa45SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
63894befa45SPeter A. G. Crosthwaite     }
63994befa45SPeter A. G. Crosthwaite };
64094befa45SPeter A. G. Crosthwaite 
641f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = {
642f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1),
643f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4),
644f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1),
645f1241144SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST(),
646f1241144SPeter Crosthwaite };
6476b91f015SPeter Crosthwaite 
6486b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data)
6496b91f015SPeter Crosthwaite {
6506b91f015SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
65110e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
6526b91f015SPeter Crosthwaite 
6536b91f015SPeter Crosthwaite     dc->realize = xilinx_qspips_realize;
654b5cd9143SPeter Crosthwaite     xsc->reg_ops = &qspips_ops;
65510e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A_Q;
65610e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A_Q;
6576b91f015SPeter Crosthwaite }
6586b91f015SPeter Crosthwaite 
65994befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data)
66094befa45SPeter A. G. Crosthwaite {
66194befa45SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
66210e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
66394befa45SPeter A. G. Crosthwaite 
664f8b9fe24SPeter Crosthwaite     dc->realize = xilinx_spips_realize;
66594befa45SPeter A. G. Crosthwaite     dc->reset = xilinx_spips_reset;
666f1241144SPeter Crosthwaite     dc->props = xilinx_spips_properties;
66794befa45SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_xilinx_spips;
66810e60b35SPeter Crosthwaite 
669b5cd9143SPeter Crosthwaite     xsc->reg_ops = &spips_ops;
67010e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A;
67110e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A;
67294befa45SPeter A. G. Crosthwaite }
67394befa45SPeter A. G. Crosthwaite 
67494befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = {
675f8b9fe24SPeter Crosthwaite     .name  = TYPE_XILINX_SPIPS,
67694befa45SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
67794befa45SPeter A. G. Crosthwaite     .instance_size  = sizeof(XilinxSPIPS),
67894befa45SPeter A. G. Crosthwaite     .class_init = xilinx_spips_class_init,
67910e60b35SPeter Crosthwaite     .class_size = sizeof(XilinxSPIPSClass),
68094befa45SPeter A. G. Crosthwaite };
68194befa45SPeter A. G. Crosthwaite 
6826b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = {
6836b91f015SPeter Crosthwaite     .name  = TYPE_XILINX_QSPIPS,
6846b91f015SPeter Crosthwaite     .parent = TYPE_XILINX_SPIPS,
6856b91f015SPeter Crosthwaite     .instance_size  = sizeof(XilinxQSPIPS),
6866b91f015SPeter Crosthwaite     .class_init = xilinx_qspips_class_init,
6876b91f015SPeter Crosthwaite };
6886b91f015SPeter Crosthwaite 
68994befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void)
69094befa45SPeter A. G. Crosthwaite {
69194befa45SPeter A. G. Crosthwaite     type_register_static(&xilinx_spips_info);
6926b91f015SPeter Crosthwaite     type_register_static(&xilinx_qspips_info);
69394befa45SPeter A. G. Crosthwaite }
69494befa45SPeter A. G. Crosthwaite 
69594befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types)
696