194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 279c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2883c9f4caSPaolo Bonzini #include "hw/ptimer.h" 291de7afc9SPaolo Bonzini #include "qemu/log.h" 301de7afc9SPaolo Bonzini #include "qemu/bitops.h" 316363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 3283c3a1f6SKONRAD Frederic #include "qapi/error.h" 33ef06ca39SFrancisco Iglesias #include "hw/register.h" 34c95997a3SFrancisco Iglesias #include "sysemu/dma.h" 3583c3a1f6SKONRAD Frederic #include "migration/blocker.h" 3694befa45SPeter A. G. Crosthwaite 374a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 384a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 394a5b6fa8SPeter Crosthwaite #endif 404a5b6fa8SPeter Crosthwaite 414a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 424a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4394befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 4494befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 454a5b6fa8SPeter Crosthwaite } \ 4694befa45SPeter A. G. Crosthwaite } while (0); 4794befa45SPeter A. G. Crosthwaite 4894befa45SPeter A. G. Crosthwaite /* config register */ 4994befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 50c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 512fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN (1 << 26) 5294befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 5394befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 5494befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 5594befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5694befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 5794befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 5894befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 5994befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 6094befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 6194befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 6294befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 6394befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 6494befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 652133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6694befa45SPeter A. G. Crosthwaite 6794befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 6894befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 694f0da466SAlistair Francis #define R_INTR_STATUS_RESET (0x104) 7094befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 7194befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 7294befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 7394befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 74c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 75c95997a3SFrancisco Iglesias #define IXR_RX_FIFO_EMPTY (1 << 11) 76c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_FULL (1 << 10) 77c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_NOT_FULL (1 << 9) 78c95997a3SFrancisco Iglesias #define IXR_TX_FIFO_EMPTY (1 << 8) 79c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_EMPTY (1 << 7) 8094befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 8194befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 8294befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 8394befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 8494befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 8594befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 86c95997a3SFrancisco Iglesias #define IXR_ALL ((1 << 13) - 1) 87c95997a3SFrancisco Iglesias #define GQSPI_IXR_MASK 0xFBE 88c95997a3SFrancisco Iglesias #define IXR_SELF_CLEAR \ 89c95997a3SFrancisco Iglesias (IXR_GENERIC_FIFO_EMPTY \ 90c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_FULL \ 91c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_NOT_FULL \ 92c95997a3SFrancisco Iglesias | IXR_TX_FIFO_EMPTY \ 93c95997a3SFrancisco Iglesias | IXR_TX_FIFO_FULL \ 94c95997a3SFrancisco Iglesias | IXR_TX_FIFO_NOT_FULL \ 95c95997a3SFrancisco Iglesias | IXR_RX_FIFO_EMPTY \ 96c95997a3SFrancisco Iglesias | IXR_RX_FIFO_FULL \ 97c95997a3SFrancisco Iglesias | IXR_RX_FIFO_NOT_EMPTY) 9894befa45SPeter A. G. Crosthwaite 9994befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 10094befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 10194befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 10294befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 10394befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 10494befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 10594befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 1064f0da466SAlistair Francis #define R_GPIO (0x30 / 4) 1074f0da466SAlistair Francis #define R_LPBK_DLY_ADJ (0x38 / 4) 1084f0da466SAlistair Francis #define R_LPBK_DLY_ADJ_RESET (0x33) 109f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 110f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 111f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 112f1241144SPeter Crosthwaite 113f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 114f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 115c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 116f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 117fbfaa507SFrancisco Iglesias #define LQSPI_CFG_SEP_BUS (1 << 29) 118f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 119fbfaa507SFrancisco Iglesias #define LQSPI_CFG_ADDR4 (1 << 27) 120f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 121f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 122f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 123f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 124f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 125f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 126f1241144SPeter Crosthwaite 127ef06ca39SFrancisco Iglesias #define R_CMND (0xc0 / 4) 128ef06ca39SFrancisco Iglesias #define R_CMND_RXFIFO_DRAIN (1 << 19) 129ef06ca39SFrancisco Iglesias FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3) 130ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD (1 << 15) 131ef06ca39SFrancisco Iglesias FIELD(CMND, RX_DISCARD, 8, 7) 132ef06ca39SFrancisco Iglesias FIELD(CMND, DUMMY_CYCLES, 2, 6) 133ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN (1 << 1) 134ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT (1 << 0) 135275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE (0xc4 / 4) 136f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 137f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 138f1241144SPeter Crosthwaite 13994befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 14094befa45SPeter A. G. Crosthwaite 141c95997a3SFrancisco Iglesias #define R_GQSPI_SELECT (0x144 / 4) 142c95997a3SFrancisco Iglesias FIELD(GQSPI_SELECT, GENERIC_QSPI_EN, 0, 1) 143c95997a3SFrancisco Iglesias #define R_GQSPI_ISR (0x104 / 4) 144c95997a3SFrancisco Iglesias #define R_GQSPI_IER (0x108 / 4) 145c95997a3SFrancisco Iglesias #define R_GQSPI_IDR (0x10c / 4) 146c95997a3SFrancisco Iglesias #define R_GQSPI_IMR (0x110 / 4) 1474f0da466SAlistair Francis #define R_GQSPI_IMR_RESET (0xfbe) 148c95997a3SFrancisco Iglesias #define R_GQSPI_TX_THRESH (0x128 / 4) 149c95997a3SFrancisco Iglesias #define R_GQSPI_RX_THRESH (0x12c / 4) 1504f0da466SAlistair Francis #define R_GQSPI_GPIO (0x130 / 4) 1514f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ (0x138 / 4) 1524f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ_RESET (0x33) 153c95997a3SFrancisco Iglesias #define R_GQSPI_CNFG (0x100 / 4) 154c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, MODE_EN, 30, 2) 155c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START_MODE, 29, 1) 156c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START, 28, 1) 157c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, ENDIAN, 26, 1) 158c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 159c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, EN_POLL_TIMEOUT, 20, 1) 160c95997a3SFrancisco Iglesias /* QEMU doesnt care about any of these last three */ 161c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, BR, 3, 3) 162c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPH, 2, 1) 163c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPL, 1, 1) 164c95997a3SFrancisco Iglesias #define R_GQSPI_GEN_FIFO (0x140 / 4) 165c95997a3SFrancisco Iglesias #define R_GQSPI_TXD (0x11c / 4) 166c95997a3SFrancisco Iglesias #define R_GQSPI_RXD (0x120 / 4) 167c95997a3SFrancisco Iglesias #define R_GQSPI_FIFO_CTRL (0x14c / 4) 168c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, RX_FIFO_RESET, 2, 1) 169c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, TX_FIFO_RESET, 1, 1) 170c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET, 0, 1) 171c95997a3SFrancisco Iglesias #define R_GQSPI_GFIFO_THRESH (0x150 / 4) 172c95997a3SFrancisco Iglesias #define R_GQSPI_DATA_STS (0x15c / 4) 173c95997a3SFrancisco Iglesias /* We use the snapshot register to hold the core state for the currently 174c95997a3SFrancisco Iglesias * or most recently executed command. So the generic fifo format is defined 175c95997a3SFrancisco Iglesias * for the snapshot register 176c95997a3SFrancisco Iglesias */ 177c95997a3SFrancisco Iglesias #define R_GQSPI_GF_SNAPSHOT (0x160 / 4) 178c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, POLL, 19, 1) 179c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, STRIPE, 18, 1) 180c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, RECIEVE, 17, 1) 181c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, TRANSMIT, 16, 1) 182c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT, 14, 2) 183c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, CHIP_SELECT, 12, 2) 184c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, SPI_MODE, 10, 2) 185c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, EXPONENT, 9, 1) 186c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_XFER, 8, 1) 187c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA, 0, 8) 1884f0da466SAlistair Francis #define R_GQSPI_MOD_ID (0x1fc / 4) 1894f0da466SAlistair Francis #define R_GQSPI_MOD_ID_RESET (0x10a0000) 1904f0da466SAlistair Francis 1914f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL (0x80c / 4) 1924f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL_RESET (0x803ffa00) 1934f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK (0x820 / 4) 1944f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK_RESET (0xfe) 1954f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2 (0x824 / 4) 1964f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2_RESET (0x081bfff8) 1974f0da466SAlistair Francis 19894befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 199c95997a3SFrancisco Iglesias #define RXFF_A (128) 200c95997a3SFrancisco Iglesias #define TXFF_A (128) 20194befa45SPeter A. G. Crosthwaite 20210e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 20310e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 20410e60b35SPeter Crosthwaite 205f1241144SPeter Crosthwaite /* 16MB per linear region */ 206f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 207f1241144SPeter Crosthwaite 208f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 209ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0 210ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE 211f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 212f1241144SPeter Crosthwaite 213f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 214f1241144SPeter Crosthwaite { 215e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 216e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 217f1241144SPeter Crosthwaite } 218f1241144SPeter Crosthwaite 219c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) 220c4f08ffeSPeter Crosthwaite { 221c95997a3SFrancisco Iglesias int i; 22294befa45SPeter A. G. Crosthwaite 223f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs; i++) { 224c95997a3SFrancisco Iglesias bool old_state = s->cs_lines_state[i]; 225c95997a3SFrancisco Iglesias bool new_state = field & (1 << i); 226f1241144SPeter Crosthwaite 227c95997a3SFrancisco Iglesias if (old_state != new_state) { 228c95997a3SFrancisco Iglesias s->cs_lines_state[i] = new_state; 229ef06ca39SFrancisco Iglesias s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD); 230c95997a3SFrancisco Iglesias DB_PRINT_L(1, "%sselecting slave %d\n", new_state ? "" : "de", i); 231ef06ca39SFrancisco Iglesias } 232c95997a3SFrancisco Iglesias qemu_set_irq(s->cs_lines[i], !new_state); 23394befa45SPeter A. G. Crosthwaite } 234c95997a3SFrancisco Iglesias if (!(field & ((1 << s->num_cs) - 1))) { 235f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 236ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 237ef06ca39SFrancisco Iglesias s->link_state = 1; 238ef06ca39SFrancisco Iglesias s->link_state_next = 1; 239ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 2404a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 241f1241144SPeter Crosthwaite } 24294befa45SPeter A. G. Crosthwaite } 24394befa45SPeter A. G. Crosthwaite 244c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s) 245c95997a3SFrancisco Iglesias { 246c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_GF_SNAPSHOT]) { 247c95997a3SFrancisco Iglesias int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT); 248c95997a3SFrancisco Iglesias xilinx_spips_update_cs(XILINX_SPIPS(s), field); 249c95997a3SFrancisco Iglesias } 250c95997a3SFrancisco Iglesias } 251c95997a3SFrancisco Iglesias 252c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 253c95997a3SFrancisco Iglesias { 254c95997a3SFrancisco Iglesias int field = ~((s->regs[R_CONFIG] & CS) >> CS_SHIFT); 255c95997a3SFrancisco Iglesias 256c95997a3SFrancisco Iglesias /* In dual parallel, mirror low CS to both */ 257c95997a3SFrancisco Iglesias if (num_effective_busses(s) == 2) { 258c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 259c95997a3SFrancisco Iglesias field &= 0x1; 260c95997a3SFrancisco Iglesias field |= field << 1; 261c95997a3SFrancisco Iglesias /* Dual stack U-Page */ 262c95997a3SFrancisco Iglesias } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM && 263c95997a3SFrancisco Iglesias s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) { 264c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 265c95997a3SFrancisco Iglesias field &= 0x1; 266c95997a3SFrancisco Iglesias /* change from CS0 to CS1 */ 267c95997a3SFrancisco Iglesias field <<= 1; 268c95997a3SFrancisco Iglesias } 269c95997a3SFrancisco Iglesias /* Auto CS */ 270c95997a3SFrancisco Iglesias if (!(s->regs[R_CONFIG] & MANUAL_CS) && 271c95997a3SFrancisco Iglesias fifo8_is_empty(&s->tx_fifo)) { 272c95997a3SFrancisco Iglesias field = 0; 273c95997a3SFrancisco Iglesias } 274c95997a3SFrancisco Iglesias xilinx_spips_update_cs(s, field); 275c95997a3SFrancisco Iglesias } 276c95997a3SFrancisco Iglesias 27794befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 27894befa45SPeter A. G. Crosthwaite { 279c95997a3SFrancisco Iglesias if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 280c95997a3SFrancisco Iglesias s->regs[R_INTR_STATUS] &= ~IXR_SELF_CLEAR; 28194befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 28294befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 283c95997a3SFrancisco Iglesias (s->rx_fifo.num >= s->regs[R_RX_THRES] ? 284c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 28594befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 286c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo) ? IXR_TX_FIFO_EMPTY : 0) | 28794befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 288c95997a3SFrancisco Iglesias } 28994befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 29094befa45SPeter A. G. Crosthwaite IXR_ALL); 29194befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 29294befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 29394befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 29494befa45SPeter A. G. Crosthwaite } 29594befa45SPeter A. G. Crosthwaite } 29694befa45SPeter A. G. Crosthwaite 297c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS *s) 298c95997a3SFrancisco Iglesias { 299c95997a3SFrancisco Iglesias uint32_t gqspi_int; 300c95997a3SFrancisco Iglesias int new_irqline; 301c95997a3SFrancisco Iglesias 302c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~IXR_SELF_CLEAR; 303c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] |= 304c95997a3SFrancisco Iglesias (fifo32_is_empty(&s->fifo_g) ? IXR_GENERIC_FIFO_EMPTY : 0) | 305c95997a3SFrancisco Iglesias (fifo32_is_full(&s->fifo_g) ? IXR_GENERIC_FIFO_FULL : 0) | 306c95997a3SFrancisco Iglesias (s->fifo_g.fifo.num < s->regs[R_GQSPI_GFIFO_THRESH] ? 307c95997a3SFrancisco Iglesias IXR_GENERIC_FIFO_NOT_FULL : 0) | 308c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->rx_fifo_g) ? IXR_RX_FIFO_EMPTY : 0) | 309c95997a3SFrancisco Iglesias (fifo8_is_full(&s->rx_fifo_g) ? IXR_RX_FIFO_FULL : 0) | 310c95997a3SFrancisco Iglesias (s->rx_fifo_g.num >= s->regs[R_GQSPI_RX_THRESH] ? 311c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 312c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo_g) ? IXR_TX_FIFO_EMPTY : 0) | 313c95997a3SFrancisco Iglesias (fifo8_is_full(&s->tx_fifo_g) ? IXR_TX_FIFO_FULL : 0) | 314c95997a3SFrancisco Iglesias (s->tx_fifo_g.num < s->regs[R_GQSPI_TX_THRESH] ? 315c95997a3SFrancisco Iglesias IXR_TX_FIFO_NOT_FULL : 0); 316c95997a3SFrancisco Iglesias 317c95997a3SFrancisco Iglesias /* GQSPI Interrupt Trigger Status */ 318c95997a3SFrancisco Iglesias gqspi_int = (~s->regs[R_GQSPI_IMR]) & s->regs[R_GQSPI_ISR] & GQSPI_IXR_MASK; 319c95997a3SFrancisco Iglesias new_irqline = !!(gqspi_int & IXR_ALL); 320c95997a3SFrancisco Iglesias 321c95997a3SFrancisco Iglesias /* drive external interrupt pin */ 322c95997a3SFrancisco Iglesias if (new_irqline != s->gqspi_irqline) { 323c95997a3SFrancisco Iglesias s->gqspi_irqline = new_irqline; 324c95997a3SFrancisco Iglesias qemu_set_irq(XILINX_SPIPS(s)->irq, s->gqspi_irqline); 325c95997a3SFrancisco Iglesias } 326c95997a3SFrancisco Iglesias } 327c95997a3SFrancisco Iglesias 32894befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 32994befa45SPeter A. G. Crosthwaite { 330f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 33194befa45SPeter A. G. Crosthwaite 332*d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 33394befa45SPeter A. G. Crosthwaite 33494befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 33594befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 33694befa45SPeter A. G. Crosthwaite /* non zero resets */ 33794befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 33894befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 33994befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 34094befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 34194befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 34294befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 343f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 344ef06ca39SFrancisco Iglesias s->link_state = 1; 345ef06ca39SFrancisco Iglesias s->link_state_next = 1; 346ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 347f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 348ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 349275e28ccSFrancisco Iglesias s->man_start_com = false; 35094befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 35194befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 35294befa45SPeter A. G. Crosthwaite } 35394befa45SPeter A. G. Crosthwaite 354c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_reset(DeviceState *d) 355c95997a3SFrancisco Iglesias { 356c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(d); 357c95997a3SFrancisco Iglesias 358c95997a3SFrancisco Iglesias xilinx_spips_reset(d); 359c95997a3SFrancisco Iglesias 360*d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 361*d3c348b6SAlistair Francis 362c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 363c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 364c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 3654f0da466SAlistair Francis s->regs[R_INTR_STATUS] = R_INTR_STATUS_RESET; 3664f0da466SAlistair Francis s->regs[R_GPIO] = 1; 3674f0da466SAlistair Francis s->regs[R_LPBK_DLY_ADJ] = R_LPBK_DLY_ADJ_RESET; 3684f0da466SAlistair Francis s->regs[R_GQSPI_GFIFO_THRESH] = 0x10; 3694f0da466SAlistair Francis s->regs[R_MOD_ID] = 0x01090101; 3704f0da466SAlistair Francis s->regs[R_GQSPI_IMR] = R_GQSPI_IMR_RESET; 371c95997a3SFrancisco Iglesias s->regs[R_GQSPI_TX_THRESH] = 1; 372c95997a3SFrancisco Iglesias s->regs[R_GQSPI_RX_THRESH] = 1; 3734f0da466SAlistair Francis s->regs[R_GQSPI_GPIO] = 1; 3744f0da466SAlistair Francis s->regs[R_GQSPI_LPBK_DLY_ADJ] = R_GQSPI_LPBK_DLY_ADJ_RESET; 3754f0da466SAlistair Francis s->regs[R_GQSPI_MOD_ID] = R_GQSPI_MOD_ID_RESET; 3764f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL] = R_QSPIDMA_DST_CTRL_RESET; 3774f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_I_MASK] = R_QSPIDMA_DST_I_MASK_RESET; 3784f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL2] = R_QSPIDMA_DST_CTRL2_RESET; 379c95997a3SFrancisco Iglesias s->man_start_com_g = false; 380c95997a3SFrancisco Iglesias s->gqspi_irqline = 0; 381c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 382c95997a3SFrancisco Iglesias } 383c95997a3SFrancisco Iglesias 384c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB) 3859151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 3869151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 3879151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 3889151da25SPeter Crosthwaite * 389c3725b85SFrancisco Iglesias * {{ 76543210, } ----- stripe (dir == false) -----> {{ 741gdaFC, } 390c3725b85SFrancisco Iglesias * { hgfedcba, } { 630fcHEB, } 391c3725b85SFrancisco Iglesias * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { 52hebGDA, }} 3929151da25SPeter Crosthwaite */ 3939151da25SPeter Crosthwaite 3949151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 3959151da25SPeter Crosthwaite { 3969151da25SPeter Crosthwaite uint8_t r[num]; 3979151da25SPeter Crosthwaite memset(r, 0, sizeof(uint8_t) * num); 3989151da25SPeter Crosthwaite int idx[2] = {0, 0}; 399c3725b85SFrancisco Iglesias int bit[2] = {0, 7}; 4009151da25SPeter Crosthwaite int d = dir; 4019151da25SPeter Crosthwaite 4029151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 403c3725b85SFrancisco Iglesias for (bit[0] = 7; bit[0] >= 0; bit[0]--) { 404c3725b85SFrancisco Iglesias r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; 4059151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 4069151da25SPeter Crosthwaite if (!idx[1]) { 407c3725b85SFrancisco Iglesias bit[1]--; 4089151da25SPeter Crosthwaite } 4099151da25SPeter Crosthwaite } 4109151da25SPeter Crosthwaite } 4119151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 4129151da25SPeter Crosthwaite } 4139151da25SPeter Crosthwaite 414c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS *s) 415c95997a3SFrancisco Iglesias { 416c95997a3SFrancisco Iglesias while (s->regs[R_GQSPI_DATA_STS] || !fifo32_is_empty(&s->fifo_g)) { 417c95997a3SFrancisco Iglesias uint8_t tx_rx[2] = { 0 }; 418c95997a3SFrancisco Iglesias int num_stripes = 1; 419c95997a3SFrancisco Iglesias uint8_t busses; 420c95997a3SFrancisco Iglesias int i; 421c95997a3SFrancisco Iglesias 422c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 423c95997a3SFrancisco Iglesias uint8_t imm; 424c95997a3SFrancisco Iglesias 425c95997a3SFrancisco Iglesias s->regs[R_GQSPI_GF_SNAPSHOT] = fifo32_pop(&s->fifo_g); 426c95997a3SFrancisco Iglesias DB_PRINT_L(0, "GQSPI command: %x\n", s->regs[R_GQSPI_GF_SNAPSHOT]); 427c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_GF_SNAPSHOT]) { 428c95997a3SFrancisco Iglesias DB_PRINT_L(0, "Dummy GQSPI Delay Command Entry, Do nothing"); 429c95997a3SFrancisco Iglesias continue; 430c95997a3SFrancisco Iglesias } 431c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 432c95997a3SFrancisco Iglesias 433c95997a3SFrancisco Iglesias imm = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 434c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 435c95997a3SFrancisco Iglesias /* immedate transfer */ 436c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 437c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 438c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1; 439c95997a3SFrancisco Iglesias /* CS setup/hold - do nothing */ 440c95997a3SFrancisco Iglesias } else { 441c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 0; 442c95997a3SFrancisco Iglesias } 443c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, EXPONENT)) { 444c95997a3SFrancisco Iglesias if (imm > 31) { 445c95997a3SFrancisco Iglesias qemu_log_mask(LOG_UNIMP, "QSPI exponential transfer too" 446c95997a3SFrancisco Iglesias " long - 2 ^ %" PRId8 " requested\n", imm); 447c95997a3SFrancisco Iglesias } 448c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1ul << imm; 449c95997a3SFrancisco Iglesias } else { 450c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = imm; 451c95997a3SFrancisco Iglesias } 452c95997a3SFrancisco Iglesias } 453c95997a3SFrancisco Iglesias /* Zero length transfer check */ 454c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 455c95997a3SFrancisco Iglesias continue; 456c95997a3SFrancisco Iglesias } 457c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE) && 458c95997a3SFrancisco Iglesias fifo8_is_full(&s->rx_fifo_g)) { 459c95997a3SFrancisco Iglesias /* No space in RX fifo for transfer - try again later */ 460c95997a3SFrancisco Iglesias return; 461c95997a3SFrancisco Iglesias } 462c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, STRIPE) && 463c95997a3SFrancisco Iglesias (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 464c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE))) { 465c95997a3SFrancisco Iglesias num_stripes = 2; 466c95997a3SFrancisco Iglesias } 467c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 468c95997a3SFrancisco Iglesias tx_rx[0] = ARRAY_FIELD_EX32(s->regs, 469c95997a3SFrancisco Iglesias GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 470c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT)) { 471c95997a3SFrancisco Iglesias for (i = 0; i < num_stripes; ++i) { 472c95997a3SFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo_g)) { 473c95997a3SFrancisco Iglesias tx_rx[i] = fifo8_pop(&s->tx_fifo_g); 474c95997a3SFrancisco Iglesias s->tx_fifo_g_align++; 475c95997a3SFrancisco Iglesias } else { 476c95997a3SFrancisco Iglesias return; 477c95997a3SFrancisco Iglesias } 478c95997a3SFrancisco Iglesias } 479c95997a3SFrancisco Iglesias } 480c95997a3SFrancisco Iglesias if (num_stripes == 1) { 481c95997a3SFrancisco Iglesias /* mirror */ 482c95997a3SFrancisco Iglesias tx_rx[1] = tx_rx[0]; 483c95997a3SFrancisco Iglesias } 484c95997a3SFrancisco Iglesias busses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 485c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 486c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d tx = %02x\n", i, tx_rx[i]); 487c95997a3SFrancisco Iglesias tx_rx[i] = ssi_transfer(XILINX_SPIPS(s)->spi[i], tx_rx[i]); 488c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d rx = %02x\n", i, tx_rx[i]); 489c95997a3SFrancisco Iglesias } 490c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_DATA_STS] > 1 && 491c95997a3SFrancisco Iglesias busses == 0x3 && num_stripes == 2) { 492c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] -= 2; 493c95997a3SFrancisco Iglesias } else if (s->regs[R_GQSPI_DATA_STS] > 0) { 494c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS]--; 495c95997a3SFrancisco Iglesias } 496c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 497c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 498c95997a3SFrancisco Iglesias if (busses & (1 << i)) { 499c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d push_byte = %02x\n", i, tx_rx[i]); 500c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, tx_rx[i]); 501c95997a3SFrancisco Iglesias s->rx_fifo_g_align++; 502c95997a3SFrancisco Iglesias } 503c95997a3SFrancisco Iglesias } 504c95997a3SFrancisco Iglesias } 505c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 506c95997a3SFrancisco Iglesias for (; s->tx_fifo_g_align % 4; s->tx_fifo_g_align++) { 507c95997a3SFrancisco Iglesias fifo8_pop(&s->tx_fifo_g); 508c95997a3SFrancisco Iglesias } 509c95997a3SFrancisco Iglesias for (; s->rx_fifo_g_align % 4; s->rx_fifo_g_align++) { 510c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, 0); 511c95997a3SFrancisco Iglesias } 512c95997a3SFrancisco Iglesias } 513c95997a3SFrancisco Iglesias } 514c95997a3SFrancisco Iglesias } 515c95997a3SFrancisco Iglesias 516ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command) 517ef06ca39SFrancisco Iglesias { 518ef06ca39SFrancisco Iglesias if (!qs) { 519ef06ca39SFrancisco Iglesias /* The SPI device is not a QSPI device */ 520ef06ca39SFrancisco Iglesias return -1; 521ef06ca39SFrancisco Iglesias } 522ef06ca39SFrancisco Iglesias 523ef06ca39SFrancisco Iglesias switch (command) { /* check for dummies */ 524ef06ca39SFrancisco Iglesias case READ: /* no dummy bytes/cycles */ 525ef06ca39SFrancisco Iglesias case PP: 526ef06ca39SFrancisco Iglesias case DPP: 527ef06ca39SFrancisco Iglesias case QPP: 528ef06ca39SFrancisco Iglesias case READ_4: 529ef06ca39SFrancisco Iglesias case PP_4: 530ef06ca39SFrancisco Iglesias case QPP_4: 531ef06ca39SFrancisco Iglesias return 0; 532ef06ca39SFrancisco Iglesias case FAST_READ: 533ef06ca39SFrancisco Iglesias case DOR: 534ef06ca39SFrancisco Iglesias case QOR: 535ef06ca39SFrancisco Iglesias case DOR_4: 536ef06ca39SFrancisco Iglesias case QOR_4: 537ef06ca39SFrancisco Iglesias return 1; 538ef06ca39SFrancisco Iglesias case DIOR: 539ef06ca39SFrancisco Iglesias case FAST_READ_4: 540ef06ca39SFrancisco Iglesias case DIOR_4: 541ef06ca39SFrancisco Iglesias return 2; 542ef06ca39SFrancisco Iglesias case QIOR: 543ef06ca39SFrancisco Iglesias case QIOR_4: 544ef06ca39SFrancisco Iglesias return 5; 545ef06ca39SFrancisco Iglesias default: 546ef06ca39SFrancisco Iglesias return -1; 547ef06ca39SFrancisco Iglesias } 548ef06ca39SFrancisco Iglesias } 549ef06ca39SFrancisco Iglesias 550ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd) 551ef06ca39SFrancisco Iglesias { 552ef06ca39SFrancisco Iglesias switch (cmd) { 553ef06ca39SFrancisco Iglesias case PP_4: 554ef06ca39SFrancisco Iglesias case QPP_4: 555ef06ca39SFrancisco Iglesias case READ_4: 556ef06ca39SFrancisco Iglesias case QIOR_4: 557ef06ca39SFrancisco Iglesias case FAST_READ_4: 558ef06ca39SFrancisco Iglesias case DOR_4: 559ef06ca39SFrancisco Iglesias case QOR_4: 560ef06ca39SFrancisco Iglesias case DIOR_4: 561ef06ca39SFrancisco Iglesias return 4; 562ef06ca39SFrancisco Iglesias default: 563ef06ca39SFrancisco Iglesias return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3; 564ef06ca39SFrancisco Iglesias } 565ef06ca39SFrancisco Iglesias } 566ef06ca39SFrancisco Iglesias 56794befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 56894befa45SPeter A. G. Crosthwaite { 5694a5b6fa8SPeter Crosthwaite int debug_level = 0; 570ef06ca39SFrancisco Iglesias XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s), 571ef06ca39SFrancisco Iglesias TYPE_XILINX_QSPIPS); 5724a5b6fa8SPeter Crosthwaite 57394befa45SPeter A. G. Crosthwaite for (;;) { 574f1241144SPeter Crosthwaite int i; 575f1241144SPeter Crosthwaite uint8_t tx = 0; 5769151da25SPeter Crosthwaite uint8_t tx_rx[num_effective_busses(s)]; 577ef06ca39SFrancisco Iglesias uint8_t dummy_cycles = 0; 578ef06ca39SFrancisco Iglesias uint8_t addr_length; 57994befa45SPeter A. G. Crosthwaite 58094befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 581f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 582f1241144SPeter Crosthwaite return; 5839151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 5849151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 5859151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 5869151da25SPeter Crosthwaite } 5879151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 588ef06ca39SFrancisco Iglesias } else if (s->snoop_state >= SNOOP_ADDR) { 589f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 5909151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 5919151da25SPeter Crosthwaite tx_rx[i] = tx; 59294befa45SPeter A. G. Crosthwaite } 593ef06ca39SFrancisco Iglesias } else { 594ef06ca39SFrancisco Iglesias /* Extract a dummy byte and generate dummy cycles according to the 595ef06ca39SFrancisco Iglesias * link state */ 596ef06ca39SFrancisco Iglesias tx = fifo8_pop(&s->tx_fifo); 597ef06ca39SFrancisco Iglesias dummy_cycles = 8 / s->link_state; 598f1241144SPeter Crosthwaite } 5999151da25SPeter Crosthwaite 6009151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 601c3725b85SFrancisco Iglesias int bus = num_effective_busses(s) - 1 - i; 602ef06ca39SFrancisco Iglesias if (dummy_cycles) { 603ef06ca39SFrancisco Iglesias int d; 604ef06ca39SFrancisco Iglesias for (d = 0; d < dummy_cycles; ++d) { 605ef06ca39SFrancisco Iglesias tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]); 606ef06ca39SFrancisco Iglesias } 607ef06ca39SFrancisco Iglesias } else { 6084a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 609c3725b85SFrancisco Iglesias tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]); 6104a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 6119151da25SPeter Crosthwaite } 612ef06ca39SFrancisco Iglesias } 6139151da25SPeter Crosthwaite 614ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 615ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding drained rx byte\n"); 616ef06ca39SFrancisco Iglesias /* Do nothing */ 617ef06ca39SFrancisco Iglesias } else if (s->rx_discard) { 618ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding discarded rx byte\n"); 619ef06ca39SFrancisco Iglesias s->rx_discard -= 8 / s->link_state; 620ef06ca39SFrancisco Iglesias } else if (fifo8_is_full(&s->rx_fifo)) { 62194befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 6224a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 6239151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 6249151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 6259151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6269151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 627ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing striped rx byte\n"); 6289151da25SPeter Crosthwaite } 62994befa45SPeter A. G. Crosthwaite } else { 630ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing unstriped rx byte\n"); 6319151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 632f1241144SPeter Crosthwaite } 633f1241144SPeter Crosthwaite 634ef06ca39SFrancisco Iglesias if (s->link_state_next_when) { 635ef06ca39SFrancisco Iglesias s->link_state_next_when--; 636ef06ca39SFrancisco Iglesias if (!s->link_state_next_when) { 637ef06ca39SFrancisco Iglesias s->link_state = s->link_state_next; 638ef06ca39SFrancisco Iglesias } 639ef06ca39SFrancisco Iglesias } 640ef06ca39SFrancisco Iglesias 6414a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 6424a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 643f1241144SPeter Crosthwaite switch (s->snoop_state) { 644f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 645ef06ca39SFrancisco Iglesias /* Store the count of dummy bytes in the txfifo */ 646ef06ca39SFrancisco Iglesias s->cmd_dummies = xilinx_spips_num_dummies(q, tx); 647ef06ca39SFrancisco Iglesias addr_length = get_addr_length(s, tx); 648ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 649f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 650ef06ca39SFrancisco Iglesias } else { 651ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_ADDR + addr_length - 1; 652ef06ca39SFrancisco Iglesias } 653ef06ca39SFrancisco Iglesias switch (tx) { 654ef06ca39SFrancisco Iglesias case DPP: 655ef06ca39SFrancisco Iglesias case DOR: 656ef06ca39SFrancisco Iglesias case DOR_4: 657ef06ca39SFrancisco Iglesias s->link_state_next = 2; 658ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 659ef06ca39SFrancisco Iglesias break; 660ef06ca39SFrancisco Iglesias case QPP: 661ef06ca39SFrancisco Iglesias case QPP_4: 662ef06ca39SFrancisco Iglesias case QOR: 663ef06ca39SFrancisco Iglesias case QOR_4: 664ef06ca39SFrancisco Iglesias s->link_state_next = 4; 665ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 666ef06ca39SFrancisco Iglesias break; 667ef06ca39SFrancisco Iglesias case DIOR: 668ef06ca39SFrancisco Iglesias case DIOR_4: 669ef06ca39SFrancisco Iglesias s->link_state = 2; 670ef06ca39SFrancisco Iglesias break; 671ef06ca39SFrancisco Iglesias case QIOR: 672ef06ca39SFrancisco Iglesias case QIOR_4: 673ef06ca39SFrancisco Iglesias s->link_state = 4; 674ef06ca39SFrancisco Iglesias break; 675ef06ca39SFrancisco Iglesias } 676ef06ca39SFrancisco Iglesias break; 677ef06ca39SFrancisco Iglesias case (SNOOP_ADDR): 678ef06ca39SFrancisco Iglesias /* Address has been transmitted, transmit dummy cycles now if 679ef06ca39SFrancisco Iglesias * needed */ 680ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 681ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_NONE; 682ef06ca39SFrancisco Iglesias } else { 683ef06ca39SFrancisco Iglesias s->snoop_state = s->cmd_dummies; 684f1241144SPeter Crosthwaite } 685f1241144SPeter Crosthwaite break; 686f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 687f1241144SPeter Crosthwaite case (SNOOP_NONE): 6884a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 6894a5b6fa8SPeter Crosthwaite if (!debug_level) { 6904a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 6914a5b6fa8SPeter Crosthwaite debug_level = 1; 6924a5b6fa8SPeter Crosthwaite } 693f1241144SPeter Crosthwaite break; 694f1241144SPeter Crosthwaite default: 695f1241144SPeter Crosthwaite s->snoop_state--; 696f1241144SPeter Crosthwaite } 6974a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 6984a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 699f1241144SPeter Crosthwaite } 700f1241144SPeter Crosthwaite } 701f1241144SPeter Crosthwaite 7022fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be) 7032fdd171eSFrancisco Iglesias { 7042fdd171eSFrancisco Iglesias int i; 7052fdd171eSFrancisco Iglesias for (i = 0; i < num && !fifo8_is_full(fifo); ++i) { 7062fdd171eSFrancisco Iglesias if (be) { 7072fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)(value >> 24)); 7082fdd171eSFrancisco Iglesias value <<= 8; 7092fdd171eSFrancisco Iglesias } else { 7102fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)value); 7112fdd171eSFrancisco Iglesias value >>= 8; 7122fdd171eSFrancisco Iglesias } 7132fdd171eSFrancisco Iglesias } 7142fdd171eSFrancisco Iglesias } 7152fdd171eSFrancisco Iglesias 716275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s) 717275e28ccSFrancisco Iglesias { 718275e28ccSFrancisco Iglesias if (!s->regs[R_TRANSFER_SIZE]) { 719275e28ccSFrancisco Iglesias return; 720275e28ccSFrancisco Iglesias } 721275e28ccSFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) { 722275e28ccSFrancisco Iglesias return; 723275e28ccSFrancisco Iglesias } 724275e28ccSFrancisco Iglesias /* 725275e28ccSFrancisco Iglesias * The zero pump must never fill tx fifo such that rx overflow is 726275e28ccSFrancisco Iglesias * possible 727275e28ccSFrancisco Iglesias */ 728275e28ccSFrancisco Iglesias while (s->regs[R_TRANSFER_SIZE] && 729275e28ccSFrancisco Iglesias s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) { 730275e28ccSFrancisco Iglesias /* endianess just doesn't matter when zero pumping */ 731275e28ccSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 4, false); 732275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] &= ~0x03ull; 733275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] -= 4; 734275e28ccSFrancisco Iglesias } 735275e28ccSFrancisco Iglesias } 736275e28ccSFrancisco Iglesias 737275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s) 738275e28ccSFrancisco Iglesias { 739275e28ccSFrancisco Iglesias if (s->man_start_com || 740275e28ccSFrancisco Iglesias (!fifo8_is_empty(&s->tx_fifo) && 741275e28ccSFrancisco Iglesias !(s->regs[R_CONFIG] & MAN_START_EN))) { 742275e28ccSFrancisco Iglesias xilinx_spips_check_zero_pump(s); 743275e28ccSFrancisco Iglesias xilinx_spips_flush_txfifo(s); 744275e28ccSFrancisco Iglesias } 745275e28ccSFrancisco Iglesias if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) { 746275e28ccSFrancisco Iglesias s->man_start_com = false; 747275e28ccSFrancisco Iglesias } 748275e28ccSFrancisco Iglesias xilinx_spips_update_ixr(s); 749275e28ccSFrancisco Iglesias } 750275e28ccSFrancisco Iglesias 751c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS *s) 752c95997a3SFrancisco Iglesias { 753c95997a3SFrancisco Iglesias bool gqspi_has_work = s->regs[R_GQSPI_DATA_STS] || 754c95997a3SFrancisco Iglesias !fifo32_is_empty(&s->fifo_g); 755c95997a3SFrancisco Iglesias 756c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 757c95997a3SFrancisco Iglesias if (s->man_start_com_g || (gqspi_has_work && 758c95997a3SFrancisco Iglesias !ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE))) { 759c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_flush_fifo_g(s); 760c95997a3SFrancisco Iglesias } 761c95997a3SFrancisco Iglesias } else { 762c95997a3SFrancisco Iglesias xilinx_spips_check_flush(XILINX_SPIPS(s)); 763c95997a3SFrancisco Iglesias } 764c95997a3SFrancisco Iglesias if (!gqspi_has_work) { 765c95997a3SFrancisco Iglesias s->man_start_com_g = false; 766c95997a3SFrancisco Iglesias } 767c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 768c95997a3SFrancisco Iglesias } 769c95997a3SFrancisco Iglesias 7702fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max) 771f1241144SPeter Crosthwaite { 772f1241144SPeter Crosthwaite int i; 773f1241144SPeter Crosthwaite 7742fdd171eSFrancisco Iglesias for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) { 7752fdd171eSFrancisco Iglesias value[i] = fifo8_pop(fifo); 776f1241144SPeter Crosthwaite } 7772fdd171eSFrancisco Iglesias return max - i; 77894befa45SPeter A. G. Crosthwaite } 77994befa45SPeter A. G. Crosthwaite 780c95997a3SFrancisco Iglesias static const void *pop_buf(Fifo8 *fifo, uint32_t max, uint32_t *num) 781c95997a3SFrancisco Iglesias { 782c95997a3SFrancisco Iglesias void *ret; 783c95997a3SFrancisco Iglesias 784c95997a3SFrancisco Iglesias if (max == 0 || max > fifo->num) { 785c95997a3SFrancisco Iglesias abort(); 786c95997a3SFrancisco Iglesias } 787c95997a3SFrancisco Iglesias *num = MIN(fifo->capacity - fifo->head, max); 788c95997a3SFrancisco Iglesias ret = &fifo->data[fifo->head]; 789c95997a3SFrancisco Iglesias fifo->head += *num; 790c95997a3SFrancisco Iglesias fifo->head %= fifo->capacity; 791c95997a3SFrancisco Iglesias fifo->num -= *num; 792c95997a3SFrancisco Iglesias return ret; 793c95997a3SFrancisco Iglesias } 794c95997a3SFrancisco Iglesias 795c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_notify(void *opaque) 796c95997a3SFrancisco Iglesias { 797c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(opaque); 798c95997a3SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(rq); 799c95997a3SFrancisco Iglesias Fifo8 *recv_fifo; 800c95997a3SFrancisco Iglesias 801c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(rq->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 802c95997a3SFrancisco Iglesias if (!(ARRAY_FIELD_EX32(rq->regs, GQSPI_CNFG, MODE_EN) == 2)) { 803c95997a3SFrancisco Iglesias return; 804c95997a3SFrancisco Iglesias } 805c95997a3SFrancisco Iglesias recv_fifo = &rq->rx_fifo_g; 806c95997a3SFrancisco Iglesias } else { 807c95997a3SFrancisco Iglesias if (!(s->regs[R_CMND] & R_CMND_DMA_EN)) { 808c95997a3SFrancisco Iglesias return; 809c95997a3SFrancisco Iglesias } 810c95997a3SFrancisco Iglesias recv_fifo = &s->rx_fifo; 811c95997a3SFrancisco Iglesias } 812c95997a3SFrancisco Iglesias while (recv_fifo->num >= 4 813c95997a3SFrancisco Iglesias && stream_can_push(rq->dma, xlnx_zynqmp_qspips_notify, rq)) 814c95997a3SFrancisco Iglesias { 815c95997a3SFrancisco Iglesias size_t ret; 816c95997a3SFrancisco Iglesias uint32_t num; 817c95997a3SFrancisco Iglesias const void *rxd = pop_buf(recv_fifo, 4, &num); 818c95997a3SFrancisco Iglesias 819c95997a3SFrancisco Iglesias memcpy(rq->dma_buf, rxd, num); 820c95997a3SFrancisco Iglesias 821c95997a3SFrancisco Iglesias ret = stream_push(rq->dma, rq->dma_buf, 4); 822c95997a3SFrancisco Iglesias assert(ret == 4); 823c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(rq); 824c95997a3SFrancisco Iglesias } 825c95997a3SFrancisco Iglesias } 826c95997a3SFrancisco Iglesias 827a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 82894befa45SPeter A. G. Crosthwaite unsigned size) 82994befa45SPeter A. G. Crosthwaite { 83094befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 83194befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 83294befa45SPeter A. G. Crosthwaite uint32_t ret; 833b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 8342fdd171eSFrancisco Iglesias int shortfall; 83594befa45SPeter A. G. Crosthwaite 83694befa45SPeter A. G. Crosthwaite addr >>= 2; 83794befa45SPeter A. G. Crosthwaite switch (addr) { 83894befa45SPeter A. G. Crosthwaite case R_CONFIG: 8392133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 84094befa45SPeter A. G. Crosthwaite break; 84194befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 84287920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 84387920b44SPeter Crosthwaite s->regs[addr] = 0; 8444a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 8452e1cf2c9SFrancisco Iglesias xilinx_spips_update_ixr(s); 84687920b44SPeter Crosthwaite return ret; 84794befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 84894befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 84994befa45SPeter A. G. Crosthwaite break; 85094befa45SPeter A. G. Crosthwaite case R_EN: 85194befa45SPeter A. G. Crosthwaite mask = 0x1; 85294befa45SPeter A. G. Crosthwaite break; 85394befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 85494befa45SPeter A. G. Crosthwaite mask = 0xFF; 85594befa45SPeter A. G. Crosthwaite break; 85694befa45SPeter A. G. Crosthwaite case R_MOD_ID: 85794befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 85894befa45SPeter A. G. Crosthwaite break; 85994befa45SPeter A. G. Crosthwaite case R_INTR_EN: 86094befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 86194befa45SPeter A. G. Crosthwaite case R_TX_DATA: 86294befa45SPeter A. G. Crosthwaite mask = 0; 86394befa45SPeter A. G. Crosthwaite break; 86494befa45SPeter A. G. Crosthwaite case R_RX_DATA: 865b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 8662fdd171eSFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes); 8672fdd171eSFrancisco Iglesias ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ? 8682fdd171eSFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 8692fdd171eSFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 8702fdd171eSFrancisco Iglesias if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) { 8712fdd171eSFrancisco Iglesias ret <<= 8 * shortfall; 8722fdd171eSFrancisco Iglesias } 8734a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 874c95997a3SFrancisco Iglesias xilinx_spips_check_flush(s); 87594befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 87694befa45SPeter A. G. Crosthwaite return ret; 87794befa45SPeter A. G. Crosthwaite } 8784a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, 8794a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 88094befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 88194befa45SPeter A. G. Crosthwaite 88294befa45SPeter A. G. Crosthwaite } 88394befa45SPeter A. G. Crosthwaite 884c95997a3SFrancisco Iglesias static uint64_t xlnx_zynqmp_qspips_read(void *opaque, 885c95997a3SFrancisco Iglesias hwaddr addr, unsigned size) 886c95997a3SFrancisco Iglesias { 887c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 888c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 889c95997a3SFrancisco Iglesias uint32_t ret; 890c95997a3SFrancisco Iglesias uint8_t rx_buf[4]; 891c95997a3SFrancisco Iglesias int shortfall; 892c95997a3SFrancisco Iglesias 893c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 894c95997a3SFrancisco Iglesias return xilinx_spips_read(opaque, addr, size); 895c95997a3SFrancisco Iglesias } else { 896c95997a3SFrancisco Iglesias switch (reg) { 897c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 898c95997a3SFrancisco Iglesias if (fifo8_is_empty(&s->rx_fifo_g)) { 899c95997a3SFrancisco Iglesias qemu_log_mask(LOG_GUEST_ERROR, 900c95997a3SFrancisco Iglesias "Read from empty GQSPI RX FIFO\n"); 901c95997a3SFrancisco Iglesias return 0; 902c95997a3SFrancisco Iglesias } 903c95997a3SFrancisco Iglesias memset(rx_buf, 0, sizeof(rx_buf)); 904c95997a3SFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo_g, rx_buf, 905c95997a3SFrancisco Iglesias XILINX_SPIPS(s)->num_txrx_bytes); 906c95997a3SFrancisco Iglesias ret = ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN) ? 907c95997a3SFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 908c95997a3SFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 909c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)) { 910c95997a3SFrancisco Iglesias ret <<= 8 * shortfall; 911c95997a3SFrancisco Iglesias } 912c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 913c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 914c95997a3SFrancisco Iglesias return ret; 915c95997a3SFrancisco Iglesias default: 916c95997a3SFrancisco Iglesias return s->regs[reg]; 917c95997a3SFrancisco Iglesias } 918c95997a3SFrancisco Iglesias } 919c95997a3SFrancisco Iglesias } 920c95997a3SFrancisco Iglesias 921a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 92294befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 92394befa45SPeter A. G. Crosthwaite { 92494befa45SPeter A. G. Crosthwaite int mask = ~0; 92594befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 92694befa45SPeter A. G. Crosthwaite 9274a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 92894befa45SPeter A. G. Crosthwaite addr >>= 2; 92994befa45SPeter A. G. Crosthwaite switch (addr) { 93094befa45SPeter A. G. Crosthwaite case R_CONFIG: 9312133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 932275e28ccSFrancisco Iglesias if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) { 933275e28ccSFrancisco Iglesias s->man_start_com = true; 93494befa45SPeter A. G. Crosthwaite } 93594befa45SPeter A. G. Crosthwaite break; 93694befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 93794befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 93894befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 93994befa45SPeter A. G. Crosthwaite goto no_reg_update; 94094befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 94194befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 94294befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 94394befa45SPeter A. G. Crosthwaite goto no_reg_update; 94494befa45SPeter A. G. Crosthwaite case R_INTR_EN: 94594befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 94694befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 94794befa45SPeter A. G. Crosthwaite goto no_reg_update; 94894befa45SPeter A. G. Crosthwaite case R_EN: 94994befa45SPeter A. G. Crosthwaite mask = 0x1; 95094befa45SPeter A. G. Crosthwaite break; 95194befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 95294befa45SPeter A. G. Crosthwaite mask = 0xFF; 95394befa45SPeter A. G. Crosthwaite break; 95494befa45SPeter A. G. Crosthwaite case R_RX_DATA: 95594befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 95694befa45SPeter A. G. Crosthwaite case R_MOD_ID: 95794befa45SPeter A. G. Crosthwaite mask = 0; 95894befa45SPeter A. G. Crosthwaite break; 95994befa45SPeter A. G. Crosthwaite case R_TX_DATA: 9602fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes, 9612fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 962f1241144SPeter Crosthwaite goto no_reg_update; 963f1241144SPeter Crosthwaite case R_TXD1: 9642fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1, 9652fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 966f1241144SPeter Crosthwaite goto no_reg_update; 967f1241144SPeter Crosthwaite case R_TXD2: 9682fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2, 9692fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 970f1241144SPeter Crosthwaite goto no_reg_update; 971f1241144SPeter Crosthwaite case R_TXD3: 9722fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3, 9732fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 97494befa45SPeter A. G. Crosthwaite goto no_reg_update; 97594befa45SPeter A. G. Crosthwaite } 97694befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 97794befa45SPeter A. G. Crosthwaite no_reg_update: 978c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 979275e28ccSFrancisco Iglesias xilinx_spips_check_flush(s); 98094befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 981c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 98294befa45SPeter A. G. Crosthwaite } 98394befa45SPeter A. G. Crosthwaite 98494befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 98594befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 98694befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 98794befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 98894befa45SPeter A. G. Crosthwaite }; 98994befa45SPeter A. G. Crosthwaite 990252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q) 991252b99baSKONRAD Frederic { 992252b99baSKONRAD Frederic XilinxSPIPS *s = &q->parent_obj; 993252b99baSKONRAD Frederic 99483c3a1f6SKONRAD Frederic if ((q->mmio_execution_enabled) && (q->lqspi_cached_addr != ~0ULL)) { 995252b99baSKONRAD Frederic /* Invalidate the current mapped mmio */ 996252b99baSKONRAD Frederic memory_region_invalidate_mmio_ptr(&s->mmlqspi, q->lqspi_cached_addr, 997252b99baSKONRAD Frederic LQSPI_CACHE_SIZE); 998252b99baSKONRAD Frederic } 99983c3a1f6SKONRAD Frederic 100083c3a1f6SKONRAD Frederic q->lqspi_cached_addr = ~0ULL; 1001252b99baSKONRAD Frederic } 1002252b99baSKONRAD Frederic 1003b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 1004b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 1005b5cd9143SPeter Crosthwaite { 1006b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1007ef06ca39SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(opaque); 1008b5cd9143SPeter Crosthwaite 1009b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 1010b5cd9143SPeter Crosthwaite addr >>= 2; 1011b5cd9143SPeter Crosthwaite 1012b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 1013252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 1014b5cd9143SPeter Crosthwaite } 1015ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 1016ef06ca39SFrancisco Iglesias fifo8_reset(&s->rx_fifo); 1017ef06ca39SFrancisco Iglesias } 1018b5cd9143SPeter Crosthwaite } 1019b5cd9143SPeter Crosthwaite 1020c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_write(void *opaque, hwaddr addr, 1021c95997a3SFrancisco Iglesias uint64_t value, unsigned size) 1022c95997a3SFrancisco Iglesias { 1023c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 1024c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 1025c95997a3SFrancisco Iglesias 1026c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 1027c95997a3SFrancisco Iglesias xilinx_qspips_write(opaque, addr, value, size); 1028c95997a3SFrancisco Iglesias } else { 1029c95997a3SFrancisco Iglesias switch (reg) { 1030c95997a3SFrancisco Iglesias case R_GQSPI_CNFG: 1031c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_CNFG, GEN_FIFO_START) && 1032c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE)) { 1033c95997a3SFrancisco Iglesias s->man_start_com_g = true; 1034c95997a3SFrancisco Iglesias } 1035c95997a3SFrancisco Iglesias s->regs[reg] = value & ~(R_GQSPI_CNFG_GEN_FIFO_START_MASK); 1036c95997a3SFrancisco Iglesias break; 1037c95997a3SFrancisco Iglesias case R_GQSPI_GEN_FIFO: 1038c95997a3SFrancisco Iglesias if (!fifo32_is_full(&s->fifo_g)) { 1039c95997a3SFrancisco Iglesias fifo32_push(&s->fifo_g, value); 1040c95997a3SFrancisco Iglesias } 1041c95997a3SFrancisco Iglesias break; 1042c95997a3SFrancisco Iglesias case R_GQSPI_TXD: 1043c95997a3SFrancisco Iglesias tx_data_bytes(&s->tx_fifo_g, (uint32_t)value, 4, 1044c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)); 1045c95997a3SFrancisco Iglesias break; 1046c95997a3SFrancisco Iglesias case R_GQSPI_FIFO_CTRL: 1047c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET)) { 1048c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 1049c95997a3SFrancisco Iglesias } 1050c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, TX_FIFO_RESET)) { 1051c95997a3SFrancisco Iglesias fifo8_reset(&s->tx_fifo_g); 1052c95997a3SFrancisco Iglesias } 1053c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, RX_FIFO_RESET)) { 1054c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 1055c95997a3SFrancisco Iglesias } 1056c95997a3SFrancisco Iglesias break; 1057c95997a3SFrancisco Iglesias case R_GQSPI_IDR: 1058c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] |= value; 1059c95997a3SFrancisco Iglesias break; 1060c95997a3SFrancisco Iglesias case R_GQSPI_IER: 1061c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] &= ~value; 1062c95997a3SFrancisco Iglesias break; 1063c95997a3SFrancisco Iglesias case R_GQSPI_ISR: 1064c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~value; 1065c95997a3SFrancisco Iglesias break; 1066c95997a3SFrancisco Iglesias case R_GQSPI_IMR: 1067c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 1068c95997a3SFrancisco Iglesias case R_GQSPI_GF_SNAPSHOT: 1069c95997a3SFrancisco Iglesias case R_GQSPI_MOD_ID: 1070c95997a3SFrancisco Iglesias break; 1071c95997a3SFrancisco Iglesias default: 1072c95997a3SFrancisco Iglesias s->regs[reg] = value; 1073c95997a3SFrancisco Iglesias break; 1074c95997a3SFrancisco Iglesias } 1075c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1076c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 1077c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1078c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1079c95997a3SFrancisco Iglesias } 1080c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_notify(s); 1081c95997a3SFrancisco Iglesias } 1082c95997a3SFrancisco Iglesias 1083b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 1084b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 1085b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 1086b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1087b5cd9143SPeter Crosthwaite }; 1088b5cd9143SPeter Crosthwaite 1089c95997a3SFrancisco Iglesias static const MemoryRegionOps xlnx_zynqmp_qspips_ops = { 1090c95997a3SFrancisco Iglesias .read = xlnx_zynqmp_qspips_read, 1091c95997a3SFrancisco Iglesias .write = xlnx_zynqmp_qspips_write, 1092c95997a3SFrancisco Iglesias .endianness = DEVICE_LITTLE_ENDIAN, 1093c95997a3SFrancisco Iglesias }; 1094c95997a3SFrancisco Iglesias 1095f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 1096f1241144SPeter Crosthwaite 1097252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr) 1098f1241144SPeter Crosthwaite { 10996b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 1100f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 1101252b99baSKONRAD Frederic int i; 1102252b99baSKONRAD Frederic int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1)) 1103252b99baSKONRAD Frederic / num_effective_busses(s)); 1104f1241144SPeter Crosthwaite int slave = flash_addr >> LQSPI_ADDRESS_BITS; 1105f1241144SPeter Crosthwaite int cache_entry = 0; 110615408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 110715408b42SPeter Crosthwaite 1108252b99baSKONRAD Frederic if (addr < q->lqspi_cached_addr || 1109252b99baSKONRAD Frederic addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1110252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 111115408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 111215408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 1113f1241144SPeter Crosthwaite 11144a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 1115f1241144SPeter Crosthwaite 1116f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 1117f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1118f1241144SPeter Crosthwaite 1119f1241144SPeter Crosthwaite /* instruction */ 11204a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 11214a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 11224a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 1123f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 1124f1241144SPeter Crosthwaite /* read address */ 11254a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 1126fbfaa507SFrancisco Iglesias if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_ADDR4) { 1127fbfaa507SFrancisco Iglesias fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 24)); 1128fbfaa507SFrancisco Iglesias } 1129f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 1130f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 1131f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 1132f1241144SPeter Crosthwaite /* mode bits */ 1133f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 1134f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 1135f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 1136f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 1137f1241144SPeter Crosthwaite } 1138f1241144SPeter Crosthwaite /* dummy bytes */ 1139f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 1140f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 11414a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 1142f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 1143f1241144SPeter Crosthwaite } 1144c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1145f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1146f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1147f1241144SPeter Crosthwaite 11484a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 1149f1241144SPeter Crosthwaite 1150b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 1151b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11522fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 1, false); 1153a66418f6SPeter Crosthwaite } 1154f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1155b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11562fdd171eSFrancisco Iglesias rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1); 1157a66418f6SPeter Crosthwaite } 1158f1241144SPeter Crosthwaite } 1159f1241144SPeter Crosthwaite 116015408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 116115408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 1162f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1163f1241144SPeter Crosthwaite 1164b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 1165252b99baSKONRAD Frederic } 1166252b99baSKONRAD Frederic } 1167252b99baSKONRAD Frederic 1168252b99baSKONRAD Frederic static void *lqspi_request_mmio_ptr(void *opaque, hwaddr addr, unsigned *size, 1169252b99baSKONRAD Frederic unsigned *offset) 1170252b99baSKONRAD Frederic { 1171252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 117283c3a1f6SKONRAD Frederic hwaddr offset_within_the_region; 1173252b99baSKONRAD Frederic 117483c3a1f6SKONRAD Frederic if (!q->mmio_execution_enabled) { 117583c3a1f6SKONRAD Frederic return NULL; 117683c3a1f6SKONRAD Frederic } 117783c3a1f6SKONRAD Frederic 117883c3a1f6SKONRAD Frederic offset_within_the_region = addr & ~(LQSPI_CACHE_SIZE - 1); 1179252b99baSKONRAD Frederic lqspi_load_cache(opaque, offset_within_the_region); 1180252b99baSKONRAD Frederic *size = LQSPI_CACHE_SIZE; 1181252b99baSKONRAD Frederic *offset = offset_within_the_region; 1182252b99baSKONRAD Frederic return q->lqspi_buf; 1183252b99baSKONRAD Frederic } 1184252b99baSKONRAD Frederic 1185252b99baSKONRAD Frederic static uint64_t 1186252b99baSKONRAD Frederic lqspi_read(void *opaque, hwaddr addr, unsigned int size) 1187252b99baSKONRAD Frederic { 1188252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 1189252b99baSKONRAD Frederic uint32_t ret; 1190252b99baSKONRAD Frederic 1191252b99baSKONRAD Frederic if (addr >= q->lqspi_cached_addr && 1192252b99baSKONRAD Frederic addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1193252b99baSKONRAD Frederic uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 1194252b99baSKONRAD Frederic ret = cpu_to_le32(*(uint32_t *)retp); 1195252b99baSKONRAD Frederic DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, 1196252b99baSKONRAD Frederic (unsigned)ret); 1197252b99baSKONRAD Frederic return ret; 1198252b99baSKONRAD Frederic } else { 1199252b99baSKONRAD Frederic lqspi_load_cache(opaque, addr); 1200f1241144SPeter Crosthwaite return lqspi_read(opaque, addr, size); 1201f1241144SPeter Crosthwaite } 1202f1241144SPeter Crosthwaite } 1203f1241144SPeter Crosthwaite 1204f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 1205f1241144SPeter Crosthwaite .read = lqspi_read, 1206252b99baSKONRAD Frederic .request_ptr = lqspi_request_mmio_ptr, 1207f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 1208f1241144SPeter Crosthwaite .valid = { 1209b0b7ae62SPeter Crosthwaite .min_access_size = 1, 1210f1241144SPeter Crosthwaite .max_access_size = 4 1211f1241144SPeter Crosthwaite } 1212f1241144SPeter Crosthwaite }; 1213f1241144SPeter Crosthwaite 1214f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 121594befa45SPeter A. G. Crosthwaite { 1216f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 1217f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 121810e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1219c8cccba3SPaolo Bonzini qemu_irq *cs; 122094befa45SPeter A. G. Crosthwaite int i; 122194befa45SPeter A. G. Crosthwaite 12224a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 122394befa45SPeter A. G. Crosthwaite 1224f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 1225f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 1226f1241144SPeter Crosthwaite char bus_name[16]; 1227f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 1228f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 1229f1241144SPeter Crosthwaite } 1230b4ae3cfaSPeter Crosthwaite 12312790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 1232ef06ca39SFrancisco Iglesias s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses); 1233c8cccba3SPaolo Bonzini for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) { 1234c8cccba3SPaolo Bonzini ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]); 1235c8cccba3SPaolo Bonzini } 1236c8cccba3SPaolo Bonzini 1237f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 1238f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 1239f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 124094befa45SPeter A. G. Crosthwaite } 124194befa45SPeter A. G. Crosthwaite 124229776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 1243c95997a3SFrancisco Iglesias "spi", XLNX_ZYNQMP_SPIPS_R_MAX * 4); 1244f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 124594befa45SPeter A. G. Crosthwaite 12466b91f015SPeter Crosthwaite s->irqline = -1; 12476b91f015SPeter Crosthwaite 124810e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 124910e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 12506b91f015SPeter Crosthwaite } 12516b91f015SPeter Crosthwaite 12526b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 12536b91f015SPeter Crosthwaite { 12546b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 12556b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 12566b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 12576b91f015SPeter Crosthwaite 12584a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 12596b91f015SPeter Crosthwaite 12606b91f015SPeter Crosthwaite s->num_busses = 2; 12616b91f015SPeter Crosthwaite s->num_cs = 2; 12626b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 12636b91f015SPeter Crosthwaite 12646b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 126529776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 1266f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 1267f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 1268f1241144SPeter Crosthwaite 12696b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 127083c3a1f6SKONRAD Frederic 127183c3a1f6SKONRAD Frederic /* mmio_execution breaks migration better aborting than having strange 127283c3a1f6SKONRAD Frederic * bugs. 127383c3a1f6SKONRAD Frederic */ 127483c3a1f6SKONRAD Frederic if (q->mmio_execution_enabled) { 127583c3a1f6SKONRAD Frederic error_setg(&q->migration_blocker, 127683c3a1f6SKONRAD Frederic "enabling mmio_execution breaks migration"); 127783c3a1f6SKONRAD Frederic migrate_add_blocker(q->migration_blocker, &error_fatal); 127883c3a1f6SKONRAD Frederic } 127994befa45SPeter A. G. Crosthwaite } 128094befa45SPeter A. G. Crosthwaite 1281c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_realize(DeviceState *dev, Error **errp) 1282c95997a3SFrancisco Iglesias { 1283c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(dev); 1284c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1285c95997a3SFrancisco Iglesias 1286c95997a3SFrancisco Iglesias xilinx_qspips_realize(dev, errp); 1287c95997a3SFrancisco Iglesias fifo8_create(&s->rx_fifo_g, xsc->rx_fifo_size); 1288c95997a3SFrancisco Iglesias fifo8_create(&s->tx_fifo_g, xsc->tx_fifo_size); 1289c95997a3SFrancisco Iglesias fifo32_create(&s->fifo_g, 32); 1290c95997a3SFrancisco Iglesias } 1291c95997a3SFrancisco Iglesias 1292c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_init(Object *obj) 1293c95997a3SFrancisco Iglesias { 1294c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(obj); 1295c95997a3SFrancisco Iglesias 1296c95997a3SFrancisco Iglesias object_property_add_link(obj, "stream-connected-dma", TYPE_STREAM_SLAVE, 1297c95997a3SFrancisco Iglesias (Object **)&rq->dma, 1298c95997a3SFrancisco Iglesias object_property_allow_set_link, 1299c95997a3SFrancisco Iglesias OBJ_PROP_LINK_UNREF_ON_RELEASE, 1300c95997a3SFrancisco Iglesias NULL); 1301c95997a3SFrancisco Iglesias } 1302c95997a3SFrancisco Iglesias 130394befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 130494befa45SPeter A. G. Crosthwaite { 130594befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 130694befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 130794befa45SPeter A. G. Crosthwaite return 0; 130894befa45SPeter A. G. Crosthwaite } 130994befa45SPeter A. G. Crosthwaite 131094befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 131194befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 1312f1241144SPeter Crosthwaite .version_id = 2, 1313f1241144SPeter Crosthwaite .minimum_version_id = 2, 131494befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 131594befa45SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 131694befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 131794befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 13186363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 1319f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 132094befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 132194befa45SPeter A. G. Crosthwaite } 132294befa45SPeter A. G. Crosthwaite }; 132394befa45SPeter A. G. Crosthwaite 1324c95997a3SFrancisco Iglesias static int xlnx_zynqmp_qspips_post_load(void *opaque, int version_id) 1325c95997a3SFrancisco Iglesias { 1326c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = (XlnxZynqMPQSPIPS *)opaque; 1327c95997a3SFrancisco Iglesias XilinxSPIPS *qs = XILINX_SPIPS(s); 1328c95997a3SFrancisco Iglesias 1329c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN) && 1330c95997a3SFrancisco Iglesias fifo8_is_empty(&qs->rx_fifo) && fifo8_is_empty(&qs->tx_fifo)) { 1331c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1332c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1333c95997a3SFrancisco Iglesias } 1334c95997a3SFrancisco Iglesias return 0; 1335c95997a3SFrancisco Iglesias } 1336c95997a3SFrancisco Iglesias 1337c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xilinx_qspips = { 1338c95997a3SFrancisco Iglesias .name = "xilinx_qspips", 1339c95997a3SFrancisco Iglesias .version_id = 1, 1340c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1341c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1342c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XilinxQSPIPS, 0, 1343c95997a3SFrancisco Iglesias vmstate_xilinx_spips, XilinxSPIPS), 1344c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1345c95997a3SFrancisco Iglesias } 1346c95997a3SFrancisco Iglesias }; 1347c95997a3SFrancisco Iglesias 1348c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xlnx_zynqmp_qspips = { 1349c95997a3SFrancisco Iglesias .name = "xlnx_zynqmp_qspips", 1350c95997a3SFrancisco Iglesias .version_id = 1, 1351c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1352c95997a3SFrancisco Iglesias .post_load = xlnx_zynqmp_qspips_post_load, 1353c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1354c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XlnxZynqMPQSPIPS, 0, 1355c95997a3SFrancisco Iglesias vmstate_xilinx_qspips, XilinxQSPIPS), 1356c95997a3SFrancisco Iglesias VMSTATE_FIFO8(tx_fifo_g, XlnxZynqMPQSPIPS), 1357c95997a3SFrancisco Iglesias VMSTATE_FIFO8(rx_fifo_g, XlnxZynqMPQSPIPS), 1358c95997a3SFrancisco Iglesias VMSTATE_FIFO32(fifo_g, XlnxZynqMPQSPIPS), 1359c95997a3SFrancisco Iglesias VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPQSPIPS, XLNX_ZYNQMP_SPIPS_R_MAX), 1360c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1361c95997a3SFrancisco Iglesias } 1362c95997a3SFrancisco Iglesias }; 1363c95997a3SFrancisco Iglesias 136483c3a1f6SKONRAD Frederic static Property xilinx_qspips_properties[] = { 136583c3a1f6SKONRAD Frederic /* We had to turn this off for 2.10 as it is not compatible with migration. 136683c3a1f6SKONRAD Frederic * It can be enabled but will prevent the device to be migrated. 136783c3a1f6SKONRAD Frederic * This will go aways when a fix will be released. 136883c3a1f6SKONRAD Frederic */ 136983c3a1f6SKONRAD Frederic DEFINE_PROP_BOOL("x-mmio-exec", XilinxQSPIPS, mmio_execution_enabled, 137083c3a1f6SKONRAD Frederic false), 137183c3a1f6SKONRAD Frederic DEFINE_PROP_END_OF_LIST(), 137283c3a1f6SKONRAD Frederic }; 137383c3a1f6SKONRAD Frederic 1374f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = { 1375f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 1376f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 1377f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 1378f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 1379f1241144SPeter Crosthwaite }; 13806b91f015SPeter Crosthwaite 13816b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 13826b91f015SPeter Crosthwaite { 13836b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 138410e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 13856b91f015SPeter Crosthwaite 13866b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 138783c3a1f6SKONRAD Frederic dc->props = xilinx_qspips_properties; 1388b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 138910e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 139010e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 13916b91f015SPeter Crosthwaite } 13926b91f015SPeter Crosthwaite 139394befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 139494befa45SPeter A. G. Crosthwaite { 139594befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 139610e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 139794befa45SPeter A. G. Crosthwaite 1398f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 139994befa45SPeter A. G. Crosthwaite dc->reset = xilinx_spips_reset; 1400f1241144SPeter Crosthwaite dc->props = xilinx_spips_properties; 140194befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 140210e60b35SPeter Crosthwaite 1403b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 140410e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 140510e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 140694befa45SPeter A. G. Crosthwaite } 140794befa45SPeter A. G. Crosthwaite 1408c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_class_init(ObjectClass *klass, void * data) 1409c95997a3SFrancisco Iglesias { 1410c95997a3SFrancisco Iglesias DeviceClass *dc = DEVICE_CLASS(klass); 1411c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 1412c95997a3SFrancisco Iglesias 1413c95997a3SFrancisco Iglesias dc->realize = xlnx_zynqmp_qspips_realize; 1414c95997a3SFrancisco Iglesias dc->reset = xlnx_zynqmp_qspips_reset; 1415c95997a3SFrancisco Iglesias dc->vmsd = &vmstate_xlnx_zynqmp_qspips; 1416c95997a3SFrancisco Iglesias xsc->reg_ops = &xlnx_zynqmp_qspips_ops; 1417c95997a3SFrancisco Iglesias xsc->rx_fifo_size = RXFF_A_Q; 1418c95997a3SFrancisco Iglesias xsc->tx_fifo_size = TXFF_A_Q; 1419c95997a3SFrancisco Iglesias } 1420c95997a3SFrancisco Iglesias 142194befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 1422f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 142394befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 142494befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 142594befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 142610e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 142794befa45SPeter A. G. Crosthwaite }; 142894befa45SPeter A. G. Crosthwaite 14296b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 14306b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 14316b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 14326b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 14336b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 14346b91f015SPeter Crosthwaite }; 14356b91f015SPeter Crosthwaite 1436c95997a3SFrancisco Iglesias static const TypeInfo xlnx_zynqmp_qspips_info = { 1437c95997a3SFrancisco Iglesias .name = TYPE_XLNX_ZYNQMP_QSPIPS, 1438c95997a3SFrancisco Iglesias .parent = TYPE_XILINX_QSPIPS, 1439c95997a3SFrancisco Iglesias .instance_size = sizeof(XlnxZynqMPQSPIPS), 1440c95997a3SFrancisco Iglesias .instance_init = xlnx_zynqmp_qspips_init, 1441c95997a3SFrancisco Iglesias .class_init = xlnx_zynqmp_qspips_class_init, 1442c95997a3SFrancisco Iglesias }; 1443c95997a3SFrancisco Iglesias 144494befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 144594befa45SPeter A. G. Crosthwaite { 144694befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 14476b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 1448c95997a3SFrancisco Iglesias type_register_static(&xlnx_zynqmp_qspips_info); 144994befa45SPeter A. G. Crosthwaite } 145094befa45SPeter A. G. Crosthwaite 145194befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 1452