194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 279c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2883c9f4caSPaolo Bonzini #include "hw/ptimer.h" 291de7afc9SPaolo Bonzini #include "qemu/log.h" 301de7afc9SPaolo Bonzini #include "qemu/bitops.h" 316363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 3283c3a1f6SKONRAD Frederic #include "qapi/error.h" 33ef06ca39SFrancisco Iglesias #include "hw/register.h" 34*c95997a3SFrancisco Iglesias #include "sysemu/dma.h" 3583c3a1f6SKONRAD Frederic #include "migration/blocker.h" 3694befa45SPeter A. G. Crosthwaite 374a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 384a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 394a5b6fa8SPeter Crosthwaite #endif 404a5b6fa8SPeter Crosthwaite 414a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 424a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4394befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 4494befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 454a5b6fa8SPeter Crosthwaite } \ 4694befa45SPeter A. G. Crosthwaite } while (0); 4794befa45SPeter A. G. Crosthwaite 4894befa45SPeter A. G. Crosthwaite /* config register */ 4994befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 50c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 512fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN (1 << 26) 5294befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 5394befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 5494befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 5594befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5694befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 5794befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 5894befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 5994befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 6094befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 6194befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 6294befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 6394befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 6494befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 652133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6694befa45SPeter A. G. Crosthwaite 6794befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 6894befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 6994befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 7094befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 7194befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 7294befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 73*c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 74*c95997a3SFrancisco Iglesias #define IXR_RX_FIFO_EMPTY (1 << 11) 75*c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_FULL (1 << 10) 76*c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_NOT_FULL (1 << 9) 77*c95997a3SFrancisco Iglesias #define IXR_TX_FIFO_EMPTY (1 << 8) 78*c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_EMPTY (1 << 7) 7994befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 8094befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 8194befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 8294befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 8394befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 8494befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 85*c95997a3SFrancisco Iglesias #define IXR_ALL ((1 << 13) - 1) 86*c95997a3SFrancisco Iglesias #define GQSPI_IXR_MASK 0xFBE 87*c95997a3SFrancisco Iglesias #define IXR_SELF_CLEAR \ 88*c95997a3SFrancisco Iglesias (IXR_GENERIC_FIFO_EMPTY \ 89*c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_FULL \ 90*c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_NOT_FULL \ 91*c95997a3SFrancisco Iglesias | IXR_TX_FIFO_EMPTY \ 92*c95997a3SFrancisco Iglesias | IXR_TX_FIFO_FULL \ 93*c95997a3SFrancisco Iglesias | IXR_TX_FIFO_NOT_FULL \ 94*c95997a3SFrancisco Iglesias | IXR_RX_FIFO_EMPTY \ 95*c95997a3SFrancisco Iglesias | IXR_RX_FIFO_FULL \ 96*c95997a3SFrancisco Iglesias | IXR_RX_FIFO_NOT_EMPTY) 9794befa45SPeter A. G. Crosthwaite 9894befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 9994befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 10094befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 10194befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 10294befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 10394befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 10494befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 105f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 106f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 107f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 108f1241144SPeter Crosthwaite 109f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 110f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 111c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 112f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 113fbfaa507SFrancisco Iglesias #define LQSPI_CFG_SEP_BUS (1 << 29) 114f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 115fbfaa507SFrancisco Iglesias #define LQSPI_CFG_ADDR4 (1 << 27) 116f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 117f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 118f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 119f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 120f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 121f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 122f1241144SPeter Crosthwaite 123ef06ca39SFrancisco Iglesias #define R_CMND (0xc0 / 4) 124ef06ca39SFrancisco Iglesias #define R_CMND_RXFIFO_DRAIN (1 << 19) 125ef06ca39SFrancisco Iglesias FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3) 126ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD (1 << 15) 127ef06ca39SFrancisco Iglesias FIELD(CMND, RX_DISCARD, 8, 7) 128ef06ca39SFrancisco Iglesias FIELD(CMND, DUMMY_CYCLES, 2, 6) 129ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN (1 << 1) 130ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT (1 << 0) 131275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE (0xc4 / 4) 132f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 133f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 134f1241144SPeter Crosthwaite 13594befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 13694befa45SPeter A. G. Crosthwaite 137*c95997a3SFrancisco Iglesias #define R_GQSPI_SELECT (0x144 / 4) 138*c95997a3SFrancisco Iglesias FIELD(GQSPI_SELECT, GENERIC_QSPI_EN, 0, 1) 139*c95997a3SFrancisco Iglesias #define R_GQSPI_ISR (0x104 / 4) 140*c95997a3SFrancisco Iglesias #define R_GQSPI_IER (0x108 / 4) 141*c95997a3SFrancisco Iglesias #define R_GQSPI_IDR (0x10c / 4) 142*c95997a3SFrancisco Iglesias #define R_GQSPI_IMR (0x110 / 4) 143*c95997a3SFrancisco Iglesias #define R_GQSPI_TX_THRESH (0x128 / 4) 144*c95997a3SFrancisco Iglesias #define R_GQSPI_RX_THRESH (0x12c / 4) 145*c95997a3SFrancisco Iglesias #define R_GQSPI_CNFG (0x100 / 4) 146*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, MODE_EN, 30, 2) 147*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START_MODE, 29, 1) 148*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START, 28, 1) 149*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, ENDIAN, 26, 1) 150*c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 151*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, EN_POLL_TIMEOUT, 20, 1) 152*c95997a3SFrancisco Iglesias /* QEMU doesnt care about any of these last three */ 153*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, BR, 3, 3) 154*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPH, 2, 1) 155*c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPL, 1, 1) 156*c95997a3SFrancisco Iglesias #define R_GQSPI_GEN_FIFO (0x140 / 4) 157*c95997a3SFrancisco Iglesias #define R_GQSPI_TXD (0x11c / 4) 158*c95997a3SFrancisco Iglesias #define R_GQSPI_RXD (0x120 / 4) 159*c95997a3SFrancisco Iglesias #define R_GQSPI_FIFO_CTRL (0x14c / 4) 160*c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, RX_FIFO_RESET, 2, 1) 161*c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, TX_FIFO_RESET, 1, 1) 162*c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET, 0, 1) 163*c95997a3SFrancisco Iglesias #define R_GQSPI_GFIFO_THRESH (0x150 / 4) 164*c95997a3SFrancisco Iglesias #define R_GQSPI_DATA_STS (0x15c / 4) 165*c95997a3SFrancisco Iglesias /* We use the snapshot register to hold the core state for the currently 166*c95997a3SFrancisco Iglesias * or most recently executed command. So the generic fifo format is defined 167*c95997a3SFrancisco Iglesias * for the snapshot register 168*c95997a3SFrancisco Iglesias */ 169*c95997a3SFrancisco Iglesias #define R_GQSPI_GF_SNAPSHOT (0x160 / 4) 170*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, POLL, 19, 1) 171*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, STRIPE, 18, 1) 172*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, RECIEVE, 17, 1) 173*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, TRANSMIT, 16, 1) 174*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT, 14, 2) 175*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, CHIP_SELECT, 12, 2) 176*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, SPI_MODE, 10, 2) 177*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, EXPONENT, 9, 1) 178*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_XFER, 8, 1) 179*c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA, 0, 8) 180*c95997a3SFrancisco Iglesias #define R_GQSPI_MOD_ID (0x168 / 4) 181*c95997a3SFrancisco Iglesias #define R_GQSPI_MOD_ID_VALUE 0x010A0000 18294befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 183*c95997a3SFrancisco Iglesias #define RXFF_A (128) 184*c95997a3SFrancisco Iglesias #define TXFF_A (128) 18594befa45SPeter A. G. Crosthwaite 18610e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 18710e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 18810e60b35SPeter Crosthwaite 189f1241144SPeter Crosthwaite /* 16MB per linear region */ 190f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 191f1241144SPeter Crosthwaite 192f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 193ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0 194ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE 195f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 196f1241144SPeter Crosthwaite 197f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 198f1241144SPeter Crosthwaite { 199e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 200e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 201f1241144SPeter Crosthwaite } 202f1241144SPeter Crosthwaite 203*c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) 204c4f08ffeSPeter Crosthwaite { 205*c95997a3SFrancisco Iglesias int i; 20694befa45SPeter A. G. Crosthwaite 207f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs; i++) { 208*c95997a3SFrancisco Iglesias bool old_state = s->cs_lines_state[i]; 209*c95997a3SFrancisco Iglesias bool new_state = field & (1 << i); 210f1241144SPeter Crosthwaite 211*c95997a3SFrancisco Iglesias if (old_state != new_state) { 212*c95997a3SFrancisco Iglesias s->cs_lines_state[i] = new_state; 213ef06ca39SFrancisco Iglesias s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD); 214*c95997a3SFrancisco Iglesias DB_PRINT_L(1, "%sselecting slave %d\n", new_state ? "" : "de", i); 215ef06ca39SFrancisco Iglesias } 216*c95997a3SFrancisco Iglesias qemu_set_irq(s->cs_lines[i], !new_state); 21794befa45SPeter A. G. Crosthwaite } 218*c95997a3SFrancisco Iglesias if (!(field & ((1 << s->num_cs) - 1))) { 219f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 220ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 221ef06ca39SFrancisco Iglesias s->link_state = 1; 222ef06ca39SFrancisco Iglesias s->link_state_next = 1; 223ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 2244a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 225f1241144SPeter Crosthwaite } 22694befa45SPeter A. G. Crosthwaite } 22794befa45SPeter A. G. Crosthwaite 228*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s) 229*c95997a3SFrancisco Iglesias { 230*c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_GF_SNAPSHOT]) { 231*c95997a3SFrancisco Iglesias int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT); 232*c95997a3SFrancisco Iglesias xilinx_spips_update_cs(XILINX_SPIPS(s), field); 233*c95997a3SFrancisco Iglesias } 234*c95997a3SFrancisco Iglesias } 235*c95997a3SFrancisco Iglesias 236*c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 237*c95997a3SFrancisco Iglesias { 238*c95997a3SFrancisco Iglesias int field = ~((s->regs[R_CONFIG] & CS) >> CS_SHIFT); 239*c95997a3SFrancisco Iglesias 240*c95997a3SFrancisco Iglesias /* In dual parallel, mirror low CS to both */ 241*c95997a3SFrancisco Iglesias if (num_effective_busses(s) == 2) { 242*c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 243*c95997a3SFrancisco Iglesias field &= 0x1; 244*c95997a3SFrancisco Iglesias field |= field << 1; 245*c95997a3SFrancisco Iglesias /* Dual stack U-Page */ 246*c95997a3SFrancisco Iglesias } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM && 247*c95997a3SFrancisco Iglesias s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) { 248*c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 249*c95997a3SFrancisco Iglesias field &= 0x1; 250*c95997a3SFrancisco Iglesias /* change from CS0 to CS1 */ 251*c95997a3SFrancisco Iglesias field <<= 1; 252*c95997a3SFrancisco Iglesias } 253*c95997a3SFrancisco Iglesias /* Auto CS */ 254*c95997a3SFrancisco Iglesias if (!(s->regs[R_CONFIG] & MANUAL_CS) && 255*c95997a3SFrancisco Iglesias fifo8_is_empty(&s->tx_fifo)) { 256*c95997a3SFrancisco Iglesias field = 0; 257*c95997a3SFrancisco Iglesias } 258*c95997a3SFrancisco Iglesias xilinx_spips_update_cs(s, field); 259*c95997a3SFrancisco Iglesias } 260*c95997a3SFrancisco Iglesias 26194befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 26294befa45SPeter A. G. Crosthwaite { 263*c95997a3SFrancisco Iglesias if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 264*c95997a3SFrancisco Iglesias s->regs[R_INTR_STATUS] &= ~IXR_SELF_CLEAR; 26594befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 26694befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 267*c95997a3SFrancisco Iglesias (s->rx_fifo.num >= s->regs[R_RX_THRES] ? 268*c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 26994befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 270*c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo) ? IXR_TX_FIFO_EMPTY : 0) | 27194befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 272*c95997a3SFrancisco Iglesias } 27394befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 27494befa45SPeter A. G. Crosthwaite IXR_ALL); 27594befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 27694befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 27794befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 27894befa45SPeter A. G. Crosthwaite } 27994befa45SPeter A. G. Crosthwaite } 28094befa45SPeter A. G. Crosthwaite 281*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS *s) 282*c95997a3SFrancisco Iglesias { 283*c95997a3SFrancisco Iglesias uint32_t gqspi_int; 284*c95997a3SFrancisco Iglesias int new_irqline; 285*c95997a3SFrancisco Iglesias 286*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~IXR_SELF_CLEAR; 287*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] |= 288*c95997a3SFrancisco Iglesias (fifo32_is_empty(&s->fifo_g) ? IXR_GENERIC_FIFO_EMPTY : 0) | 289*c95997a3SFrancisco Iglesias (fifo32_is_full(&s->fifo_g) ? IXR_GENERIC_FIFO_FULL : 0) | 290*c95997a3SFrancisco Iglesias (s->fifo_g.fifo.num < s->regs[R_GQSPI_GFIFO_THRESH] ? 291*c95997a3SFrancisco Iglesias IXR_GENERIC_FIFO_NOT_FULL : 0) | 292*c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->rx_fifo_g) ? IXR_RX_FIFO_EMPTY : 0) | 293*c95997a3SFrancisco Iglesias (fifo8_is_full(&s->rx_fifo_g) ? IXR_RX_FIFO_FULL : 0) | 294*c95997a3SFrancisco Iglesias (s->rx_fifo_g.num >= s->regs[R_GQSPI_RX_THRESH] ? 295*c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 296*c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo_g) ? IXR_TX_FIFO_EMPTY : 0) | 297*c95997a3SFrancisco Iglesias (fifo8_is_full(&s->tx_fifo_g) ? IXR_TX_FIFO_FULL : 0) | 298*c95997a3SFrancisco Iglesias (s->tx_fifo_g.num < s->regs[R_GQSPI_TX_THRESH] ? 299*c95997a3SFrancisco Iglesias IXR_TX_FIFO_NOT_FULL : 0); 300*c95997a3SFrancisco Iglesias 301*c95997a3SFrancisco Iglesias /* GQSPI Interrupt Trigger Status */ 302*c95997a3SFrancisco Iglesias gqspi_int = (~s->regs[R_GQSPI_IMR]) & s->regs[R_GQSPI_ISR] & GQSPI_IXR_MASK; 303*c95997a3SFrancisco Iglesias new_irqline = !!(gqspi_int & IXR_ALL); 304*c95997a3SFrancisco Iglesias 305*c95997a3SFrancisco Iglesias /* drive external interrupt pin */ 306*c95997a3SFrancisco Iglesias if (new_irqline != s->gqspi_irqline) { 307*c95997a3SFrancisco Iglesias s->gqspi_irqline = new_irqline; 308*c95997a3SFrancisco Iglesias qemu_set_irq(XILINX_SPIPS(s)->irq, s->gqspi_irqline); 309*c95997a3SFrancisco Iglesias } 310*c95997a3SFrancisco Iglesias } 311*c95997a3SFrancisco Iglesias 31294befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 31394befa45SPeter A. G. Crosthwaite { 314f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 31594befa45SPeter A. G. Crosthwaite 31694befa45SPeter A. G. Crosthwaite int i; 3176363235bSAlistair Francis for (i = 0; i < XLNX_SPIPS_R_MAX; i++) { 31894befa45SPeter A. G. Crosthwaite s->regs[i] = 0; 31994befa45SPeter A. G. Crosthwaite } 32094befa45SPeter A. G. Crosthwaite 32194befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 32294befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 32394befa45SPeter A. G. Crosthwaite /* non zero resets */ 32494befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 32594befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 32694befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 32794befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 32894befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 32994befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 330f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 331ef06ca39SFrancisco Iglesias s->link_state = 1; 332ef06ca39SFrancisco Iglesias s->link_state_next = 1; 333ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 334f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 335ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 336275e28ccSFrancisco Iglesias s->man_start_com = false; 33794befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 33894befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 33994befa45SPeter A. G. Crosthwaite } 34094befa45SPeter A. G. Crosthwaite 341*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_reset(DeviceState *d) 342*c95997a3SFrancisco Iglesias { 343*c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(d); 344*c95997a3SFrancisco Iglesias int i; 345*c95997a3SFrancisco Iglesias 346*c95997a3SFrancisco Iglesias xilinx_spips_reset(d); 347*c95997a3SFrancisco Iglesias 348*c95997a3SFrancisco Iglesias for (i = 0; i < XLNX_ZYNQMP_SPIPS_R_MAX; i++) { 349*c95997a3SFrancisco Iglesias s->regs[i] = 0; 350*c95997a3SFrancisco Iglesias } 351*c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 352*c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 353*c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 354*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_TX_THRESH] = 1; 355*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_RX_THRESH] = 1; 356*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_GFIFO_THRESH] = 1; 357*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] = GQSPI_IXR_MASK; 358*c95997a3SFrancisco Iglesias s->man_start_com_g = false; 359*c95997a3SFrancisco Iglesias s->gqspi_irqline = 0; 360*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 361*c95997a3SFrancisco Iglesias } 362*c95997a3SFrancisco Iglesias 363c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB) 3649151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 3659151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 3669151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 3679151da25SPeter Crosthwaite * 368c3725b85SFrancisco Iglesias * {{ 76543210, } ----- stripe (dir == false) -----> {{ 741gdaFC, } 369c3725b85SFrancisco Iglesias * { hgfedcba, } { 630fcHEB, } 370c3725b85SFrancisco Iglesias * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { 52hebGDA, }} 3719151da25SPeter Crosthwaite */ 3729151da25SPeter Crosthwaite 3739151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 3749151da25SPeter Crosthwaite { 3759151da25SPeter Crosthwaite uint8_t r[num]; 3769151da25SPeter Crosthwaite memset(r, 0, sizeof(uint8_t) * num); 3779151da25SPeter Crosthwaite int idx[2] = {0, 0}; 378c3725b85SFrancisco Iglesias int bit[2] = {0, 7}; 3799151da25SPeter Crosthwaite int d = dir; 3809151da25SPeter Crosthwaite 3819151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 382c3725b85SFrancisco Iglesias for (bit[0] = 7; bit[0] >= 0; bit[0]--) { 383c3725b85SFrancisco Iglesias r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; 3849151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 3859151da25SPeter Crosthwaite if (!idx[1]) { 386c3725b85SFrancisco Iglesias bit[1]--; 3879151da25SPeter Crosthwaite } 3889151da25SPeter Crosthwaite } 3899151da25SPeter Crosthwaite } 3909151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 3919151da25SPeter Crosthwaite } 3929151da25SPeter Crosthwaite 393*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS *s) 394*c95997a3SFrancisco Iglesias { 395*c95997a3SFrancisco Iglesias while (s->regs[R_GQSPI_DATA_STS] || !fifo32_is_empty(&s->fifo_g)) { 396*c95997a3SFrancisco Iglesias uint8_t tx_rx[2] = { 0 }; 397*c95997a3SFrancisco Iglesias int num_stripes = 1; 398*c95997a3SFrancisco Iglesias uint8_t busses; 399*c95997a3SFrancisco Iglesias int i; 400*c95997a3SFrancisco Iglesias 401*c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 402*c95997a3SFrancisco Iglesias uint8_t imm; 403*c95997a3SFrancisco Iglesias 404*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_GF_SNAPSHOT] = fifo32_pop(&s->fifo_g); 405*c95997a3SFrancisco Iglesias DB_PRINT_L(0, "GQSPI command: %x\n", s->regs[R_GQSPI_GF_SNAPSHOT]); 406*c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_GF_SNAPSHOT]) { 407*c95997a3SFrancisco Iglesias DB_PRINT_L(0, "Dummy GQSPI Delay Command Entry, Do nothing"); 408*c95997a3SFrancisco Iglesias continue; 409*c95997a3SFrancisco Iglesias } 410*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 411*c95997a3SFrancisco Iglesias 412*c95997a3SFrancisco Iglesias imm = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 413*c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 414*c95997a3SFrancisco Iglesias /* immedate transfer */ 415*c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 416*c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 417*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1; 418*c95997a3SFrancisco Iglesias /* CS setup/hold - do nothing */ 419*c95997a3SFrancisco Iglesias } else { 420*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 0; 421*c95997a3SFrancisco Iglesias } 422*c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, EXPONENT)) { 423*c95997a3SFrancisco Iglesias if (imm > 31) { 424*c95997a3SFrancisco Iglesias qemu_log_mask(LOG_UNIMP, "QSPI exponential transfer too" 425*c95997a3SFrancisco Iglesias " long - 2 ^ %" PRId8 " requested\n", imm); 426*c95997a3SFrancisco Iglesias } 427*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1ul << imm; 428*c95997a3SFrancisco Iglesias } else { 429*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = imm; 430*c95997a3SFrancisco Iglesias } 431*c95997a3SFrancisco Iglesias } 432*c95997a3SFrancisco Iglesias /* Zero length transfer check */ 433*c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 434*c95997a3SFrancisco Iglesias continue; 435*c95997a3SFrancisco Iglesias } 436*c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE) && 437*c95997a3SFrancisco Iglesias fifo8_is_full(&s->rx_fifo_g)) { 438*c95997a3SFrancisco Iglesias /* No space in RX fifo for transfer - try again later */ 439*c95997a3SFrancisco Iglesias return; 440*c95997a3SFrancisco Iglesias } 441*c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, STRIPE) && 442*c95997a3SFrancisco Iglesias (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 443*c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE))) { 444*c95997a3SFrancisco Iglesias num_stripes = 2; 445*c95997a3SFrancisco Iglesias } 446*c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 447*c95997a3SFrancisco Iglesias tx_rx[0] = ARRAY_FIELD_EX32(s->regs, 448*c95997a3SFrancisco Iglesias GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 449*c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT)) { 450*c95997a3SFrancisco Iglesias for (i = 0; i < num_stripes; ++i) { 451*c95997a3SFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo_g)) { 452*c95997a3SFrancisco Iglesias tx_rx[i] = fifo8_pop(&s->tx_fifo_g); 453*c95997a3SFrancisco Iglesias s->tx_fifo_g_align++; 454*c95997a3SFrancisco Iglesias } else { 455*c95997a3SFrancisco Iglesias return; 456*c95997a3SFrancisco Iglesias } 457*c95997a3SFrancisco Iglesias } 458*c95997a3SFrancisco Iglesias } 459*c95997a3SFrancisco Iglesias if (num_stripes == 1) { 460*c95997a3SFrancisco Iglesias /* mirror */ 461*c95997a3SFrancisco Iglesias tx_rx[1] = tx_rx[0]; 462*c95997a3SFrancisco Iglesias } 463*c95997a3SFrancisco Iglesias busses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 464*c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 465*c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d tx = %02x\n", i, tx_rx[i]); 466*c95997a3SFrancisco Iglesias tx_rx[i] = ssi_transfer(XILINX_SPIPS(s)->spi[i], tx_rx[i]); 467*c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d rx = %02x\n", i, tx_rx[i]); 468*c95997a3SFrancisco Iglesias } 469*c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_DATA_STS] > 1 && 470*c95997a3SFrancisco Iglesias busses == 0x3 && num_stripes == 2) { 471*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] -= 2; 472*c95997a3SFrancisco Iglesias } else if (s->regs[R_GQSPI_DATA_STS] > 0) { 473*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS]--; 474*c95997a3SFrancisco Iglesias } 475*c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 476*c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 477*c95997a3SFrancisco Iglesias if (busses & (1 << i)) { 478*c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d push_byte = %02x\n", i, tx_rx[i]); 479*c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, tx_rx[i]); 480*c95997a3SFrancisco Iglesias s->rx_fifo_g_align++; 481*c95997a3SFrancisco Iglesias } 482*c95997a3SFrancisco Iglesias } 483*c95997a3SFrancisco Iglesias } 484*c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 485*c95997a3SFrancisco Iglesias for (; s->tx_fifo_g_align % 4; s->tx_fifo_g_align++) { 486*c95997a3SFrancisco Iglesias fifo8_pop(&s->tx_fifo_g); 487*c95997a3SFrancisco Iglesias } 488*c95997a3SFrancisco Iglesias for (; s->rx_fifo_g_align % 4; s->rx_fifo_g_align++) { 489*c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, 0); 490*c95997a3SFrancisco Iglesias } 491*c95997a3SFrancisco Iglesias } 492*c95997a3SFrancisco Iglesias } 493*c95997a3SFrancisco Iglesias } 494*c95997a3SFrancisco Iglesias 495ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command) 496ef06ca39SFrancisco Iglesias { 497ef06ca39SFrancisco Iglesias if (!qs) { 498ef06ca39SFrancisco Iglesias /* The SPI device is not a QSPI device */ 499ef06ca39SFrancisco Iglesias return -1; 500ef06ca39SFrancisco Iglesias } 501ef06ca39SFrancisco Iglesias 502ef06ca39SFrancisco Iglesias switch (command) { /* check for dummies */ 503ef06ca39SFrancisco Iglesias case READ: /* no dummy bytes/cycles */ 504ef06ca39SFrancisco Iglesias case PP: 505ef06ca39SFrancisco Iglesias case DPP: 506ef06ca39SFrancisco Iglesias case QPP: 507ef06ca39SFrancisco Iglesias case READ_4: 508ef06ca39SFrancisco Iglesias case PP_4: 509ef06ca39SFrancisco Iglesias case QPP_4: 510ef06ca39SFrancisco Iglesias return 0; 511ef06ca39SFrancisco Iglesias case FAST_READ: 512ef06ca39SFrancisco Iglesias case DOR: 513ef06ca39SFrancisco Iglesias case QOR: 514ef06ca39SFrancisco Iglesias case DOR_4: 515ef06ca39SFrancisco Iglesias case QOR_4: 516ef06ca39SFrancisco Iglesias return 1; 517ef06ca39SFrancisco Iglesias case DIOR: 518ef06ca39SFrancisco Iglesias case FAST_READ_4: 519ef06ca39SFrancisco Iglesias case DIOR_4: 520ef06ca39SFrancisco Iglesias return 2; 521ef06ca39SFrancisco Iglesias case QIOR: 522ef06ca39SFrancisco Iglesias case QIOR_4: 523ef06ca39SFrancisco Iglesias return 5; 524ef06ca39SFrancisco Iglesias default: 525ef06ca39SFrancisco Iglesias return -1; 526ef06ca39SFrancisco Iglesias } 527ef06ca39SFrancisco Iglesias } 528ef06ca39SFrancisco Iglesias 529ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd) 530ef06ca39SFrancisco Iglesias { 531ef06ca39SFrancisco Iglesias switch (cmd) { 532ef06ca39SFrancisco Iglesias case PP_4: 533ef06ca39SFrancisco Iglesias case QPP_4: 534ef06ca39SFrancisco Iglesias case READ_4: 535ef06ca39SFrancisco Iglesias case QIOR_4: 536ef06ca39SFrancisco Iglesias case FAST_READ_4: 537ef06ca39SFrancisco Iglesias case DOR_4: 538ef06ca39SFrancisco Iglesias case QOR_4: 539ef06ca39SFrancisco Iglesias case DIOR_4: 540ef06ca39SFrancisco Iglesias return 4; 541ef06ca39SFrancisco Iglesias default: 542ef06ca39SFrancisco Iglesias return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3; 543ef06ca39SFrancisco Iglesias } 544ef06ca39SFrancisco Iglesias } 545ef06ca39SFrancisco Iglesias 54694befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 54794befa45SPeter A. G. Crosthwaite { 5484a5b6fa8SPeter Crosthwaite int debug_level = 0; 549ef06ca39SFrancisco Iglesias XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s), 550ef06ca39SFrancisco Iglesias TYPE_XILINX_QSPIPS); 5514a5b6fa8SPeter Crosthwaite 55294befa45SPeter A. G. Crosthwaite for (;;) { 553f1241144SPeter Crosthwaite int i; 554f1241144SPeter Crosthwaite uint8_t tx = 0; 5559151da25SPeter Crosthwaite uint8_t tx_rx[num_effective_busses(s)]; 556ef06ca39SFrancisco Iglesias uint8_t dummy_cycles = 0; 557ef06ca39SFrancisco Iglesias uint8_t addr_length; 55894befa45SPeter A. G. Crosthwaite 55994befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 560f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 561f1241144SPeter Crosthwaite return; 5629151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 5639151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 5649151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 5659151da25SPeter Crosthwaite } 5669151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 567ef06ca39SFrancisco Iglesias } else if (s->snoop_state >= SNOOP_ADDR) { 568f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 5699151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 5709151da25SPeter Crosthwaite tx_rx[i] = tx; 57194befa45SPeter A. G. Crosthwaite } 572ef06ca39SFrancisco Iglesias } else { 573ef06ca39SFrancisco Iglesias /* Extract a dummy byte and generate dummy cycles according to the 574ef06ca39SFrancisco Iglesias * link state */ 575ef06ca39SFrancisco Iglesias tx = fifo8_pop(&s->tx_fifo); 576ef06ca39SFrancisco Iglesias dummy_cycles = 8 / s->link_state; 577f1241144SPeter Crosthwaite } 5789151da25SPeter Crosthwaite 5799151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 580c3725b85SFrancisco Iglesias int bus = num_effective_busses(s) - 1 - i; 581ef06ca39SFrancisco Iglesias if (dummy_cycles) { 582ef06ca39SFrancisco Iglesias int d; 583ef06ca39SFrancisco Iglesias for (d = 0; d < dummy_cycles; ++d) { 584ef06ca39SFrancisco Iglesias tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]); 585ef06ca39SFrancisco Iglesias } 586ef06ca39SFrancisco Iglesias } else { 5874a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 588c3725b85SFrancisco Iglesias tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]); 5894a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 5909151da25SPeter Crosthwaite } 591ef06ca39SFrancisco Iglesias } 5929151da25SPeter Crosthwaite 593ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 594ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding drained rx byte\n"); 595ef06ca39SFrancisco Iglesias /* Do nothing */ 596ef06ca39SFrancisco Iglesias } else if (s->rx_discard) { 597ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding discarded rx byte\n"); 598ef06ca39SFrancisco Iglesias s->rx_discard -= 8 / s->link_state; 599ef06ca39SFrancisco Iglesias } else if (fifo8_is_full(&s->rx_fifo)) { 60094befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 6014a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 6029151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 6039151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 6049151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6059151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 606ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing striped rx byte\n"); 6079151da25SPeter Crosthwaite } 60894befa45SPeter A. G. Crosthwaite } else { 609ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing unstriped rx byte\n"); 6109151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 611f1241144SPeter Crosthwaite } 612f1241144SPeter Crosthwaite 613ef06ca39SFrancisco Iglesias if (s->link_state_next_when) { 614ef06ca39SFrancisco Iglesias s->link_state_next_when--; 615ef06ca39SFrancisco Iglesias if (!s->link_state_next_when) { 616ef06ca39SFrancisco Iglesias s->link_state = s->link_state_next; 617ef06ca39SFrancisco Iglesias } 618ef06ca39SFrancisco Iglesias } 619ef06ca39SFrancisco Iglesias 6204a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 6214a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 622f1241144SPeter Crosthwaite switch (s->snoop_state) { 623f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 624ef06ca39SFrancisco Iglesias /* Store the count of dummy bytes in the txfifo */ 625ef06ca39SFrancisco Iglesias s->cmd_dummies = xilinx_spips_num_dummies(q, tx); 626ef06ca39SFrancisco Iglesias addr_length = get_addr_length(s, tx); 627ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 628f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 629ef06ca39SFrancisco Iglesias } else { 630ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_ADDR + addr_length - 1; 631ef06ca39SFrancisco Iglesias } 632ef06ca39SFrancisco Iglesias switch (tx) { 633ef06ca39SFrancisco Iglesias case DPP: 634ef06ca39SFrancisco Iglesias case DOR: 635ef06ca39SFrancisco Iglesias case DOR_4: 636ef06ca39SFrancisco Iglesias s->link_state_next = 2; 637ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 638ef06ca39SFrancisco Iglesias break; 639ef06ca39SFrancisco Iglesias case QPP: 640ef06ca39SFrancisco Iglesias case QPP_4: 641ef06ca39SFrancisco Iglesias case QOR: 642ef06ca39SFrancisco Iglesias case QOR_4: 643ef06ca39SFrancisco Iglesias s->link_state_next = 4; 644ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 645ef06ca39SFrancisco Iglesias break; 646ef06ca39SFrancisco Iglesias case DIOR: 647ef06ca39SFrancisco Iglesias case DIOR_4: 648ef06ca39SFrancisco Iglesias s->link_state = 2; 649ef06ca39SFrancisco Iglesias break; 650ef06ca39SFrancisco Iglesias case QIOR: 651ef06ca39SFrancisco Iglesias case QIOR_4: 652ef06ca39SFrancisco Iglesias s->link_state = 4; 653ef06ca39SFrancisco Iglesias break; 654ef06ca39SFrancisco Iglesias } 655ef06ca39SFrancisco Iglesias break; 656ef06ca39SFrancisco Iglesias case (SNOOP_ADDR): 657ef06ca39SFrancisco Iglesias /* Address has been transmitted, transmit dummy cycles now if 658ef06ca39SFrancisco Iglesias * needed */ 659ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 660ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_NONE; 661ef06ca39SFrancisco Iglesias } else { 662ef06ca39SFrancisco Iglesias s->snoop_state = s->cmd_dummies; 663f1241144SPeter Crosthwaite } 664f1241144SPeter Crosthwaite break; 665f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 666f1241144SPeter Crosthwaite case (SNOOP_NONE): 6674a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 6684a5b6fa8SPeter Crosthwaite if (!debug_level) { 6694a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 6704a5b6fa8SPeter Crosthwaite debug_level = 1; 6714a5b6fa8SPeter Crosthwaite } 672f1241144SPeter Crosthwaite break; 673f1241144SPeter Crosthwaite default: 674f1241144SPeter Crosthwaite s->snoop_state--; 675f1241144SPeter Crosthwaite } 6764a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 6774a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 678f1241144SPeter Crosthwaite } 679f1241144SPeter Crosthwaite } 680f1241144SPeter Crosthwaite 6812fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be) 6822fdd171eSFrancisco Iglesias { 6832fdd171eSFrancisco Iglesias int i; 6842fdd171eSFrancisco Iglesias for (i = 0; i < num && !fifo8_is_full(fifo); ++i) { 6852fdd171eSFrancisco Iglesias if (be) { 6862fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)(value >> 24)); 6872fdd171eSFrancisco Iglesias value <<= 8; 6882fdd171eSFrancisco Iglesias } else { 6892fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)value); 6902fdd171eSFrancisco Iglesias value >>= 8; 6912fdd171eSFrancisco Iglesias } 6922fdd171eSFrancisco Iglesias } 6932fdd171eSFrancisco Iglesias } 6942fdd171eSFrancisco Iglesias 695275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s) 696275e28ccSFrancisco Iglesias { 697275e28ccSFrancisco Iglesias if (!s->regs[R_TRANSFER_SIZE]) { 698275e28ccSFrancisco Iglesias return; 699275e28ccSFrancisco Iglesias } 700275e28ccSFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) { 701275e28ccSFrancisco Iglesias return; 702275e28ccSFrancisco Iglesias } 703275e28ccSFrancisco Iglesias /* 704275e28ccSFrancisco Iglesias * The zero pump must never fill tx fifo such that rx overflow is 705275e28ccSFrancisco Iglesias * possible 706275e28ccSFrancisco Iglesias */ 707275e28ccSFrancisco Iglesias while (s->regs[R_TRANSFER_SIZE] && 708275e28ccSFrancisco Iglesias s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) { 709275e28ccSFrancisco Iglesias /* endianess just doesn't matter when zero pumping */ 710275e28ccSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 4, false); 711275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] &= ~0x03ull; 712275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] -= 4; 713275e28ccSFrancisco Iglesias } 714275e28ccSFrancisco Iglesias } 715275e28ccSFrancisco Iglesias 716275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s) 717275e28ccSFrancisco Iglesias { 718275e28ccSFrancisco Iglesias if (s->man_start_com || 719275e28ccSFrancisco Iglesias (!fifo8_is_empty(&s->tx_fifo) && 720275e28ccSFrancisco Iglesias !(s->regs[R_CONFIG] & MAN_START_EN))) { 721275e28ccSFrancisco Iglesias xilinx_spips_check_zero_pump(s); 722275e28ccSFrancisco Iglesias xilinx_spips_flush_txfifo(s); 723275e28ccSFrancisco Iglesias } 724275e28ccSFrancisco Iglesias if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) { 725275e28ccSFrancisco Iglesias s->man_start_com = false; 726275e28ccSFrancisco Iglesias } 727275e28ccSFrancisco Iglesias xilinx_spips_update_ixr(s); 728275e28ccSFrancisco Iglesias } 729275e28ccSFrancisco Iglesias 730*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS *s) 731*c95997a3SFrancisco Iglesias { 732*c95997a3SFrancisco Iglesias bool gqspi_has_work = s->regs[R_GQSPI_DATA_STS] || 733*c95997a3SFrancisco Iglesias !fifo32_is_empty(&s->fifo_g); 734*c95997a3SFrancisco Iglesias 735*c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 736*c95997a3SFrancisco Iglesias if (s->man_start_com_g || (gqspi_has_work && 737*c95997a3SFrancisco Iglesias !ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE))) { 738*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_flush_fifo_g(s); 739*c95997a3SFrancisco Iglesias } 740*c95997a3SFrancisco Iglesias } else { 741*c95997a3SFrancisco Iglesias xilinx_spips_check_flush(XILINX_SPIPS(s)); 742*c95997a3SFrancisco Iglesias } 743*c95997a3SFrancisco Iglesias if (!gqspi_has_work) { 744*c95997a3SFrancisco Iglesias s->man_start_com_g = false; 745*c95997a3SFrancisco Iglesias } 746*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 747*c95997a3SFrancisco Iglesias } 748*c95997a3SFrancisco Iglesias 7492fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max) 750f1241144SPeter Crosthwaite { 751f1241144SPeter Crosthwaite int i; 752f1241144SPeter Crosthwaite 7532fdd171eSFrancisco Iglesias for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) { 7542fdd171eSFrancisco Iglesias value[i] = fifo8_pop(fifo); 755f1241144SPeter Crosthwaite } 7562fdd171eSFrancisco Iglesias return max - i; 75794befa45SPeter A. G. Crosthwaite } 75894befa45SPeter A. G. Crosthwaite 759*c95997a3SFrancisco Iglesias static const void *pop_buf(Fifo8 *fifo, uint32_t max, uint32_t *num) 760*c95997a3SFrancisco Iglesias { 761*c95997a3SFrancisco Iglesias void *ret; 762*c95997a3SFrancisco Iglesias 763*c95997a3SFrancisco Iglesias if (max == 0 || max > fifo->num) { 764*c95997a3SFrancisco Iglesias abort(); 765*c95997a3SFrancisco Iglesias } 766*c95997a3SFrancisco Iglesias *num = MIN(fifo->capacity - fifo->head, max); 767*c95997a3SFrancisco Iglesias ret = &fifo->data[fifo->head]; 768*c95997a3SFrancisco Iglesias fifo->head += *num; 769*c95997a3SFrancisco Iglesias fifo->head %= fifo->capacity; 770*c95997a3SFrancisco Iglesias fifo->num -= *num; 771*c95997a3SFrancisco Iglesias return ret; 772*c95997a3SFrancisco Iglesias } 773*c95997a3SFrancisco Iglesias 774*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_notify(void *opaque) 775*c95997a3SFrancisco Iglesias { 776*c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(opaque); 777*c95997a3SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(rq); 778*c95997a3SFrancisco Iglesias Fifo8 *recv_fifo; 779*c95997a3SFrancisco Iglesias 780*c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(rq->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 781*c95997a3SFrancisco Iglesias if (!(ARRAY_FIELD_EX32(rq->regs, GQSPI_CNFG, MODE_EN) == 2)) { 782*c95997a3SFrancisco Iglesias return; 783*c95997a3SFrancisco Iglesias } 784*c95997a3SFrancisco Iglesias recv_fifo = &rq->rx_fifo_g; 785*c95997a3SFrancisco Iglesias } else { 786*c95997a3SFrancisco Iglesias if (!(s->regs[R_CMND] & R_CMND_DMA_EN)) { 787*c95997a3SFrancisco Iglesias return; 788*c95997a3SFrancisco Iglesias } 789*c95997a3SFrancisco Iglesias recv_fifo = &s->rx_fifo; 790*c95997a3SFrancisco Iglesias } 791*c95997a3SFrancisco Iglesias while (recv_fifo->num >= 4 792*c95997a3SFrancisco Iglesias && stream_can_push(rq->dma, xlnx_zynqmp_qspips_notify, rq)) 793*c95997a3SFrancisco Iglesias { 794*c95997a3SFrancisco Iglesias size_t ret; 795*c95997a3SFrancisco Iglesias uint32_t num; 796*c95997a3SFrancisco Iglesias const void *rxd = pop_buf(recv_fifo, 4, &num); 797*c95997a3SFrancisco Iglesias 798*c95997a3SFrancisco Iglesias memcpy(rq->dma_buf, rxd, num); 799*c95997a3SFrancisco Iglesias 800*c95997a3SFrancisco Iglesias ret = stream_push(rq->dma, rq->dma_buf, 4); 801*c95997a3SFrancisco Iglesias assert(ret == 4); 802*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(rq); 803*c95997a3SFrancisco Iglesias } 804*c95997a3SFrancisco Iglesias } 805*c95997a3SFrancisco Iglesias 806a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 80794befa45SPeter A. G. Crosthwaite unsigned size) 80894befa45SPeter A. G. Crosthwaite { 80994befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 81094befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 81194befa45SPeter A. G. Crosthwaite uint32_t ret; 812b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 8132fdd171eSFrancisco Iglesias int shortfall; 81494befa45SPeter A. G. Crosthwaite 81594befa45SPeter A. G. Crosthwaite addr >>= 2; 81694befa45SPeter A. G. Crosthwaite switch (addr) { 81794befa45SPeter A. G. Crosthwaite case R_CONFIG: 8182133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 81994befa45SPeter A. G. Crosthwaite break; 82094befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 82187920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 82287920b44SPeter Crosthwaite s->regs[addr] = 0; 8234a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 8242e1cf2c9SFrancisco Iglesias xilinx_spips_update_ixr(s); 82587920b44SPeter Crosthwaite return ret; 82694befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 82794befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 82894befa45SPeter A. G. Crosthwaite break; 82994befa45SPeter A. G. Crosthwaite case R_EN: 83094befa45SPeter A. G. Crosthwaite mask = 0x1; 83194befa45SPeter A. G. Crosthwaite break; 83294befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 83394befa45SPeter A. G. Crosthwaite mask = 0xFF; 83494befa45SPeter A. G. Crosthwaite break; 83594befa45SPeter A. G. Crosthwaite case R_MOD_ID: 83694befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 83794befa45SPeter A. G. Crosthwaite break; 83894befa45SPeter A. G. Crosthwaite case R_INTR_EN: 83994befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 84094befa45SPeter A. G. Crosthwaite case R_TX_DATA: 84194befa45SPeter A. G. Crosthwaite mask = 0; 84294befa45SPeter A. G. Crosthwaite break; 84394befa45SPeter A. G. Crosthwaite case R_RX_DATA: 844b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 8452fdd171eSFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes); 8462fdd171eSFrancisco Iglesias ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ? 8472fdd171eSFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 8482fdd171eSFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 8492fdd171eSFrancisco Iglesias if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) { 8502fdd171eSFrancisco Iglesias ret <<= 8 * shortfall; 8512fdd171eSFrancisco Iglesias } 8524a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 853*c95997a3SFrancisco Iglesias xilinx_spips_check_flush(s); 85494befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 85594befa45SPeter A. G. Crosthwaite return ret; 85694befa45SPeter A. G. Crosthwaite } 8574a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, 8584a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 85994befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 86094befa45SPeter A. G. Crosthwaite 86194befa45SPeter A. G. Crosthwaite } 86294befa45SPeter A. G. Crosthwaite 863*c95997a3SFrancisco Iglesias static uint64_t xlnx_zynqmp_qspips_read(void *opaque, 864*c95997a3SFrancisco Iglesias hwaddr addr, unsigned size) 865*c95997a3SFrancisco Iglesias { 866*c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 867*c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 868*c95997a3SFrancisco Iglesias uint32_t ret; 869*c95997a3SFrancisco Iglesias uint8_t rx_buf[4]; 870*c95997a3SFrancisco Iglesias int shortfall; 871*c95997a3SFrancisco Iglesias 872*c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 873*c95997a3SFrancisco Iglesias return xilinx_spips_read(opaque, addr, size); 874*c95997a3SFrancisco Iglesias } else { 875*c95997a3SFrancisco Iglesias switch (reg) { 876*c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 877*c95997a3SFrancisco Iglesias if (fifo8_is_empty(&s->rx_fifo_g)) { 878*c95997a3SFrancisco Iglesias qemu_log_mask(LOG_GUEST_ERROR, 879*c95997a3SFrancisco Iglesias "Read from empty GQSPI RX FIFO\n"); 880*c95997a3SFrancisco Iglesias return 0; 881*c95997a3SFrancisco Iglesias } 882*c95997a3SFrancisco Iglesias memset(rx_buf, 0, sizeof(rx_buf)); 883*c95997a3SFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo_g, rx_buf, 884*c95997a3SFrancisco Iglesias XILINX_SPIPS(s)->num_txrx_bytes); 885*c95997a3SFrancisco Iglesias ret = ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN) ? 886*c95997a3SFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 887*c95997a3SFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 888*c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)) { 889*c95997a3SFrancisco Iglesias ret <<= 8 * shortfall; 890*c95997a3SFrancisco Iglesias } 891*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 892*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 893*c95997a3SFrancisco Iglesias return ret; 894*c95997a3SFrancisco Iglesias default: 895*c95997a3SFrancisco Iglesias return s->regs[reg]; 896*c95997a3SFrancisco Iglesias } 897*c95997a3SFrancisco Iglesias } 898*c95997a3SFrancisco Iglesias } 899*c95997a3SFrancisco Iglesias 900a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 90194befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 90294befa45SPeter A. G. Crosthwaite { 90394befa45SPeter A. G. Crosthwaite int mask = ~0; 90494befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 90594befa45SPeter A. G. Crosthwaite 9064a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 90794befa45SPeter A. G. Crosthwaite addr >>= 2; 90894befa45SPeter A. G. Crosthwaite switch (addr) { 90994befa45SPeter A. G. Crosthwaite case R_CONFIG: 9102133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 911275e28ccSFrancisco Iglesias if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) { 912275e28ccSFrancisco Iglesias s->man_start_com = true; 91394befa45SPeter A. G. Crosthwaite } 91494befa45SPeter A. G. Crosthwaite break; 91594befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 91694befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 91794befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 91894befa45SPeter A. G. Crosthwaite goto no_reg_update; 91994befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 92094befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 92194befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 92294befa45SPeter A. G. Crosthwaite goto no_reg_update; 92394befa45SPeter A. G. Crosthwaite case R_INTR_EN: 92494befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 92594befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 92694befa45SPeter A. G. Crosthwaite goto no_reg_update; 92794befa45SPeter A. G. Crosthwaite case R_EN: 92894befa45SPeter A. G. Crosthwaite mask = 0x1; 92994befa45SPeter A. G. Crosthwaite break; 93094befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 93194befa45SPeter A. G. Crosthwaite mask = 0xFF; 93294befa45SPeter A. G. Crosthwaite break; 93394befa45SPeter A. G. Crosthwaite case R_RX_DATA: 93494befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 93594befa45SPeter A. G. Crosthwaite case R_MOD_ID: 93694befa45SPeter A. G. Crosthwaite mask = 0; 93794befa45SPeter A. G. Crosthwaite break; 93894befa45SPeter A. G. Crosthwaite case R_TX_DATA: 9392fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes, 9402fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 941f1241144SPeter Crosthwaite goto no_reg_update; 942f1241144SPeter Crosthwaite case R_TXD1: 9432fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1, 9442fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 945f1241144SPeter Crosthwaite goto no_reg_update; 946f1241144SPeter Crosthwaite case R_TXD2: 9472fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2, 9482fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 949f1241144SPeter Crosthwaite goto no_reg_update; 950f1241144SPeter Crosthwaite case R_TXD3: 9512fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3, 9522fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 95394befa45SPeter A. G. Crosthwaite goto no_reg_update; 95494befa45SPeter A. G. Crosthwaite } 95594befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 95694befa45SPeter A. G. Crosthwaite no_reg_update: 957c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 958275e28ccSFrancisco Iglesias xilinx_spips_check_flush(s); 95994befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 960c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 96194befa45SPeter A. G. Crosthwaite } 96294befa45SPeter A. G. Crosthwaite 96394befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 96494befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 96594befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 96694befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 96794befa45SPeter A. G. Crosthwaite }; 96894befa45SPeter A. G. Crosthwaite 969252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q) 970252b99baSKONRAD Frederic { 971252b99baSKONRAD Frederic XilinxSPIPS *s = &q->parent_obj; 972252b99baSKONRAD Frederic 97383c3a1f6SKONRAD Frederic if ((q->mmio_execution_enabled) && (q->lqspi_cached_addr != ~0ULL)) { 974252b99baSKONRAD Frederic /* Invalidate the current mapped mmio */ 975252b99baSKONRAD Frederic memory_region_invalidate_mmio_ptr(&s->mmlqspi, q->lqspi_cached_addr, 976252b99baSKONRAD Frederic LQSPI_CACHE_SIZE); 977252b99baSKONRAD Frederic } 97883c3a1f6SKONRAD Frederic 97983c3a1f6SKONRAD Frederic q->lqspi_cached_addr = ~0ULL; 980252b99baSKONRAD Frederic } 981252b99baSKONRAD Frederic 982b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 983b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 984b5cd9143SPeter Crosthwaite { 985b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 986ef06ca39SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(opaque); 987b5cd9143SPeter Crosthwaite 988b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 989b5cd9143SPeter Crosthwaite addr >>= 2; 990b5cd9143SPeter Crosthwaite 991b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 992252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 993b5cd9143SPeter Crosthwaite } 994ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 995ef06ca39SFrancisco Iglesias fifo8_reset(&s->rx_fifo); 996ef06ca39SFrancisco Iglesias } 997b5cd9143SPeter Crosthwaite } 998b5cd9143SPeter Crosthwaite 999*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_write(void *opaque, hwaddr addr, 1000*c95997a3SFrancisco Iglesias uint64_t value, unsigned size) 1001*c95997a3SFrancisco Iglesias { 1002*c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 1003*c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 1004*c95997a3SFrancisco Iglesias 1005*c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 1006*c95997a3SFrancisco Iglesias xilinx_qspips_write(opaque, addr, value, size); 1007*c95997a3SFrancisco Iglesias } else { 1008*c95997a3SFrancisco Iglesias switch (reg) { 1009*c95997a3SFrancisco Iglesias case R_GQSPI_CNFG: 1010*c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_CNFG, GEN_FIFO_START) && 1011*c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE)) { 1012*c95997a3SFrancisco Iglesias s->man_start_com_g = true; 1013*c95997a3SFrancisco Iglesias } 1014*c95997a3SFrancisco Iglesias s->regs[reg] = value & ~(R_GQSPI_CNFG_GEN_FIFO_START_MASK); 1015*c95997a3SFrancisco Iglesias break; 1016*c95997a3SFrancisco Iglesias case R_GQSPI_GEN_FIFO: 1017*c95997a3SFrancisco Iglesias if (!fifo32_is_full(&s->fifo_g)) { 1018*c95997a3SFrancisco Iglesias fifo32_push(&s->fifo_g, value); 1019*c95997a3SFrancisco Iglesias } 1020*c95997a3SFrancisco Iglesias break; 1021*c95997a3SFrancisco Iglesias case R_GQSPI_TXD: 1022*c95997a3SFrancisco Iglesias tx_data_bytes(&s->tx_fifo_g, (uint32_t)value, 4, 1023*c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)); 1024*c95997a3SFrancisco Iglesias break; 1025*c95997a3SFrancisco Iglesias case R_GQSPI_FIFO_CTRL: 1026*c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET)) { 1027*c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 1028*c95997a3SFrancisco Iglesias } 1029*c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, TX_FIFO_RESET)) { 1030*c95997a3SFrancisco Iglesias fifo8_reset(&s->tx_fifo_g); 1031*c95997a3SFrancisco Iglesias } 1032*c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, RX_FIFO_RESET)) { 1033*c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 1034*c95997a3SFrancisco Iglesias } 1035*c95997a3SFrancisco Iglesias break; 1036*c95997a3SFrancisco Iglesias case R_GQSPI_IDR: 1037*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] |= value; 1038*c95997a3SFrancisco Iglesias break; 1039*c95997a3SFrancisco Iglesias case R_GQSPI_IER: 1040*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] &= ~value; 1041*c95997a3SFrancisco Iglesias break; 1042*c95997a3SFrancisco Iglesias case R_GQSPI_ISR: 1043*c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~value; 1044*c95997a3SFrancisco Iglesias break; 1045*c95997a3SFrancisco Iglesias case R_GQSPI_IMR: 1046*c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 1047*c95997a3SFrancisco Iglesias case R_GQSPI_GF_SNAPSHOT: 1048*c95997a3SFrancisco Iglesias case R_GQSPI_MOD_ID: 1049*c95997a3SFrancisco Iglesias break; 1050*c95997a3SFrancisco Iglesias default: 1051*c95997a3SFrancisco Iglesias s->regs[reg] = value; 1052*c95997a3SFrancisco Iglesias break; 1053*c95997a3SFrancisco Iglesias } 1054*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1055*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 1056*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1057*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1058*c95997a3SFrancisco Iglesias } 1059*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_notify(s); 1060*c95997a3SFrancisco Iglesias } 1061*c95997a3SFrancisco Iglesias 1062b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 1063b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 1064b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 1065b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1066b5cd9143SPeter Crosthwaite }; 1067b5cd9143SPeter Crosthwaite 1068*c95997a3SFrancisco Iglesias static const MemoryRegionOps xlnx_zynqmp_qspips_ops = { 1069*c95997a3SFrancisco Iglesias .read = xlnx_zynqmp_qspips_read, 1070*c95997a3SFrancisco Iglesias .write = xlnx_zynqmp_qspips_write, 1071*c95997a3SFrancisco Iglesias .endianness = DEVICE_LITTLE_ENDIAN, 1072*c95997a3SFrancisco Iglesias }; 1073*c95997a3SFrancisco Iglesias 1074f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 1075f1241144SPeter Crosthwaite 1076252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr) 1077f1241144SPeter Crosthwaite { 10786b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 1079f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 1080252b99baSKONRAD Frederic int i; 1081252b99baSKONRAD Frederic int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1)) 1082252b99baSKONRAD Frederic / num_effective_busses(s)); 1083f1241144SPeter Crosthwaite int slave = flash_addr >> LQSPI_ADDRESS_BITS; 1084f1241144SPeter Crosthwaite int cache_entry = 0; 108515408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 108615408b42SPeter Crosthwaite 1087252b99baSKONRAD Frederic if (addr < q->lqspi_cached_addr || 1088252b99baSKONRAD Frederic addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1089252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 109015408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 109115408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 1092f1241144SPeter Crosthwaite 10934a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 1094f1241144SPeter Crosthwaite 1095f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 1096f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1097f1241144SPeter Crosthwaite 1098f1241144SPeter Crosthwaite /* instruction */ 10994a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 11004a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 11014a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 1102f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 1103f1241144SPeter Crosthwaite /* read address */ 11044a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 1105fbfaa507SFrancisco Iglesias if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_ADDR4) { 1106fbfaa507SFrancisco Iglesias fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 24)); 1107fbfaa507SFrancisco Iglesias } 1108f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 1109f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 1110f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 1111f1241144SPeter Crosthwaite /* mode bits */ 1112f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 1113f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 1114f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 1115f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 1116f1241144SPeter Crosthwaite } 1117f1241144SPeter Crosthwaite /* dummy bytes */ 1118f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 1119f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 11204a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 1121f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 1122f1241144SPeter Crosthwaite } 1123c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1124f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1125f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1126f1241144SPeter Crosthwaite 11274a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 1128f1241144SPeter Crosthwaite 1129b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 1130b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11312fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 1, false); 1132a66418f6SPeter Crosthwaite } 1133f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1134b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11352fdd171eSFrancisco Iglesias rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1); 1136a66418f6SPeter Crosthwaite } 1137f1241144SPeter Crosthwaite } 1138f1241144SPeter Crosthwaite 113915408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 114015408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 1141f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1142f1241144SPeter Crosthwaite 1143b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 1144252b99baSKONRAD Frederic } 1145252b99baSKONRAD Frederic } 1146252b99baSKONRAD Frederic 1147252b99baSKONRAD Frederic static void *lqspi_request_mmio_ptr(void *opaque, hwaddr addr, unsigned *size, 1148252b99baSKONRAD Frederic unsigned *offset) 1149252b99baSKONRAD Frederic { 1150252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 115183c3a1f6SKONRAD Frederic hwaddr offset_within_the_region; 1152252b99baSKONRAD Frederic 115383c3a1f6SKONRAD Frederic if (!q->mmio_execution_enabled) { 115483c3a1f6SKONRAD Frederic return NULL; 115583c3a1f6SKONRAD Frederic } 115683c3a1f6SKONRAD Frederic 115783c3a1f6SKONRAD Frederic offset_within_the_region = addr & ~(LQSPI_CACHE_SIZE - 1); 1158252b99baSKONRAD Frederic lqspi_load_cache(opaque, offset_within_the_region); 1159252b99baSKONRAD Frederic *size = LQSPI_CACHE_SIZE; 1160252b99baSKONRAD Frederic *offset = offset_within_the_region; 1161252b99baSKONRAD Frederic return q->lqspi_buf; 1162252b99baSKONRAD Frederic } 1163252b99baSKONRAD Frederic 1164252b99baSKONRAD Frederic static uint64_t 1165252b99baSKONRAD Frederic lqspi_read(void *opaque, hwaddr addr, unsigned int size) 1166252b99baSKONRAD Frederic { 1167252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 1168252b99baSKONRAD Frederic uint32_t ret; 1169252b99baSKONRAD Frederic 1170252b99baSKONRAD Frederic if (addr >= q->lqspi_cached_addr && 1171252b99baSKONRAD Frederic addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1172252b99baSKONRAD Frederic uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 1173252b99baSKONRAD Frederic ret = cpu_to_le32(*(uint32_t *)retp); 1174252b99baSKONRAD Frederic DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, 1175252b99baSKONRAD Frederic (unsigned)ret); 1176252b99baSKONRAD Frederic return ret; 1177252b99baSKONRAD Frederic } else { 1178252b99baSKONRAD Frederic lqspi_load_cache(opaque, addr); 1179f1241144SPeter Crosthwaite return lqspi_read(opaque, addr, size); 1180f1241144SPeter Crosthwaite } 1181f1241144SPeter Crosthwaite } 1182f1241144SPeter Crosthwaite 1183f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 1184f1241144SPeter Crosthwaite .read = lqspi_read, 1185252b99baSKONRAD Frederic .request_ptr = lqspi_request_mmio_ptr, 1186f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 1187f1241144SPeter Crosthwaite .valid = { 1188b0b7ae62SPeter Crosthwaite .min_access_size = 1, 1189f1241144SPeter Crosthwaite .max_access_size = 4 1190f1241144SPeter Crosthwaite } 1191f1241144SPeter Crosthwaite }; 1192f1241144SPeter Crosthwaite 1193f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 119494befa45SPeter A. G. Crosthwaite { 1195f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 1196f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 119710e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1198c8cccba3SPaolo Bonzini qemu_irq *cs; 119994befa45SPeter A. G. Crosthwaite int i; 120094befa45SPeter A. G. Crosthwaite 12014a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 120294befa45SPeter A. G. Crosthwaite 1203f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 1204f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 1205f1241144SPeter Crosthwaite char bus_name[16]; 1206f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 1207f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 1208f1241144SPeter Crosthwaite } 1209b4ae3cfaSPeter Crosthwaite 12102790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 1211ef06ca39SFrancisco Iglesias s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses); 1212c8cccba3SPaolo Bonzini for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) { 1213c8cccba3SPaolo Bonzini ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]); 1214c8cccba3SPaolo Bonzini } 1215c8cccba3SPaolo Bonzini 1216f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 1217f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 1218f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 121994befa45SPeter A. G. Crosthwaite } 122094befa45SPeter A. G. Crosthwaite 122129776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 1222*c95997a3SFrancisco Iglesias "spi", XLNX_ZYNQMP_SPIPS_R_MAX * 4); 1223f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 122494befa45SPeter A. G. Crosthwaite 12256b91f015SPeter Crosthwaite s->irqline = -1; 12266b91f015SPeter Crosthwaite 122710e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 122810e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 12296b91f015SPeter Crosthwaite } 12306b91f015SPeter Crosthwaite 12316b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 12326b91f015SPeter Crosthwaite { 12336b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 12346b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 12356b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 12366b91f015SPeter Crosthwaite 12374a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 12386b91f015SPeter Crosthwaite 12396b91f015SPeter Crosthwaite s->num_busses = 2; 12406b91f015SPeter Crosthwaite s->num_cs = 2; 12416b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 12426b91f015SPeter Crosthwaite 12436b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 124429776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 1245f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 1246f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 1247f1241144SPeter Crosthwaite 12486b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 124983c3a1f6SKONRAD Frederic 125083c3a1f6SKONRAD Frederic /* mmio_execution breaks migration better aborting than having strange 125183c3a1f6SKONRAD Frederic * bugs. 125283c3a1f6SKONRAD Frederic */ 125383c3a1f6SKONRAD Frederic if (q->mmio_execution_enabled) { 125483c3a1f6SKONRAD Frederic error_setg(&q->migration_blocker, 125583c3a1f6SKONRAD Frederic "enabling mmio_execution breaks migration"); 125683c3a1f6SKONRAD Frederic migrate_add_blocker(q->migration_blocker, &error_fatal); 125783c3a1f6SKONRAD Frederic } 125894befa45SPeter A. G. Crosthwaite } 125994befa45SPeter A. G. Crosthwaite 1260*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_realize(DeviceState *dev, Error **errp) 1261*c95997a3SFrancisco Iglesias { 1262*c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(dev); 1263*c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1264*c95997a3SFrancisco Iglesias 1265*c95997a3SFrancisco Iglesias xilinx_qspips_realize(dev, errp); 1266*c95997a3SFrancisco Iglesias fifo8_create(&s->rx_fifo_g, xsc->rx_fifo_size); 1267*c95997a3SFrancisco Iglesias fifo8_create(&s->tx_fifo_g, xsc->tx_fifo_size); 1268*c95997a3SFrancisco Iglesias fifo32_create(&s->fifo_g, 32); 1269*c95997a3SFrancisco Iglesias } 1270*c95997a3SFrancisco Iglesias 1271*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_init(Object *obj) 1272*c95997a3SFrancisco Iglesias { 1273*c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(obj); 1274*c95997a3SFrancisco Iglesias 1275*c95997a3SFrancisco Iglesias object_property_add_link(obj, "stream-connected-dma", TYPE_STREAM_SLAVE, 1276*c95997a3SFrancisco Iglesias (Object **)&rq->dma, 1277*c95997a3SFrancisco Iglesias object_property_allow_set_link, 1278*c95997a3SFrancisco Iglesias OBJ_PROP_LINK_UNREF_ON_RELEASE, 1279*c95997a3SFrancisco Iglesias NULL); 1280*c95997a3SFrancisco Iglesias } 1281*c95997a3SFrancisco Iglesias 128294befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 128394befa45SPeter A. G. Crosthwaite { 128494befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 128594befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 128694befa45SPeter A. G. Crosthwaite return 0; 128794befa45SPeter A. G. Crosthwaite } 128894befa45SPeter A. G. Crosthwaite 128994befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 129094befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 1291f1241144SPeter Crosthwaite .version_id = 2, 1292f1241144SPeter Crosthwaite .minimum_version_id = 2, 129394befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 129494befa45SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 129594befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 129694befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 12976363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 1298f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 129994befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 130094befa45SPeter A. G. Crosthwaite } 130194befa45SPeter A. G. Crosthwaite }; 130294befa45SPeter A. G. Crosthwaite 1303*c95997a3SFrancisco Iglesias static int xlnx_zynqmp_qspips_post_load(void *opaque, int version_id) 1304*c95997a3SFrancisco Iglesias { 1305*c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = (XlnxZynqMPQSPIPS *)opaque; 1306*c95997a3SFrancisco Iglesias XilinxSPIPS *qs = XILINX_SPIPS(s); 1307*c95997a3SFrancisco Iglesias 1308*c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN) && 1309*c95997a3SFrancisco Iglesias fifo8_is_empty(&qs->rx_fifo) && fifo8_is_empty(&qs->tx_fifo)) { 1310*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1311*c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1312*c95997a3SFrancisco Iglesias } 1313*c95997a3SFrancisco Iglesias return 0; 1314*c95997a3SFrancisco Iglesias } 1315*c95997a3SFrancisco Iglesias 1316*c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xilinx_qspips = { 1317*c95997a3SFrancisco Iglesias .name = "xilinx_qspips", 1318*c95997a3SFrancisco Iglesias .version_id = 1, 1319*c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1320*c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1321*c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XilinxQSPIPS, 0, 1322*c95997a3SFrancisco Iglesias vmstate_xilinx_spips, XilinxSPIPS), 1323*c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1324*c95997a3SFrancisco Iglesias } 1325*c95997a3SFrancisco Iglesias }; 1326*c95997a3SFrancisco Iglesias 1327*c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xlnx_zynqmp_qspips = { 1328*c95997a3SFrancisco Iglesias .name = "xlnx_zynqmp_qspips", 1329*c95997a3SFrancisco Iglesias .version_id = 1, 1330*c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1331*c95997a3SFrancisco Iglesias .post_load = xlnx_zynqmp_qspips_post_load, 1332*c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1333*c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XlnxZynqMPQSPIPS, 0, 1334*c95997a3SFrancisco Iglesias vmstate_xilinx_qspips, XilinxQSPIPS), 1335*c95997a3SFrancisco Iglesias VMSTATE_FIFO8(tx_fifo_g, XlnxZynqMPQSPIPS), 1336*c95997a3SFrancisco Iglesias VMSTATE_FIFO8(rx_fifo_g, XlnxZynqMPQSPIPS), 1337*c95997a3SFrancisco Iglesias VMSTATE_FIFO32(fifo_g, XlnxZynqMPQSPIPS), 1338*c95997a3SFrancisco Iglesias VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPQSPIPS, XLNX_ZYNQMP_SPIPS_R_MAX), 1339*c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1340*c95997a3SFrancisco Iglesias } 1341*c95997a3SFrancisco Iglesias }; 1342*c95997a3SFrancisco Iglesias 134383c3a1f6SKONRAD Frederic static Property xilinx_qspips_properties[] = { 134483c3a1f6SKONRAD Frederic /* We had to turn this off for 2.10 as it is not compatible with migration. 134583c3a1f6SKONRAD Frederic * It can be enabled but will prevent the device to be migrated. 134683c3a1f6SKONRAD Frederic * This will go aways when a fix will be released. 134783c3a1f6SKONRAD Frederic */ 134883c3a1f6SKONRAD Frederic DEFINE_PROP_BOOL("x-mmio-exec", XilinxQSPIPS, mmio_execution_enabled, 134983c3a1f6SKONRAD Frederic false), 135083c3a1f6SKONRAD Frederic DEFINE_PROP_END_OF_LIST(), 135183c3a1f6SKONRAD Frederic }; 135283c3a1f6SKONRAD Frederic 1353f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = { 1354f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 1355f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 1356f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 1357f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 1358f1241144SPeter Crosthwaite }; 13596b91f015SPeter Crosthwaite 13606b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 13616b91f015SPeter Crosthwaite { 13626b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 136310e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 13646b91f015SPeter Crosthwaite 13656b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 136683c3a1f6SKONRAD Frederic dc->props = xilinx_qspips_properties; 1367b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 136810e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 136910e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 13706b91f015SPeter Crosthwaite } 13716b91f015SPeter Crosthwaite 137294befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 137394befa45SPeter A. G. Crosthwaite { 137494befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 137510e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 137694befa45SPeter A. G. Crosthwaite 1377f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 137894befa45SPeter A. G. Crosthwaite dc->reset = xilinx_spips_reset; 1379f1241144SPeter Crosthwaite dc->props = xilinx_spips_properties; 138094befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 138110e60b35SPeter Crosthwaite 1382b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 138310e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 138410e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 138594befa45SPeter A. G. Crosthwaite } 138694befa45SPeter A. G. Crosthwaite 1387*c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_class_init(ObjectClass *klass, void * data) 1388*c95997a3SFrancisco Iglesias { 1389*c95997a3SFrancisco Iglesias DeviceClass *dc = DEVICE_CLASS(klass); 1390*c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 1391*c95997a3SFrancisco Iglesias 1392*c95997a3SFrancisco Iglesias dc->realize = xlnx_zynqmp_qspips_realize; 1393*c95997a3SFrancisco Iglesias dc->reset = xlnx_zynqmp_qspips_reset; 1394*c95997a3SFrancisco Iglesias dc->vmsd = &vmstate_xlnx_zynqmp_qspips; 1395*c95997a3SFrancisco Iglesias xsc->reg_ops = &xlnx_zynqmp_qspips_ops; 1396*c95997a3SFrancisco Iglesias xsc->rx_fifo_size = RXFF_A_Q; 1397*c95997a3SFrancisco Iglesias xsc->tx_fifo_size = TXFF_A_Q; 1398*c95997a3SFrancisco Iglesias } 1399*c95997a3SFrancisco Iglesias 140094befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 1401f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 140294befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 140394befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 140494befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 140510e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 140694befa45SPeter A. G. Crosthwaite }; 140794befa45SPeter A. G. Crosthwaite 14086b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 14096b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 14106b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 14116b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 14126b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 14136b91f015SPeter Crosthwaite }; 14146b91f015SPeter Crosthwaite 1415*c95997a3SFrancisco Iglesias static const TypeInfo xlnx_zynqmp_qspips_info = { 1416*c95997a3SFrancisco Iglesias .name = TYPE_XLNX_ZYNQMP_QSPIPS, 1417*c95997a3SFrancisco Iglesias .parent = TYPE_XILINX_QSPIPS, 1418*c95997a3SFrancisco Iglesias .instance_size = sizeof(XlnxZynqMPQSPIPS), 1419*c95997a3SFrancisco Iglesias .instance_init = xlnx_zynqmp_qspips_init, 1420*c95997a3SFrancisco Iglesias .class_init = xlnx_zynqmp_qspips_class_init, 1421*c95997a3SFrancisco Iglesias }; 1422*c95997a3SFrancisco Iglesias 142394befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 142494befa45SPeter A. G. Crosthwaite { 142594befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 14266b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 1427*c95997a3SFrancisco Iglesias type_register_static(&xlnx_zynqmp_qspips_info); 142894befa45SPeter A. G. Crosthwaite } 142994befa45SPeter A. G. Crosthwaite 143094befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 1431