xref: /qemu/hw/ssi/xilinx_spips.c (revision c8f8f9fb2b8bd832be7e87c548929e40113e8e3d)
194befa45SPeter A. G. Crosthwaite /*
294befa45SPeter A. G. Crosthwaite  * QEMU model of the Xilinx Zynq SPI controller
394befa45SPeter A. G. Crosthwaite  *
494befa45SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A. G. Crosthwaite
594befa45SPeter A. G. Crosthwaite  *
694befa45SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
794befa45SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
894befa45SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
994befa45SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1094befa45SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
1194befa45SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
1294befa45SPeter A. G. Crosthwaite  *
1394befa45SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
1494befa45SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
1594befa45SPeter A. G. Crosthwaite  *
1694befa45SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1794befa45SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1894befa45SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1994befa45SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2094befa45SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2194befa45SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2294befa45SPeter A. G. Crosthwaite  * THE SOFTWARE.
2394befa45SPeter A. G. Crosthwaite  */
2494befa45SPeter A. G. Crosthwaite 
2583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/ptimer.h"
281de7afc9SPaolo Bonzini #include "qemu/log.h"
29fd7f0d66SPaolo Bonzini #include "qemu/fifo8.h"
3083c9f4caSPaolo Bonzini #include "hw/ssi.h"
311de7afc9SPaolo Bonzini #include "qemu/bitops.h"
3294befa45SPeter A. G. Crosthwaite 
334a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG
344a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0
354a5b6fa8SPeter Crosthwaite #endif
364a5b6fa8SPeter Crosthwaite 
374a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \
384a5b6fa8SPeter Crosthwaite     if (XILINX_SPIPS_ERR_DEBUG > (level)) { \
3994befa45SPeter A. G. Crosthwaite         fprintf(stderr,  ": %s: ", __func__); \
4094befa45SPeter A. G. Crosthwaite         fprintf(stderr, ## __VA_ARGS__); \
414a5b6fa8SPeter Crosthwaite     } \
4294befa45SPeter A. G. Crosthwaite } while (0);
4394befa45SPeter A. G. Crosthwaite 
4494befa45SPeter A. G. Crosthwaite /* config register */
4594befa45SPeter A. G. Crosthwaite #define R_CONFIG            (0x00 / 4)
46*c8f8f9fbSPeter Maydell #define IFMODE              (1U << 31)
47f1241144SPeter Crosthwaite #define ENDIAN              (1 << 26)
4894befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN     (1 << 17)
4994befa45SPeter A. G. Crosthwaite #define MAN_START_COM       (1 << 16)
5094befa45SPeter A. G. Crosthwaite #define MAN_START_EN        (1 << 15)
5194befa45SPeter A. G. Crosthwaite #define MANUAL_CS           (1 << 14)
5294befa45SPeter A. G. Crosthwaite #define CS                  (0xF << 10)
5394befa45SPeter A. G. Crosthwaite #define CS_SHIFT            (10)
5494befa45SPeter A. G. Crosthwaite #define PERI_SEL            (1 << 9)
5594befa45SPeter A. G. Crosthwaite #define REF_CLK             (1 << 8)
5694befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH          (3 << 6)
5794befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV       (7 << 3)
5894befa45SPeter A. G. Crosthwaite #define CLK_PH              (1 << 2)
5994befa45SPeter A. G. Crosthwaite #define CLK_POL             (1 << 1)
6094befa45SPeter A. G. Crosthwaite #define MODE_SEL            (1 << 0)
612133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD       (0x7bf40000)
6294befa45SPeter A. G. Crosthwaite 
6394befa45SPeter A. G. Crosthwaite /* interrupt mechanism */
6494befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS       (0x04 / 4)
6594befa45SPeter A. G. Crosthwaite #define R_INTR_EN           (0x08 / 4)
6694befa45SPeter A. G. Crosthwaite #define R_INTR_DIS          (0x0C / 4)
6794befa45SPeter A. G. Crosthwaite #define R_INTR_MASK         (0x10 / 4)
6894befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW   (1 << 6)
6994befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL        (1 << 5)
7094befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY   (1 << 4)
7194befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL        (1 << 3)
7294befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL    (1 << 2)
7394befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL   (1 << 1)
7494befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW    (1 << 0)
7594befa45SPeter A. G. Crosthwaite #define IXR_ALL                 ((IXR_TX_FIFO_UNDERFLOW<<1)-1)
7694befa45SPeter A. G. Crosthwaite 
7794befa45SPeter A. G. Crosthwaite #define R_EN                (0x14 / 4)
7894befa45SPeter A. G. Crosthwaite #define R_DELAY             (0x18 / 4)
7994befa45SPeter A. G. Crosthwaite #define R_TX_DATA           (0x1C / 4)
8094befa45SPeter A. G. Crosthwaite #define R_RX_DATA           (0x20 / 4)
8194befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT  (0x24 / 4)
8294befa45SPeter A. G. Crosthwaite #define R_TX_THRES          (0x28 / 4)
8394befa45SPeter A. G. Crosthwaite #define R_RX_THRES          (0x2C / 4)
84f1241144SPeter Crosthwaite #define R_TXD1              (0x80 / 4)
85f1241144SPeter Crosthwaite #define R_TXD2              (0x84 / 4)
86f1241144SPeter Crosthwaite #define R_TXD3              (0x88 / 4)
87f1241144SPeter Crosthwaite 
88f1241144SPeter Crosthwaite #define R_LQSPI_CFG         (0xa0 / 4)
89f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET       0x03A002EB
90*c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE       (1U << 31)
91f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM       (1 << 30)
92f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS       (1 << 30)
93f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE        (1 << 28)
94f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN       (1 << 25)
95f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH    8
96f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT    16
97f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH   3
98f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT   8
99f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE     0xFF
100f1241144SPeter Crosthwaite 
101f1241144SPeter Crosthwaite #define R_LQSPI_STS         (0xA4 / 4)
102f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD      (1 << 1)
103f1241144SPeter Crosthwaite 
10494befa45SPeter A. G. Crosthwaite #define R_MOD_ID            (0xFC / 4)
10594befa45SPeter A. G. Crosthwaite 
10694befa45SPeter A. G. Crosthwaite #define R_MAX (R_MOD_ID+1)
10794befa45SPeter A. G. Crosthwaite 
10894befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */
10994befa45SPeter A. G. Crosthwaite #define RXFF_A          32
11094befa45SPeter A. G. Crosthwaite #define TXFF_A          32
11194befa45SPeter A. G. Crosthwaite 
11210e60b35SPeter Crosthwaite #define RXFF_A_Q          (64 * 4)
11310e60b35SPeter Crosthwaite #define TXFF_A_Q          (64 * 4)
11410e60b35SPeter Crosthwaite 
115f1241144SPeter Crosthwaite /* 16MB per linear region */
116f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24
117f1241144SPeter Crosthwaite /* Bite off 4k chunks at a time */
118f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
119f1241144SPeter Crosthwaite 
120f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF
121f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE
122f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0
123f1241144SPeter Crosthwaite 
12408a9635bSNathan Rossi typedef enum {
12508a9635bSNathan Rossi     READ = 0x3,
12608a9635bSNathan Rossi     FAST_READ = 0xb,
12708a9635bSNathan Rossi     DOR = 0x3b,
12808a9635bSNathan Rossi     QOR = 0x6b,
12908a9635bSNathan Rossi     DIOR = 0xbb,
13008a9635bSNathan Rossi     QIOR = 0xeb,
13108a9635bSNathan Rossi 
13208a9635bSNathan Rossi     PP = 0x2,
13308a9635bSNathan Rossi     DPP = 0xa2,
13408a9635bSNathan Rossi     QPP = 0x32,
13508a9635bSNathan Rossi } FlashCMD;
13608a9635bSNathan Rossi 
13794befa45SPeter A. G. Crosthwaite typedef struct {
1386b91f015SPeter Crosthwaite     SysBusDevice parent_obj;
1396b91f015SPeter Crosthwaite 
14094befa45SPeter A. G. Crosthwaite     MemoryRegion iomem;
141f1241144SPeter Crosthwaite     MemoryRegion mmlqspi;
142f1241144SPeter Crosthwaite 
14394befa45SPeter A. G. Crosthwaite     qemu_irq irq;
14494befa45SPeter A. G. Crosthwaite     int irqline;
14594befa45SPeter A. G. Crosthwaite 
146f1241144SPeter Crosthwaite     uint8_t num_cs;
147f1241144SPeter Crosthwaite     uint8_t num_busses;
148f1241144SPeter Crosthwaite 
149f1241144SPeter Crosthwaite     uint8_t snoop_state;
150f1241144SPeter Crosthwaite     qemu_irq *cs_lines;
151f1241144SPeter Crosthwaite     SSIBus **spi;
15294befa45SPeter A. G. Crosthwaite 
15394befa45SPeter A. G. Crosthwaite     Fifo8 rx_fifo;
15494befa45SPeter A. G. Crosthwaite     Fifo8 tx_fifo;
15594befa45SPeter A. G. Crosthwaite 
156f1241144SPeter Crosthwaite     uint8_t num_txrx_bytes;
157f1241144SPeter Crosthwaite 
15894befa45SPeter A. G. Crosthwaite     uint32_t regs[R_MAX];
1596b91f015SPeter Crosthwaite } XilinxSPIPS;
1606b91f015SPeter Crosthwaite 
1616b91f015SPeter Crosthwaite typedef struct {
1626b91f015SPeter Crosthwaite     XilinxSPIPS parent_obj;
163f1241144SPeter Crosthwaite 
164b0b7ae62SPeter Crosthwaite     uint8_t lqspi_buf[LQSPI_CACHE_SIZE];
165f1241144SPeter Crosthwaite     hwaddr lqspi_cached_addr;
1666b91f015SPeter Crosthwaite } XilinxQSPIPS;
16794befa45SPeter A. G. Crosthwaite 
16810e60b35SPeter Crosthwaite typedef struct XilinxSPIPSClass {
16910e60b35SPeter Crosthwaite     SysBusDeviceClass parent_class;
17010e60b35SPeter Crosthwaite 
171b5cd9143SPeter Crosthwaite     const MemoryRegionOps *reg_ops;
172b5cd9143SPeter Crosthwaite 
17310e60b35SPeter Crosthwaite     uint32_t rx_fifo_size;
17410e60b35SPeter Crosthwaite     uint32_t tx_fifo_size;
17510e60b35SPeter Crosthwaite } XilinxSPIPSClass;
1766b91f015SPeter Crosthwaite 
1776b91f015SPeter Crosthwaite #define TYPE_XILINX_SPIPS "xlnx.ps7-spi"
1786b91f015SPeter Crosthwaite #define TYPE_XILINX_QSPIPS "xlnx.ps7-qspi"
179f8b9fe24SPeter Crosthwaite 
180f8b9fe24SPeter Crosthwaite #define XILINX_SPIPS(obj) \
181f8b9fe24SPeter Crosthwaite      OBJECT_CHECK(XilinxSPIPS, (obj), TYPE_XILINX_SPIPS)
18210e60b35SPeter Crosthwaite #define XILINX_SPIPS_CLASS(klass) \
18310e60b35SPeter Crosthwaite      OBJECT_CLASS_CHECK(XilinxSPIPSClass, (klass), TYPE_XILINX_SPIPS)
18410e60b35SPeter Crosthwaite #define XILINX_SPIPS_GET_CLASS(obj) \
18510e60b35SPeter Crosthwaite      OBJECT_GET_CLASS(XilinxSPIPSClass, (obj), TYPE_XILINX_SPIPS)
18610e60b35SPeter Crosthwaite 
1876b91f015SPeter Crosthwaite #define XILINX_QSPIPS(obj) \
1886b91f015SPeter Crosthwaite      OBJECT_CHECK(XilinxQSPIPS, (obj), TYPE_XILINX_QSPIPS)
189f8b9fe24SPeter Crosthwaite 
190f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s)
191f1241144SPeter Crosthwaite {
192e0891bd8SNathan Rossi     return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS &&
193e0891bd8SNathan Rossi             s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1;
194f1241144SPeter Crosthwaite }
195f1241144SPeter Crosthwaite 
196c4f08ffeSPeter Crosthwaite static inline bool xilinx_spips_cs_is_set(XilinxSPIPS *s, int i, int field)
197c4f08ffeSPeter Crosthwaite {
198c4f08ffeSPeter Crosthwaite     return ~field & (1 << i) && (s->regs[R_CONFIG] & MANUAL_CS
199c4f08ffeSPeter Crosthwaite                     || !fifo8_is_empty(&s->tx_fifo));
200c4f08ffeSPeter Crosthwaite }
201c4f08ffeSPeter Crosthwaite 
20294befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s)
20394befa45SPeter A. G. Crosthwaite {
204f1241144SPeter Crosthwaite     int i, j;
20594befa45SPeter A. G. Crosthwaite     bool found = false;
20694befa45SPeter A. G. Crosthwaite     int field = s->regs[R_CONFIG] >> CS_SHIFT;
20794befa45SPeter A. G. Crosthwaite 
208f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs; i++) {
209f1241144SPeter Crosthwaite         for (j = 0; j < num_effective_busses(s); j++) {
210f1241144SPeter Crosthwaite             int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE);
211f1241144SPeter Crosthwaite             int cs_to_set = (j * s->num_cs + i + upage) %
212f1241144SPeter Crosthwaite                                 (s->num_cs * s->num_busses);
213f1241144SPeter Crosthwaite 
214c4f08ffeSPeter Crosthwaite             if (xilinx_spips_cs_is_set(s, i, field) && !found) {
2154a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "selecting slave %d\n", i);
216f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 0);
21794befa45SPeter A. G. Crosthwaite             } else {
2184a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "deselecting slave %d\n", i);
219f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 1);
22094befa45SPeter A. G. Crosthwaite             }
22194befa45SPeter A. G. Crosthwaite         }
222c4f08ffeSPeter Crosthwaite         if (xilinx_spips_cs_is_set(s, i, field)) {
223f1241144SPeter Crosthwaite             found = true;
224f1241144SPeter Crosthwaite         }
225f1241144SPeter Crosthwaite     }
226f1241144SPeter Crosthwaite     if (!found) {
227f1241144SPeter Crosthwaite         s->snoop_state = SNOOP_CHECKING;
2284a5b6fa8SPeter Crosthwaite         DB_PRINT_L(1, "moving to snoop check state\n");
229f1241144SPeter Crosthwaite     }
23094befa45SPeter A. G. Crosthwaite }
23194befa45SPeter A. G. Crosthwaite 
23294befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s)
23394befa45SPeter A. G. Crosthwaite {
2343ea728d0SPeter Crosthwaite     if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) {
2353ea728d0SPeter Crosthwaite         return;
2363ea728d0SPeter Crosthwaite     }
23794befa45SPeter A. G. Crosthwaite     /* These are set/cleared as they occur */
23894befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW |
23994befa45SPeter A. G. Crosthwaite                                 IXR_TX_FIFO_MODE_FAIL);
24094befa45SPeter A. G. Crosthwaite     /* these are pure functions of fifo state, set them here */
24194befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] |=
24294befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) |
24394befa45SPeter A. G. Crosthwaite         (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) |
24494befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) |
24594befa45SPeter A. G. Crosthwaite         (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0);
24694befa45SPeter A. G. Crosthwaite     /* drive external interrupt pin */
24794befa45SPeter A. G. Crosthwaite     int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] &
24894befa45SPeter A. G. Crosthwaite                                                                 IXR_ALL);
24994befa45SPeter A. G. Crosthwaite     if (new_irqline != s->irqline) {
25094befa45SPeter A. G. Crosthwaite         s->irqline = new_irqline;
25194befa45SPeter A. G. Crosthwaite         qemu_set_irq(s->irq, s->irqline);
25294befa45SPeter A. G. Crosthwaite     }
25394befa45SPeter A. G. Crosthwaite }
25494befa45SPeter A. G. Crosthwaite 
25594befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d)
25694befa45SPeter A. G. Crosthwaite {
257f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(d);
25894befa45SPeter A. G. Crosthwaite 
25994befa45SPeter A. G. Crosthwaite     int i;
26094befa45SPeter A. G. Crosthwaite     for (i = 0; i < R_MAX; i++) {
26194befa45SPeter A. G. Crosthwaite         s->regs[i] = 0;
26294befa45SPeter A. G. Crosthwaite     }
26394befa45SPeter A. G. Crosthwaite 
26494befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
26594befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
26694befa45SPeter A. G. Crosthwaite     /* non zero resets */
26794befa45SPeter A. G. Crosthwaite     s->regs[R_CONFIG] |= MODEFAIL_GEN_EN;
26894befa45SPeter A. G. Crosthwaite     s->regs[R_SLAVE_IDLE_COUNT] = 0xFF;
26994befa45SPeter A. G. Crosthwaite     s->regs[R_TX_THRES] = 1;
27094befa45SPeter A. G. Crosthwaite     s->regs[R_RX_THRES] = 1;
27194befa45SPeter A. G. Crosthwaite     /* FIXME: move magic number definition somewhere sensible */
27294befa45SPeter A. G. Crosthwaite     s->regs[R_MOD_ID] = 0x01090106;
273f1241144SPeter Crosthwaite     s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET;
274f1241144SPeter Crosthwaite     s->snoop_state = SNOOP_CHECKING;
27594befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
27694befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
27794befa45SPeter A. G. Crosthwaite }
27894befa45SPeter A. G. Crosthwaite 
2799151da25SPeter Crosthwaite /* N way (num) in place bit striper. Lay out row wise bits (LSB to MSB)
2809151da25SPeter Crosthwaite  * column wise (from element 0 to N-1). num is the length of x, and dir
2819151da25SPeter Crosthwaite  * reverses the direction of the transform. Best illustrated by example:
2829151da25SPeter Crosthwaite  * Each digit in the below array is a single bit (num == 3):
2839151da25SPeter Crosthwaite  *
2849151da25SPeter Crosthwaite  * {{ 76543210, }  ----- stripe (dir == false) -----> {{ FCheb630, }
2859151da25SPeter Crosthwaite  *  { hgfedcba, }                                      { GDAfc741, }
2869151da25SPeter Crosthwaite  *  { HGFEDCBA, }} <---- upstripe (dir == true) -----  { HEBgda52, }}
2879151da25SPeter Crosthwaite  */
2889151da25SPeter Crosthwaite 
2899151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir)
2909151da25SPeter Crosthwaite {
2919151da25SPeter Crosthwaite     uint8_t r[num];
2929151da25SPeter Crosthwaite     memset(r, 0, sizeof(uint8_t) * num);
2939151da25SPeter Crosthwaite     int idx[2] = {0, 0};
2949151da25SPeter Crosthwaite     int bit[2] = {0, 0};
2959151da25SPeter Crosthwaite     int d = dir;
2969151da25SPeter Crosthwaite 
2979151da25SPeter Crosthwaite     for (idx[0] = 0; idx[0] < num; ++idx[0]) {
2989151da25SPeter Crosthwaite         for (bit[0] = 0; bit[0] < 8; ++bit[0]) {
2999151da25SPeter Crosthwaite             r[idx[d]] |= x[idx[!d]] & 1 << bit[!d] ? 1 << bit[d] : 0;
3009151da25SPeter Crosthwaite             idx[1] = (idx[1] + 1) % num;
3019151da25SPeter Crosthwaite             if (!idx[1]) {
3029151da25SPeter Crosthwaite                 bit[1]++;
3039151da25SPeter Crosthwaite             }
3049151da25SPeter Crosthwaite         }
3059151da25SPeter Crosthwaite     }
3069151da25SPeter Crosthwaite     memcpy(x, r, sizeof(uint8_t) * num);
3079151da25SPeter Crosthwaite }
3089151da25SPeter Crosthwaite 
30994befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s)
31094befa45SPeter A. G. Crosthwaite {
3114a5b6fa8SPeter Crosthwaite     int debug_level = 0;
3124a5b6fa8SPeter Crosthwaite 
31394befa45SPeter A. G. Crosthwaite     for (;;) {
314f1241144SPeter Crosthwaite         int i;
315f1241144SPeter Crosthwaite         uint8_t tx = 0;
3169151da25SPeter Crosthwaite         uint8_t tx_rx[num_effective_busses(s)];
31794befa45SPeter A. G. Crosthwaite 
31894befa45SPeter A. G. Crosthwaite         if (fifo8_is_empty(&s->tx_fifo)) {
3193ea728d0SPeter Crosthwaite             if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) {
32094befa45SPeter A. G. Crosthwaite                 s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW;
3213ea728d0SPeter Crosthwaite             }
322f1241144SPeter Crosthwaite             xilinx_spips_update_ixr(s);
323f1241144SPeter Crosthwaite             return;
3249151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
3259151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3269151da25SPeter Crosthwaite                 tx_rx[i] = fifo8_pop(&s->tx_fifo);
3279151da25SPeter Crosthwaite             }
3289151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), false);
32994befa45SPeter A. G. Crosthwaite         } else {
330f1241144SPeter Crosthwaite             tx = fifo8_pop(&s->tx_fifo);
3319151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3329151da25SPeter Crosthwaite                 tx_rx[i] = tx;
33394befa45SPeter A. G. Crosthwaite             }
334f1241144SPeter Crosthwaite         }
3359151da25SPeter Crosthwaite 
3369151da25SPeter Crosthwaite         for (i = 0; i < num_effective_busses(s); ++i) {
3374a5b6fa8SPeter Crosthwaite             DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]);
3389151da25SPeter Crosthwaite             tx_rx[i] = ssi_transfer(s->spi[i], (uint32_t)tx_rx[i]);
3394a5b6fa8SPeter Crosthwaite             DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]);
3409151da25SPeter Crosthwaite         }
3419151da25SPeter Crosthwaite 
34294befa45SPeter A. G. Crosthwaite         if (fifo8_is_full(&s->rx_fifo)) {
34394befa45SPeter A. G. Crosthwaite             s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW;
3444a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "rx FIFO overflow");
3459151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
3469151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), true);
3479151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3489151da25SPeter Crosthwaite                 fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]);
3499151da25SPeter Crosthwaite             }
35094befa45SPeter A. G. Crosthwaite         } else {
3519151da25SPeter Crosthwaite            fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]);
352f1241144SPeter Crosthwaite         }
353f1241144SPeter Crosthwaite 
3544a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "initial snoop state: %x\n",
3554a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
356f1241144SPeter Crosthwaite         switch (s->snoop_state) {
357f1241144SPeter Crosthwaite         case (SNOOP_CHECKING):
358f1241144SPeter Crosthwaite             switch (tx) { /* new instruction code */
35908a9635bSNathan Rossi             case READ: /* 3 address bytes, no dummy bytes/cycles */
36008a9635bSNathan Rossi             case PP:
36108a9635bSNathan Rossi             case DPP:
36208a9635bSNathan Rossi             case QPP:
36308a9635bSNathan Rossi                 s->snoop_state = 3;
36408a9635bSNathan Rossi                 break;
36508a9635bSNathan Rossi             case FAST_READ: /* 3 address bytes, 1 dummy byte */
36608a9635bSNathan Rossi             case DOR:
36708a9635bSNathan Rossi             case QOR:
36808a9635bSNathan Rossi             case DIOR: /* FIXME: these vary between vendor - set to spansion */
369f1241144SPeter Crosthwaite                 s->snoop_state = 4;
370f1241144SPeter Crosthwaite                 break;
37108a9635bSNathan Rossi             case QIOR: /* 3 address bytes, 2 dummy bytes */
372f1241144SPeter Crosthwaite                 s->snoop_state = 6;
373f1241144SPeter Crosthwaite                 break;
374f1241144SPeter Crosthwaite             default:
375f1241144SPeter Crosthwaite                 s->snoop_state = SNOOP_NONE;
376f1241144SPeter Crosthwaite             }
377f1241144SPeter Crosthwaite             break;
378f1241144SPeter Crosthwaite         case (SNOOP_STRIPING):
379f1241144SPeter Crosthwaite         case (SNOOP_NONE):
3804a5b6fa8SPeter Crosthwaite             /* Once we hit the boring stuff - squelch debug noise */
3814a5b6fa8SPeter Crosthwaite             if (!debug_level) {
3824a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "squelching debug info ....\n");
3834a5b6fa8SPeter Crosthwaite                 debug_level = 1;
3844a5b6fa8SPeter Crosthwaite             }
385f1241144SPeter Crosthwaite             break;
386f1241144SPeter Crosthwaite         default:
387f1241144SPeter Crosthwaite             s->snoop_state--;
388f1241144SPeter Crosthwaite         }
3894a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "final snoop state: %x\n",
3904a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
391f1241144SPeter Crosthwaite     }
392f1241144SPeter Crosthwaite }
393f1241144SPeter Crosthwaite 
394b0b7ae62SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint8_t *value, int max)
395f1241144SPeter Crosthwaite {
396f1241144SPeter Crosthwaite     int i;
397f1241144SPeter Crosthwaite 
398f1241144SPeter Crosthwaite     for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) {
399b0b7ae62SPeter Crosthwaite         value[i] = fifo8_pop(&s->rx_fifo);
400f1241144SPeter Crosthwaite     }
40194befa45SPeter A. G. Crosthwaite }
40294befa45SPeter A. G. Crosthwaite 
403a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr,
40494befa45SPeter A. G. Crosthwaite                                                         unsigned size)
40594befa45SPeter A. G. Crosthwaite {
40694befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
40794befa45SPeter A. G. Crosthwaite     uint32_t mask = ~0;
40894befa45SPeter A. G. Crosthwaite     uint32_t ret;
409b0b7ae62SPeter Crosthwaite     uint8_t rx_buf[4];
41094befa45SPeter A. G. Crosthwaite 
41194befa45SPeter A. G. Crosthwaite     addr >>= 2;
41294befa45SPeter A. G. Crosthwaite     switch (addr) {
41394befa45SPeter A. G. Crosthwaite     case R_CONFIG:
4142133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
41594befa45SPeter A. G. Crosthwaite         break;
41694befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
41787920b44SPeter Crosthwaite         ret = s->regs[addr] & IXR_ALL;
41887920b44SPeter Crosthwaite         s->regs[addr] = 0;
4194a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
42087920b44SPeter Crosthwaite         return ret;
42194befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
42294befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
42394befa45SPeter A. G. Crosthwaite         break;
42494befa45SPeter A. G. Crosthwaite     case  R_EN:
42594befa45SPeter A. G. Crosthwaite         mask = 0x1;
42694befa45SPeter A. G. Crosthwaite         break;
42794befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
42894befa45SPeter A. G. Crosthwaite         mask = 0xFF;
42994befa45SPeter A. G. Crosthwaite         break;
43094befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
43194befa45SPeter A. G. Crosthwaite         mask = 0x01FFFFFF;
43294befa45SPeter A. G. Crosthwaite         break;
43394befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
43494befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
43594befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
43694befa45SPeter A. G. Crosthwaite         mask = 0;
43794befa45SPeter A. G. Crosthwaite         break;
43894befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
439b0b7ae62SPeter Crosthwaite         memset(rx_buf, 0, sizeof(rx_buf));
440b0b7ae62SPeter Crosthwaite         rx_data_bytes(s, rx_buf, s->num_txrx_bytes);
441b0b7ae62SPeter Crosthwaite         ret = s->regs[R_CONFIG] & ENDIAN ? cpu_to_be32(*(uint32_t *)rx_buf)
442b0b7ae62SPeter Crosthwaite                         : cpu_to_le32(*(uint32_t *)rx_buf);
4434a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
44494befa45SPeter A. G. Crosthwaite         xilinx_spips_update_ixr(s);
44594befa45SPeter A. G. Crosthwaite         return ret;
44694befa45SPeter A. G. Crosthwaite     }
4474a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4,
4484a5b6fa8SPeter Crosthwaite                s->regs[addr] & mask);
44994befa45SPeter A. G. Crosthwaite     return s->regs[addr] & mask;
45094befa45SPeter A. G. Crosthwaite 
45194befa45SPeter A. G. Crosthwaite }
45294befa45SPeter A. G. Crosthwaite 
453f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num)
454f1241144SPeter Crosthwaite {
455f1241144SPeter Crosthwaite     int i;
456f1241144SPeter Crosthwaite     for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) {
457f1241144SPeter Crosthwaite         if (s->regs[R_CONFIG] & ENDIAN) {
458f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24));
459f1241144SPeter Crosthwaite             value <<= 8;
460f1241144SPeter Crosthwaite         } else {
461f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)value);
462f1241144SPeter Crosthwaite             value >>= 8;
463f1241144SPeter Crosthwaite         }
464f1241144SPeter Crosthwaite     }
465f1241144SPeter Crosthwaite }
466f1241144SPeter Crosthwaite 
467a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr,
46894befa45SPeter A. G. Crosthwaite                                         uint64_t value, unsigned size)
46994befa45SPeter A. G. Crosthwaite {
47094befa45SPeter A. G. Crosthwaite     int mask = ~0;
47194befa45SPeter A. G. Crosthwaite     int man_start_com = 0;
47294befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
47394befa45SPeter A. G. Crosthwaite 
4744a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value);
47594befa45SPeter A. G. Crosthwaite     addr >>= 2;
47694befa45SPeter A. G. Crosthwaite     switch (addr) {
47794befa45SPeter A. G. Crosthwaite     case R_CONFIG:
4782133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
47994befa45SPeter A. G. Crosthwaite         if (value & MAN_START_COM) {
48094befa45SPeter A. G. Crosthwaite             man_start_com = 1;
48194befa45SPeter A. G. Crosthwaite         }
48294befa45SPeter A. G. Crosthwaite         break;
48394befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
48494befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
48594befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_STATUS] &= ~(mask & value);
48694befa45SPeter A. G. Crosthwaite         goto no_reg_update;
48794befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
48894befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
48994befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] &= ~(mask & value);
49094befa45SPeter A. G. Crosthwaite         goto no_reg_update;
49194befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
49294befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
49394befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] |= mask & value;
49494befa45SPeter A. G. Crosthwaite         goto no_reg_update;
49594befa45SPeter A. G. Crosthwaite     case R_EN:
49694befa45SPeter A. G. Crosthwaite         mask = 0x1;
49794befa45SPeter A. G. Crosthwaite         break;
49894befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
49994befa45SPeter A. G. Crosthwaite         mask = 0xFF;
50094befa45SPeter A. G. Crosthwaite         break;
50194befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
50294befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
50394befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
50494befa45SPeter A. G. Crosthwaite         mask = 0;
50594befa45SPeter A. G. Crosthwaite         break;
50694befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
507f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes);
508f1241144SPeter Crosthwaite         goto no_reg_update;
509f1241144SPeter Crosthwaite     case R_TXD1:
510f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 1);
511f1241144SPeter Crosthwaite         goto no_reg_update;
512f1241144SPeter Crosthwaite     case R_TXD2:
513f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 2);
514f1241144SPeter Crosthwaite         goto no_reg_update;
515f1241144SPeter Crosthwaite     case R_TXD3:
516f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 3);
51794befa45SPeter A. G. Crosthwaite         goto no_reg_update;
51894befa45SPeter A. G. Crosthwaite     }
51994befa45SPeter A. G. Crosthwaite     s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask);
52094befa45SPeter A. G. Crosthwaite no_reg_update:
521c4f08ffeSPeter Crosthwaite     xilinx_spips_update_cs_lines(s);
522e100f3beSPeter Crosthwaite     if ((man_start_com && s->regs[R_CONFIG] & MAN_START_EN) ||
523e100f3beSPeter Crosthwaite             (fifo8_is_empty(&s->tx_fifo) && s->regs[R_CONFIG] & MAN_START_EN)) {
52494befa45SPeter A. G. Crosthwaite         xilinx_spips_flush_txfifo(s);
52594befa45SPeter A. G. Crosthwaite     }
52694befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
527c4f08ffeSPeter Crosthwaite     xilinx_spips_update_ixr(s);
52894befa45SPeter A. G. Crosthwaite }
52994befa45SPeter A. G. Crosthwaite 
53094befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = {
53194befa45SPeter A. G. Crosthwaite     .read = xilinx_spips_read,
53294befa45SPeter A. G. Crosthwaite     .write = xilinx_spips_write,
53394befa45SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
53494befa45SPeter A. G. Crosthwaite };
53594befa45SPeter A. G. Crosthwaite 
536b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr,
537b5cd9143SPeter Crosthwaite                                 uint64_t value, unsigned size)
538b5cd9143SPeter Crosthwaite {
539b5cd9143SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
540b5cd9143SPeter Crosthwaite 
541b5cd9143SPeter Crosthwaite     xilinx_spips_write(opaque, addr, value, size);
542b5cd9143SPeter Crosthwaite     addr >>= 2;
543b5cd9143SPeter Crosthwaite 
544b5cd9143SPeter Crosthwaite     if (addr == R_LQSPI_CFG) {
545b5cd9143SPeter Crosthwaite         q->lqspi_cached_addr = ~0ULL;
546b5cd9143SPeter Crosthwaite     }
547b5cd9143SPeter Crosthwaite }
548b5cd9143SPeter Crosthwaite 
549b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = {
550b5cd9143SPeter Crosthwaite     .read = xilinx_spips_read,
551b5cd9143SPeter Crosthwaite     .write = xilinx_qspips_write,
552b5cd9143SPeter Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
553b5cd9143SPeter Crosthwaite };
554b5cd9143SPeter Crosthwaite 
555f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
556f1241144SPeter Crosthwaite 
557f1241144SPeter Crosthwaite static uint64_t
558f1241144SPeter Crosthwaite lqspi_read(void *opaque, hwaddr addr, unsigned int size)
559f1241144SPeter Crosthwaite {
560f1241144SPeter Crosthwaite     int i;
5616b91f015SPeter Crosthwaite     XilinxQSPIPS *q = opaque;
562f1241144SPeter Crosthwaite     XilinxSPIPS *s = opaque;
563abef5fa6SPeter Crosthwaite     uint32_t ret;
564f1241144SPeter Crosthwaite 
5656b91f015SPeter Crosthwaite     if (addr >= q->lqspi_cached_addr &&
5666b91f015SPeter Crosthwaite             addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
567b0b7ae62SPeter Crosthwaite         uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
568b0b7ae62SPeter Crosthwaite         ret = cpu_to_le32(*(uint32_t *)retp);
5694a5b6fa8SPeter Crosthwaite         DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr,
5704a5b6fa8SPeter Crosthwaite                    (unsigned)ret);
571abef5fa6SPeter Crosthwaite         return ret;
572f1241144SPeter Crosthwaite     } else {
573f1241144SPeter Crosthwaite         int flash_addr = (addr / num_effective_busses(s));
574f1241144SPeter Crosthwaite         int slave = flash_addr >> LQSPI_ADDRESS_BITS;
575f1241144SPeter Crosthwaite         int cache_entry = 0;
57615408b42SPeter Crosthwaite         uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE;
57715408b42SPeter Crosthwaite 
57815408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
57915408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0;
580f1241144SPeter Crosthwaite 
5814a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]);
582f1241144SPeter Crosthwaite 
583f1241144SPeter Crosthwaite         fifo8_reset(&s->tx_fifo);
584f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
585f1241144SPeter Crosthwaite 
586f1241144SPeter Crosthwaite         /* instruction */
5874a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read instruction: %02x\n",
5884a5b6fa8SPeter Crosthwaite                    (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] &
5894a5b6fa8SPeter Crosthwaite                                        LQSPI_CFG_INST_CODE));
590f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE);
591f1241144SPeter Crosthwaite         /* read address */
5924a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read address %06x\n", flash_addr);
593f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16));
594f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8));
595f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)flash_addr);
596f1241144SPeter Crosthwaite         /* mode bits */
597f1241144SPeter Crosthwaite         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) {
598f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG],
599f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_SHIFT,
600f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_WIDTH));
601f1241144SPeter Crosthwaite         }
602f1241144SPeter Crosthwaite         /* dummy bytes */
603f1241144SPeter Crosthwaite         for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT,
604f1241144SPeter Crosthwaite                                    LQSPI_CFG_DUMMY_WIDTH)); ++i) {
6054a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "pushing dummy byte\n");
606f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, 0);
607f1241144SPeter Crosthwaite         }
608c4f08ffeSPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
609f1241144SPeter Crosthwaite         xilinx_spips_flush_txfifo(s);
610f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
611f1241144SPeter Crosthwaite 
6124a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "starting QSPI data read\n");
613f1241144SPeter Crosthwaite 
614b0b7ae62SPeter Crosthwaite         while (cache_entry < LQSPI_CACHE_SIZE) {
615b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
616b0b7ae62SPeter Crosthwaite                 tx_data_bytes(s, 0, 1);
617a66418f6SPeter Crosthwaite             }
618f1241144SPeter Crosthwaite             xilinx_spips_flush_txfifo(s);
619b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
620b0b7ae62SPeter Crosthwaite                 rx_data_bytes(s, &q->lqspi_buf[cache_entry++], 1);
621a66418f6SPeter Crosthwaite             }
622f1241144SPeter Crosthwaite         }
623f1241144SPeter Crosthwaite 
62415408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
62515408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= u_page_save;
626f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
627f1241144SPeter Crosthwaite 
628b0b7ae62SPeter Crosthwaite         q->lqspi_cached_addr = flash_addr * num_effective_busses(s);
629f1241144SPeter Crosthwaite         return lqspi_read(opaque, addr, size);
630f1241144SPeter Crosthwaite     }
631f1241144SPeter Crosthwaite }
632f1241144SPeter Crosthwaite 
633f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = {
634f1241144SPeter Crosthwaite     .read = lqspi_read,
635f1241144SPeter Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
636f1241144SPeter Crosthwaite     .valid = {
637b0b7ae62SPeter Crosthwaite         .min_access_size = 1,
638f1241144SPeter Crosthwaite         .max_access_size = 4
639f1241144SPeter Crosthwaite     }
640f1241144SPeter Crosthwaite };
641f1241144SPeter Crosthwaite 
642f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp)
64394befa45SPeter A. G. Crosthwaite {
644f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
645f8b9fe24SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
64610e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s);
64794befa45SPeter A. G. Crosthwaite     int i;
64894befa45SPeter A. G. Crosthwaite 
6494a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized spips\n");
65094befa45SPeter A. G. Crosthwaite 
651f1241144SPeter Crosthwaite     s->spi = g_new(SSIBus *, s->num_busses);
652f1241144SPeter Crosthwaite     for (i = 0; i < s->num_busses; ++i) {
653f1241144SPeter Crosthwaite         char bus_name[16];
654f1241144SPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
655f8b9fe24SPeter Crosthwaite         s->spi[i] = ssi_create_bus(dev, bus_name);
656f1241144SPeter Crosthwaite     }
657b4ae3cfaSPeter Crosthwaite 
6582790cd91SPeter Crosthwaite     s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses);
659f1241144SPeter Crosthwaite     ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[0]);
660f1241144SPeter Crosthwaite     ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[1]);
661f8b9fe24SPeter Crosthwaite     sysbus_init_irq(sbd, &s->irq);
662f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs * s->num_busses; ++i) {
663f8b9fe24SPeter Crosthwaite         sysbus_init_irq(sbd, &s->cs_lines[i]);
66494befa45SPeter A. G. Crosthwaite     }
66594befa45SPeter A. G. Crosthwaite 
66629776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s,
66729776739SPaolo Bonzini                           "spi", R_MAX*4);
668f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->iomem);
66994befa45SPeter A. G. Crosthwaite 
6706b91f015SPeter Crosthwaite     s->irqline = -1;
6716b91f015SPeter Crosthwaite 
67210e60b35SPeter Crosthwaite     fifo8_create(&s->rx_fifo, xsc->rx_fifo_size);
67310e60b35SPeter Crosthwaite     fifo8_create(&s->tx_fifo, xsc->tx_fifo_size);
6746b91f015SPeter Crosthwaite }
6756b91f015SPeter Crosthwaite 
6766b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp)
6776b91f015SPeter Crosthwaite {
6786b91f015SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
6796b91f015SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(dev);
6806b91f015SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
6816b91f015SPeter Crosthwaite 
6824a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized qspips\n");
6836b91f015SPeter Crosthwaite 
6846b91f015SPeter Crosthwaite     s->num_busses = 2;
6856b91f015SPeter Crosthwaite     s->num_cs = 2;
6866b91f015SPeter Crosthwaite     s->num_txrx_bytes = 4;
6876b91f015SPeter Crosthwaite 
6886b91f015SPeter Crosthwaite     xilinx_spips_realize(dev, errp);
68929776739SPaolo Bonzini     memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi",
690f1241144SPeter Crosthwaite                           (1 << LQSPI_ADDRESS_BITS) * 2);
691f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->mmlqspi);
692f1241144SPeter Crosthwaite 
6936b91f015SPeter Crosthwaite     q->lqspi_cached_addr = ~0ULL;
69494befa45SPeter A. G. Crosthwaite }
69594befa45SPeter A. G. Crosthwaite 
69694befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id)
69794befa45SPeter A. G. Crosthwaite {
69894befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr((XilinxSPIPS *)opaque);
69994befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque);
70094befa45SPeter A. G. Crosthwaite     return 0;
70194befa45SPeter A. G. Crosthwaite }
70294befa45SPeter A. G. Crosthwaite 
70394befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = {
70494befa45SPeter A. G. Crosthwaite     .name = "xilinx_spips",
705f1241144SPeter Crosthwaite     .version_id = 2,
706f1241144SPeter Crosthwaite     .minimum_version_id = 2,
707f1241144SPeter Crosthwaite     .minimum_version_id_old = 2,
70894befa45SPeter A. G. Crosthwaite     .post_load = xilinx_spips_post_load,
70994befa45SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
71094befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(tx_fifo, XilinxSPIPS),
71194befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(rx_fifo, XilinxSPIPS),
71294befa45SPeter A. G. Crosthwaite         VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, R_MAX),
713f1241144SPeter Crosthwaite         VMSTATE_UINT8(snoop_state, XilinxSPIPS),
71494befa45SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
71594befa45SPeter A. G. Crosthwaite     }
71694befa45SPeter A. G. Crosthwaite };
71794befa45SPeter A. G. Crosthwaite 
718f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = {
719f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1),
720f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4),
721f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1),
722f1241144SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST(),
723f1241144SPeter Crosthwaite };
7246b91f015SPeter Crosthwaite 
7256b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data)
7266b91f015SPeter Crosthwaite {
7276b91f015SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
72810e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
7296b91f015SPeter Crosthwaite 
7306b91f015SPeter Crosthwaite     dc->realize = xilinx_qspips_realize;
731b5cd9143SPeter Crosthwaite     xsc->reg_ops = &qspips_ops;
73210e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A_Q;
73310e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A_Q;
7346b91f015SPeter Crosthwaite }
7356b91f015SPeter Crosthwaite 
73694befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data)
73794befa45SPeter A. G. Crosthwaite {
73894befa45SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
73910e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
74094befa45SPeter A. G. Crosthwaite 
741f8b9fe24SPeter Crosthwaite     dc->realize = xilinx_spips_realize;
74294befa45SPeter A. G. Crosthwaite     dc->reset = xilinx_spips_reset;
743f1241144SPeter Crosthwaite     dc->props = xilinx_spips_properties;
74494befa45SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_xilinx_spips;
74510e60b35SPeter Crosthwaite 
746b5cd9143SPeter Crosthwaite     xsc->reg_ops = &spips_ops;
74710e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A;
74810e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A;
74994befa45SPeter A. G. Crosthwaite }
75094befa45SPeter A. G. Crosthwaite 
75194befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = {
752f8b9fe24SPeter Crosthwaite     .name  = TYPE_XILINX_SPIPS,
75394befa45SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
75494befa45SPeter A. G. Crosthwaite     .instance_size  = sizeof(XilinxSPIPS),
75594befa45SPeter A. G. Crosthwaite     .class_init = xilinx_spips_class_init,
75610e60b35SPeter Crosthwaite     .class_size = sizeof(XilinxSPIPSClass),
75794befa45SPeter A. G. Crosthwaite };
75894befa45SPeter A. G. Crosthwaite 
7596b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = {
7606b91f015SPeter Crosthwaite     .name  = TYPE_XILINX_QSPIPS,
7616b91f015SPeter Crosthwaite     .parent = TYPE_XILINX_SPIPS,
7626b91f015SPeter Crosthwaite     .instance_size  = sizeof(XilinxQSPIPS),
7636b91f015SPeter Crosthwaite     .class_init = xilinx_qspips_class_init,
7646b91f015SPeter Crosthwaite };
7656b91f015SPeter Crosthwaite 
76694befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void)
76794befa45SPeter A. G. Crosthwaite {
76894befa45SPeter A. G. Crosthwaite     type_register_static(&xilinx_spips_info);
7696b91f015SPeter Crosthwaite     type_register_static(&xilinx_qspips_info);
77094befa45SPeter A. G. Crosthwaite }
77194befa45SPeter A. G. Crosthwaite 
77294befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types)
773