xref: /qemu/hw/ssi/xilinx_spips.c (revision c3725b8549dba4b47d17672654ca5a19a8281dfb)
194befa45SPeter A. G. Crosthwaite /*
294befa45SPeter A. G. Crosthwaite  * QEMU model of the Xilinx Zynq SPI controller
394befa45SPeter A. G. Crosthwaite  *
494befa45SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A. G. Crosthwaite
594befa45SPeter A. G. Crosthwaite  *
694befa45SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
794befa45SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
894befa45SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
994befa45SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1094befa45SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
1194befa45SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
1294befa45SPeter A. G. Crosthwaite  *
1394befa45SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
1494befa45SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
1594befa45SPeter A. G. Crosthwaite  *
1694befa45SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1794befa45SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1894befa45SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1994befa45SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2094befa45SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2194befa45SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2294befa45SPeter A. G. Crosthwaite  * THE SOFTWARE.
2394befa45SPeter A. G. Crosthwaite  */
2494befa45SPeter A. G. Crosthwaite 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
279c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2883c9f4caSPaolo Bonzini #include "hw/ptimer.h"
291de7afc9SPaolo Bonzini #include "qemu/log.h"
301de7afc9SPaolo Bonzini #include "qemu/bitops.h"
316363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h"
3283c3a1f6SKONRAD Frederic #include "qapi/error.h"
3383c3a1f6SKONRAD Frederic #include "migration/blocker.h"
3494befa45SPeter A. G. Crosthwaite 
354a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG
364a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0
374a5b6fa8SPeter Crosthwaite #endif
384a5b6fa8SPeter Crosthwaite 
394a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \
404a5b6fa8SPeter Crosthwaite     if (XILINX_SPIPS_ERR_DEBUG > (level)) { \
4194befa45SPeter A. G. Crosthwaite         fprintf(stderr,  ": %s: ", __func__); \
4294befa45SPeter A. G. Crosthwaite         fprintf(stderr, ## __VA_ARGS__); \
434a5b6fa8SPeter Crosthwaite     } \
4494befa45SPeter A. G. Crosthwaite } while (0);
4594befa45SPeter A. G. Crosthwaite 
4694befa45SPeter A. G. Crosthwaite /* config register */
4794befa45SPeter A. G. Crosthwaite #define R_CONFIG            (0x00 / 4)
48c8f8f9fbSPeter Maydell #define IFMODE              (1U << 31)
49f1241144SPeter Crosthwaite #define ENDIAN              (1 << 26)
5094befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN     (1 << 17)
5194befa45SPeter A. G. Crosthwaite #define MAN_START_COM       (1 << 16)
5294befa45SPeter A. G. Crosthwaite #define MAN_START_EN        (1 << 15)
5394befa45SPeter A. G. Crosthwaite #define MANUAL_CS           (1 << 14)
5494befa45SPeter A. G. Crosthwaite #define CS                  (0xF << 10)
5594befa45SPeter A. G. Crosthwaite #define CS_SHIFT            (10)
5694befa45SPeter A. G. Crosthwaite #define PERI_SEL            (1 << 9)
5794befa45SPeter A. G. Crosthwaite #define REF_CLK             (1 << 8)
5894befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH          (3 << 6)
5994befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV       (7 << 3)
6094befa45SPeter A. G. Crosthwaite #define CLK_PH              (1 << 2)
6194befa45SPeter A. G. Crosthwaite #define CLK_POL             (1 << 1)
6294befa45SPeter A. G. Crosthwaite #define MODE_SEL            (1 << 0)
632133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD       (0x7bf40000)
6494befa45SPeter A. G. Crosthwaite 
6594befa45SPeter A. G. Crosthwaite /* interrupt mechanism */
6694befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS       (0x04 / 4)
6794befa45SPeter A. G. Crosthwaite #define R_INTR_EN           (0x08 / 4)
6894befa45SPeter A. G. Crosthwaite #define R_INTR_DIS          (0x0C / 4)
6994befa45SPeter A. G. Crosthwaite #define R_INTR_MASK         (0x10 / 4)
7094befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW   (1 << 6)
7194befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL        (1 << 5)
7294befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY   (1 << 4)
7394befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL        (1 << 3)
7494befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL    (1 << 2)
7594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL   (1 << 1)
7694befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW    (1 << 0)
7794befa45SPeter A. G. Crosthwaite #define IXR_ALL                 ((IXR_TX_FIFO_UNDERFLOW<<1)-1)
7894befa45SPeter A. G. Crosthwaite 
7994befa45SPeter A. G. Crosthwaite #define R_EN                (0x14 / 4)
8094befa45SPeter A. G. Crosthwaite #define R_DELAY             (0x18 / 4)
8194befa45SPeter A. G. Crosthwaite #define R_TX_DATA           (0x1C / 4)
8294befa45SPeter A. G. Crosthwaite #define R_RX_DATA           (0x20 / 4)
8394befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT  (0x24 / 4)
8494befa45SPeter A. G. Crosthwaite #define R_TX_THRES          (0x28 / 4)
8594befa45SPeter A. G. Crosthwaite #define R_RX_THRES          (0x2C / 4)
86f1241144SPeter Crosthwaite #define R_TXD1              (0x80 / 4)
87f1241144SPeter Crosthwaite #define R_TXD2              (0x84 / 4)
88f1241144SPeter Crosthwaite #define R_TXD3              (0x88 / 4)
89f1241144SPeter Crosthwaite 
90f1241144SPeter Crosthwaite #define R_LQSPI_CFG         (0xa0 / 4)
91f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET       0x03A002EB
92c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE       (1U << 31)
93f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM       (1 << 30)
94f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS       (1 << 30)
95f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE        (1 << 28)
96f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN       (1 << 25)
97f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH    8
98f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT    16
99f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH   3
100f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT   8
101f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE     0xFF
102f1241144SPeter Crosthwaite 
103f1241144SPeter Crosthwaite #define R_LQSPI_STS         (0xA4 / 4)
104f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD      (1 << 1)
105f1241144SPeter Crosthwaite 
10694befa45SPeter A. G. Crosthwaite #define R_MOD_ID            (0xFC / 4)
10794befa45SPeter A. G. Crosthwaite 
10894befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */
10994befa45SPeter A. G. Crosthwaite #define RXFF_A          32
11094befa45SPeter A. G. Crosthwaite #define TXFF_A          32
11194befa45SPeter A. G. Crosthwaite 
11210e60b35SPeter Crosthwaite #define RXFF_A_Q          (64 * 4)
11310e60b35SPeter Crosthwaite #define TXFF_A_Q          (64 * 4)
11410e60b35SPeter Crosthwaite 
115f1241144SPeter Crosthwaite /* 16MB per linear region */
116f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24
117f1241144SPeter Crosthwaite 
118f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF
119f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE
120f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0
121f1241144SPeter Crosthwaite 
122f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s)
123f1241144SPeter Crosthwaite {
124e0891bd8SNathan Rossi     return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS &&
125e0891bd8SNathan Rossi             s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1;
126f1241144SPeter Crosthwaite }
127f1241144SPeter Crosthwaite 
128c4f08ffeSPeter Crosthwaite static inline bool xilinx_spips_cs_is_set(XilinxSPIPS *s, int i, int field)
129c4f08ffeSPeter Crosthwaite {
130c4f08ffeSPeter Crosthwaite     return ~field & (1 << i) && (s->regs[R_CONFIG] & MANUAL_CS
131c4f08ffeSPeter Crosthwaite                     || !fifo8_is_empty(&s->tx_fifo));
132c4f08ffeSPeter Crosthwaite }
133c4f08ffeSPeter Crosthwaite 
13494befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s)
13594befa45SPeter A. G. Crosthwaite {
136f1241144SPeter Crosthwaite     int i, j;
13794befa45SPeter A. G. Crosthwaite     bool found = false;
13894befa45SPeter A. G. Crosthwaite     int field = s->regs[R_CONFIG] >> CS_SHIFT;
13994befa45SPeter A. G. Crosthwaite 
140f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs; i++) {
141f1241144SPeter Crosthwaite         for (j = 0; j < num_effective_busses(s); j++) {
142f1241144SPeter Crosthwaite             int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE);
143f1241144SPeter Crosthwaite             int cs_to_set = (j * s->num_cs + i + upage) %
144f1241144SPeter Crosthwaite                                 (s->num_cs * s->num_busses);
145f1241144SPeter Crosthwaite 
146c4f08ffeSPeter Crosthwaite             if (xilinx_spips_cs_is_set(s, i, field) && !found) {
1474a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "selecting slave %d\n", i);
148f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 0);
14994befa45SPeter A. G. Crosthwaite             } else {
1504a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "deselecting slave %d\n", i);
151f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 1);
15294befa45SPeter A. G. Crosthwaite             }
15394befa45SPeter A. G. Crosthwaite         }
154c4f08ffeSPeter Crosthwaite         if (xilinx_spips_cs_is_set(s, i, field)) {
155f1241144SPeter Crosthwaite             found = true;
156f1241144SPeter Crosthwaite         }
157f1241144SPeter Crosthwaite     }
158f1241144SPeter Crosthwaite     if (!found) {
159f1241144SPeter Crosthwaite         s->snoop_state = SNOOP_CHECKING;
1604a5b6fa8SPeter Crosthwaite         DB_PRINT_L(1, "moving to snoop check state\n");
161f1241144SPeter Crosthwaite     }
16294befa45SPeter A. G. Crosthwaite }
16394befa45SPeter A. G. Crosthwaite 
16494befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s)
16594befa45SPeter A. G. Crosthwaite {
1663ea728d0SPeter Crosthwaite     if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) {
1673ea728d0SPeter Crosthwaite         return;
1683ea728d0SPeter Crosthwaite     }
16994befa45SPeter A. G. Crosthwaite     /* These are set/cleared as they occur */
17094befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW |
17194befa45SPeter A. G. Crosthwaite                                 IXR_TX_FIFO_MODE_FAIL);
17294befa45SPeter A. G. Crosthwaite     /* these are pure functions of fifo state, set them here */
17394befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] |=
17494befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) |
17594befa45SPeter A. G. Crosthwaite         (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) |
17694befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) |
17794befa45SPeter A. G. Crosthwaite         (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0);
17894befa45SPeter A. G. Crosthwaite     /* drive external interrupt pin */
17994befa45SPeter A. G. Crosthwaite     int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] &
18094befa45SPeter A. G. Crosthwaite                                                                 IXR_ALL);
18194befa45SPeter A. G. Crosthwaite     if (new_irqline != s->irqline) {
18294befa45SPeter A. G. Crosthwaite         s->irqline = new_irqline;
18394befa45SPeter A. G. Crosthwaite         qemu_set_irq(s->irq, s->irqline);
18494befa45SPeter A. G. Crosthwaite     }
18594befa45SPeter A. G. Crosthwaite }
18694befa45SPeter A. G. Crosthwaite 
18794befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d)
18894befa45SPeter A. G. Crosthwaite {
189f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(d);
19094befa45SPeter A. G. Crosthwaite 
19194befa45SPeter A. G. Crosthwaite     int i;
1926363235bSAlistair Francis     for (i = 0; i < XLNX_SPIPS_R_MAX; i++) {
19394befa45SPeter A. G. Crosthwaite         s->regs[i] = 0;
19494befa45SPeter A. G. Crosthwaite     }
19594befa45SPeter A. G. Crosthwaite 
19694befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
19794befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
19894befa45SPeter A. G. Crosthwaite     /* non zero resets */
19994befa45SPeter A. G. Crosthwaite     s->regs[R_CONFIG] |= MODEFAIL_GEN_EN;
20094befa45SPeter A. G. Crosthwaite     s->regs[R_SLAVE_IDLE_COUNT] = 0xFF;
20194befa45SPeter A. G. Crosthwaite     s->regs[R_TX_THRES] = 1;
20294befa45SPeter A. G. Crosthwaite     s->regs[R_RX_THRES] = 1;
20394befa45SPeter A. G. Crosthwaite     /* FIXME: move magic number definition somewhere sensible */
20494befa45SPeter A. G. Crosthwaite     s->regs[R_MOD_ID] = 0x01090106;
205f1241144SPeter Crosthwaite     s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET;
206f1241144SPeter Crosthwaite     s->snoop_state = SNOOP_CHECKING;
20794befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
20894befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
20994befa45SPeter A. G. Crosthwaite }
21094befa45SPeter A. G. Crosthwaite 
211*c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB)
2129151da25SPeter Crosthwaite  * column wise (from element 0 to N-1). num is the length of x, and dir
2139151da25SPeter Crosthwaite  * reverses the direction of the transform. Best illustrated by example:
2149151da25SPeter Crosthwaite  * Each digit in the below array is a single bit (num == 3):
2159151da25SPeter Crosthwaite  *
216*c3725b85SFrancisco Iglesias  * {{ 76543210, }  ----- stripe (dir == false) -----> {{ 741gdaFC, }
217*c3725b85SFrancisco Iglesias  *  { hgfedcba, }                                      { 630fcHEB, }
218*c3725b85SFrancisco Iglesias  *  { HGFEDCBA, }} <---- upstripe (dir == true) -----  { 52hebGDA, }}
2199151da25SPeter Crosthwaite  */
2209151da25SPeter Crosthwaite 
2219151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir)
2229151da25SPeter Crosthwaite {
2239151da25SPeter Crosthwaite     uint8_t r[num];
2249151da25SPeter Crosthwaite     memset(r, 0, sizeof(uint8_t) * num);
2259151da25SPeter Crosthwaite     int idx[2] = {0, 0};
226*c3725b85SFrancisco Iglesias     int bit[2] = {0, 7};
2279151da25SPeter Crosthwaite     int d = dir;
2289151da25SPeter Crosthwaite 
2299151da25SPeter Crosthwaite     for (idx[0] = 0; idx[0] < num; ++idx[0]) {
230*c3725b85SFrancisco Iglesias         for (bit[0] = 7; bit[0] >= 0; bit[0]--) {
231*c3725b85SFrancisco Iglesias             r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0;
2329151da25SPeter Crosthwaite             idx[1] = (idx[1] + 1) % num;
2339151da25SPeter Crosthwaite             if (!idx[1]) {
234*c3725b85SFrancisco Iglesias                 bit[1]--;
2359151da25SPeter Crosthwaite             }
2369151da25SPeter Crosthwaite         }
2379151da25SPeter Crosthwaite     }
2389151da25SPeter Crosthwaite     memcpy(x, r, sizeof(uint8_t) * num);
2399151da25SPeter Crosthwaite }
2409151da25SPeter Crosthwaite 
24194befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s)
24294befa45SPeter A. G. Crosthwaite {
2434a5b6fa8SPeter Crosthwaite     int debug_level = 0;
2444a5b6fa8SPeter Crosthwaite 
24594befa45SPeter A. G. Crosthwaite     for (;;) {
246f1241144SPeter Crosthwaite         int i;
247f1241144SPeter Crosthwaite         uint8_t tx = 0;
2489151da25SPeter Crosthwaite         uint8_t tx_rx[num_effective_busses(s)];
24994befa45SPeter A. G. Crosthwaite 
25094befa45SPeter A. G. Crosthwaite         if (fifo8_is_empty(&s->tx_fifo)) {
2513ea728d0SPeter Crosthwaite             if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) {
25294befa45SPeter A. G. Crosthwaite                 s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW;
2533ea728d0SPeter Crosthwaite             }
254f1241144SPeter Crosthwaite             xilinx_spips_update_ixr(s);
255f1241144SPeter Crosthwaite             return;
2569151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
2579151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
2589151da25SPeter Crosthwaite                 tx_rx[i] = fifo8_pop(&s->tx_fifo);
2599151da25SPeter Crosthwaite             }
2609151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), false);
26194befa45SPeter A. G. Crosthwaite         } else {
262f1241144SPeter Crosthwaite             tx = fifo8_pop(&s->tx_fifo);
2639151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
2649151da25SPeter Crosthwaite                 tx_rx[i] = tx;
26594befa45SPeter A. G. Crosthwaite             }
266f1241144SPeter Crosthwaite         }
2679151da25SPeter Crosthwaite 
2689151da25SPeter Crosthwaite         for (i = 0; i < num_effective_busses(s); ++i) {
269*c3725b85SFrancisco Iglesias             int bus = num_effective_busses(s) - 1 - i;
2704a5b6fa8SPeter Crosthwaite             DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]);
271*c3725b85SFrancisco Iglesias             tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]);
2724a5b6fa8SPeter Crosthwaite             DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]);
2739151da25SPeter Crosthwaite         }
2749151da25SPeter Crosthwaite 
27594befa45SPeter A. G. Crosthwaite         if (fifo8_is_full(&s->rx_fifo)) {
27694befa45SPeter A. G. Crosthwaite             s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW;
2774a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "rx FIFO overflow");
2789151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
2799151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), true);
2809151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
2819151da25SPeter Crosthwaite                 fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]);
2829151da25SPeter Crosthwaite             }
28394befa45SPeter A. G. Crosthwaite         } else {
2849151da25SPeter Crosthwaite            fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]);
285f1241144SPeter Crosthwaite         }
286f1241144SPeter Crosthwaite 
2874a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "initial snoop state: %x\n",
2884a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
289f1241144SPeter Crosthwaite         switch (s->snoop_state) {
290f1241144SPeter Crosthwaite         case (SNOOP_CHECKING):
291f1241144SPeter Crosthwaite             switch (tx) { /* new instruction code */
29208a9635bSNathan Rossi             case READ: /* 3 address bytes, no dummy bytes/cycles */
29308a9635bSNathan Rossi             case PP:
29408a9635bSNathan Rossi             case DPP:
29508a9635bSNathan Rossi             case QPP:
29608a9635bSNathan Rossi                 s->snoop_state = 3;
29708a9635bSNathan Rossi                 break;
29808a9635bSNathan Rossi             case FAST_READ: /* 3 address bytes, 1 dummy byte */
29908a9635bSNathan Rossi             case DOR:
30008a9635bSNathan Rossi             case QOR:
30108a9635bSNathan Rossi             case DIOR: /* FIXME: these vary between vendor - set to spansion */
302f1241144SPeter Crosthwaite                 s->snoop_state = 4;
303f1241144SPeter Crosthwaite                 break;
30408a9635bSNathan Rossi             case QIOR: /* 3 address bytes, 2 dummy bytes */
305f1241144SPeter Crosthwaite                 s->snoop_state = 6;
306f1241144SPeter Crosthwaite                 break;
307f1241144SPeter Crosthwaite             default:
308f1241144SPeter Crosthwaite                 s->snoop_state = SNOOP_NONE;
309f1241144SPeter Crosthwaite             }
310f1241144SPeter Crosthwaite             break;
311f1241144SPeter Crosthwaite         case (SNOOP_STRIPING):
312f1241144SPeter Crosthwaite         case (SNOOP_NONE):
3134a5b6fa8SPeter Crosthwaite             /* Once we hit the boring stuff - squelch debug noise */
3144a5b6fa8SPeter Crosthwaite             if (!debug_level) {
3154a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "squelching debug info ....\n");
3164a5b6fa8SPeter Crosthwaite                 debug_level = 1;
3174a5b6fa8SPeter Crosthwaite             }
318f1241144SPeter Crosthwaite             break;
319f1241144SPeter Crosthwaite         default:
320f1241144SPeter Crosthwaite             s->snoop_state--;
321f1241144SPeter Crosthwaite         }
3224a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "final snoop state: %x\n",
3234a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
324f1241144SPeter Crosthwaite     }
325f1241144SPeter Crosthwaite }
326f1241144SPeter Crosthwaite 
327b0b7ae62SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint8_t *value, int max)
328f1241144SPeter Crosthwaite {
329f1241144SPeter Crosthwaite     int i;
330f1241144SPeter Crosthwaite 
331f1241144SPeter Crosthwaite     for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) {
332b0b7ae62SPeter Crosthwaite         value[i] = fifo8_pop(&s->rx_fifo);
333f1241144SPeter Crosthwaite     }
33494befa45SPeter A. G. Crosthwaite }
33594befa45SPeter A. G. Crosthwaite 
336a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr,
33794befa45SPeter A. G. Crosthwaite                                                         unsigned size)
33894befa45SPeter A. G. Crosthwaite {
33994befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
34094befa45SPeter A. G. Crosthwaite     uint32_t mask = ~0;
34194befa45SPeter A. G. Crosthwaite     uint32_t ret;
342b0b7ae62SPeter Crosthwaite     uint8_t rx_buf[4];
34394befa45SPeter A. G. Crosthwaite 
34494befa45SPeter A. G. Crosthwaite     addr >>= 2;
34594befa45SPeter A. G. Crosthwaite     switch (addr) {
34694befa45SPeter A. G. Crosthwaite     case R_CONFIG:
3472133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
34894befa45SPeter A. G. Crosthwaite         break;
34994befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
35087920b44SPeter Crosthwaite         ret = s->regs[addr] & IXR_ALL;
35187920b44SPeter Crosthwaite         s->regs[addr] = 0;
3524a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
35387920b44SPeter Crosthwaite         return ret;
35494befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
35594befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
35694befa45SPeter A. G. Crosthwaite         break;
35794befa45SPeter A. G. Crosthwaite     case  R_EN:
35894befa45SPeter A. G. Crosthwaite         mask = 0x1;
35994befa45SPeter A. G. Crosthwaite         break;
36094befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
36194befa45SPeter A. G. Crosthwaite         mask = 0xFF;
36294befa45SPeter A. G. Crosthwaite         break;
36394befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
36494befa45SPeter A. G. Crosthwaite         mask = 0x01FFFFFF;
36594befa45SPeter A. G. Crosthwaite         break;
36694befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
36794befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
36894befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
36994befa45SPeter A. G. Crosthwaite         mask = 0;
37094befa45SPeter A. G. Crosthwaite         break;
37194befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
372b0b7ae62SPeter Crosthwaite         memset(rx_buf, 0, sizeof(rx_buf));
373b0b7ae62SPeter Crosthwaite         rx_data_bytes(s, rx_buf, s->num_txrx_bytes);
374b0b7ae62SPeter Crosthwaite         ret = s->regs[R_CONFIG] & ENDIAN ? cpu_to_be32(*(uint32_t *)rx_buf)
375b0b7ae62SPeter Crosthwaite                         : cpu_to_le32(*(uint32_t *)rx_buf);
3764a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
37794befa45SPeter A. G. Crosthwaite         xilinx_spips_update_ixr(s);
37894befa45SPeter A. G. Crosthwaite         return ret;
37994befa45SPeter A. G. Crosthwaite     }
3804a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4,
3814a5b6fa8SPeter Crosthwaite                s->regs[addr] & mask);
38294befa45SPeter A. G. Crosthwaite     return s->regs[addr] & mask;
38394befa45SPeter A. G. Crosthwaite 
38494befa45SPeter A. G. Crosthwaite }
38594befa45SPeter A. G. Crosthwaite 
386f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num)
387f1241144SPeter Crosthwaite {
388f1241144SPeter Crosthwaite     int i;
389f1241144SPeter Crosthwaite     for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) {
390f1241144SPeter Crosthwaite         if (s->regs[R_CONFIG] & ENDIAN) {
391f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24));
392f1241144SPeter Crosthwaite             value <<= 8;
393f1241144SPeter Crosthwaite         } else {
394f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)value);
395f1241144SPeter Crosthwaite             value >>= 8;
396f1241144SPeter Crosthwaite         }
397f1241144SPeter Crosthwaite     }
398f1241144SPeter Crosthwaite }
399f1241144SPeter Crosthwaite 
400a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr,
40194befa45SPeter A. G. Crosthwaite                                         uint64_t value, unsigned size)
40294befa45SPeter A. G. Crosthwaite {
40394befa45SPeter A. G. Crosthwaite     int mask = ~0;
40494befa45SPeter A. G. Crosthwaite     int man_start_com = 0;
40594befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
40694befa45SPeter A. G. Crosthwaite 
4074a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value);
40894befa45SPeter A. G. Crosthwaite     addr >>= 2;
40994befa45SPeter A. G. Crosthwaite     switch (addr) {
41094befa45SPeter A. G. Crosthwaite     case R_CONFIG:
4112133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
41294befa45SPeter A. G. Crosthwaite         if (value & MAN_START_COM) {
41394befa45SPeter A. G. Crosthwaite             man_start_com = 1;
41494befa45SPeter A. G. Crosthwaite         }
41594befa45SPeter A. G. Crosthwaite         break;
41694befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
41794befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
41894befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_STATUS] &= ~(mask & value);
41994befa45SPeter A. G. Crosthwaite         goto no_reg_update;
42094befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
42194befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
42294befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] &= ~(mask & value);
42394befa45SPeter A. G. Crosthwaite         goto no_reg_update;
42494befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
42594befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
42694befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] |= mask & value;
42794befa45SPeter A. G. Crosthwaite         goto no_reg_update;
42894befa45SPeter A. G. Crosthwaite     case R_EN:
42994befa45SPeter A. G. Crosthwaite         mask = 0x1;
43094befa45SPeter A. G. Crosthwaite         break;
43194befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
43294befa45SPeter A. G. Crosthwaite         mask = 0xFF;
43394befa45SPeter A. G. Crosthwaite         break;
43494befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
43594befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
43694befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
43794befa45SPeter A. G. Crosthwaite         mask = 0;
43894befa45SPeter A. G. Crosthwaite         break;
43994befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
440f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes);
441f1241144SPeter Crosthwaite         goto no_reg_update;
442f1241144SPeter Crosthwaite     case R_TXD1:
443f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 1);
444f1241144SPeter Crosthwaite         goto no_reg_update;
445f1241144SPeter Crosthwaite     case R_TXD2:
446f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 2);
447f1241144SPeter Crosthwaite         goto no_reg_update;
448f1241144SPeter Crosthwaite     case R_TXD3:
449f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 3);
45094befa45SPeter A. G. Crosthwaite         goto no_reg_update;
45194befa45SPeter A. G. Crosthwaite     }
45294befa45SPeter A. G. Crosthwaite     s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask);
45394befa45SPeter A. G. Crosthwaite no_reg_update:
454c4f08ffeSPeter Crosthwaite     xilinx_spips_update_cs_lines(s);
455e100f3beSPeter Crosthwaite     if ((man_start_com && s->regs[R_CONFIG] & MAN_START_EN) ||
456e100f3beSPeter Crosthwaite             (fifo8_is_empty(&s->tx_fifo) && s->regs[R_CONFIG] & MAN_START_EN)) {
45794befa45SPeter A. G. Crosthwaite         xilinx_spips_flush_txfifo(s);
45894befa45SPeter A. G. Crosthwaite     }
45994befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
460c4f08ffeSPeter Crosthwaite     xilinx_spips_update_ixr(s);
46194befa45SPeter A. G. Crosthwaite }
46294befa45SPeter A. G. Crosthwaite 
46394befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = {
46494befa45SPeter A. G. Crosthwaite     .read = xilinx_spips_read,
46594befa45SPeter A. G. Crosthwaite     .write = xilinx_spips_write,
46694befa45SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
46794befa45SPeter A. G. Crosthwaite };
46894befa45SPeter A. G. Crosthwaite 
469252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q)
470252b99baSKONRAD Frederic {
471252b99baSKONRAD Frederic     XilinxSPIPS *s = &q->parent_obj;
472252b99baSKONRAD Frederic 
47383c3a1f6SKONRAD Frederic     if ((q->mmio_execution_enabled) && (q->lqspi_cached_addr != ~0ULL)) {
474252b99baSKONRAD Frederic         /* Invalidate the current mapped mmio */
475252b99baSKONRAD Frederic         memory_region_invalidate_mmio_ptr(&s->mmlqspi, q->lqspi_cached_addr,
476252b99baSKONRAD Frederic                                           LQSPI_CACHE_SIZE);
477252b99baSKONRAD Frederic     }
47883c3a1f6SKONRAD Frederic 
47983c3a1f6SKONRAD Frederic     q->lqspi_cached_addr = ~0ULL;
480252b99baSKONRAD Frederic }
481252b99baSKONRAD Frederic 
482b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr,
483b5cd9143SPeter Crosthwaite                                 uint64_t value, unsigned size)
484b5cd9143SPeter Crosthwaite {
485b5cd9143SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
486b5cd9143SPeter Crosthwaite 
487b5cd9143SPeter Crosthwaite     xilinx_spips_write(opaque, addr, value, size);
488b5cd9143SPeter Crosthwaite     addr >>= 2;
489b5cd9143SPeter Crosthwaite 
490b5cd9143SPeter Crosthwaite     if (addr == R_LQSPI_CFG) {
491252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
492b5cd9143SPeter Crosthwaite     }
493b5cd9143SPeter Crosthwaite }
494b5cd9143SPeter Crosthwaite 
495b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = {
496b5cd9143SPeter Crosthwaite     .read = xilinx_spips_read,
497b5cd9143SPeter Crosthwaite     .write = xilinx_qspips_write,
498b5cd9143SPeter Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
499b5cd9143SPeter Crosthwaite };
500b5cd9143SPeter Crosthwaite 
501f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
502f1241144SPeter Crosthwaite 
503252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr)
504f1241144SPeter Crosthwaite {
5056b91f015SPeter Crosthwaite     XilinxQSPIPS *q = opaque;
506f1241144SPeter Crosthwaite     XilinxSPIPS *s = opaque;
507252b99baSKONRAD Frederic     int i;
508252b99baSKONRAD Frederic     int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1))
509252b99baSKONRAD Frederic                    / num_effective_busses(s));
510f1241144SPeter Crosthwaite     int slave = flash_addr >> LQSPI_ADDRESS_BITS;
511f1241144SPeter Crosthwaite     int cache_entry = 0;
51215408b42SPeter Crosthwaite     uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE;
51315408b42SPeter Crosthwaite 
514252b99baSKONRAD Frederic     if (addr < q->lqspi_cached_addr ||
515252b99baSKONRAD Frederic             addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
516252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
51715408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
51815408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0;
519f1241144SPeter Crosthwaite 
5204a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]);
521f1241144SPeter Crosthwaite 
522f1241144SPeter Crosthwaite         fifo8_reset(&s->tx_fifo);
523f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
524f1241144SPeter Crosthwaite 
525f1241144SPeter Crosthwaite         /* instruction */
5264a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read instruction: %02x\n",
5274a5b6fa8SPeter Crosthwaite                    (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] &
5284a5b6fa8SPeter Crosthwaite                                        LQSPI_CFG_INST_CODE));
529f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE);
530f1241144SPeter Crosthwaite         /* read address */
5314a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read address %06x\n", flash_addr);
532f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16));
533f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8));
534f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)flash_addr);
535f1241144SPeter Crosthwaite         /* mode bits */
536f1241144SPeter Crosthwaite         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) {
537f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG],
538f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_SHIFT,
539f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_WIDTH));
540f1241144SPeter Crosthwaite         }
541f1241144SPeter Crosthwaite         /* dummy bytes */
542f1241144SPeter Crosthwaite         for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT,
543f1241144SPeter Crosthwaite                                    LQSPI_CFG_DUMMY_WIDTH)); ++i) {
5444a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "pushing dummy byte\n");
545f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, 0);
546f1241144SPeter Crosthwaite         }
547c4f08ffeSPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
548f1241144SPeter Crosthwaite         xilinx_spips_flush_txfifo(s);
549f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
550f1241144SPeter Crosthwaite 
5514a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "starting QSPI data read\n");
552f1241144SPeter Crosthwaite 
553b0b7ae62SPeter Crosthwaite         while (cache_entry < LQSPI_CACHE_SIZE) {
554b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
555b0b7ae62SPeter Crosthwaite                 tx_data_bytes(s, 0, 1);
556a66418f6SPeter Crosthwaite             }
557f1241144SPeter Crosthwaite             xilinx_spips_flush_txfifo(s);
558b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
559b0b7ae62SPeter Crosthwaite                 rx_data_bytes(s, &q->lqspi_buf[cache_entry++], 1);
560a66418f6SPeter Crosthwaite             }
561f1241144SPeter Crosthwaite         }
562f1241144SPeter Crosthwaite 
56315408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
56415408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= u_page_save;
565f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
566f1241144SPeter Crosthwaite 
567b0b7ae62SPeter Crosthwaite         q->lqspi_cached_addr = flash_addr * num_effective_busses(s);
568252b99baSKONRAD Frederic     }
569252b99baSKONRAD Frederic }
570252b99baSKONRAD Frederic 
571252b99baSKONRAD Frederic static void *lqspi_request_mmio_ptr(void *opaque, hwaddr addr, unsigned *size,
572252b99baSKONRAD Frederic                                     unsigned *offset)
573252b99baSKONRAD Frederic {
574252b99baSKONRAD Frederic     XilinxQSPIPS *q = opaque;
57583c3a1f6SKONRAD Frederic     hwaddr offset_within_the_region;
576252b99baSKONRAD Frederic 
57783c3a1f6SKONRAD Frederic     if (!q->mmio_execution_enabled) {
57883c3a1f6SKONRAD Frederic         return NULL;
57983c3a1f6SKONRAD Frederic     }
58083c3a1f6SKONRAD Frederic 
58183c3a1f6SKONRAD Frederic     offset_within_the_region = addr & ~(LQSPI_CACHE_SIZE - 1);
582252b99baSKONRAD Frederic     lqspi_load_cache(opaque, offset_within_the_region);
583252b99baSKONRAD Frederic     *size = LQSPI_CACHE_SIZE;
584252b99baSKONRAD Frederic     *offset = offset_within_the_region;
585252b99baSKONRAD Frederic     return q->lqspi_buf;
586252b99baSKONRAD Frederic }
587252b99baSKONRAD Frederic 
588252b99baSKONRAD Frederic static uint64_t
589252b99baSKONRAD Frederic lqspi_read(void *opaque, hwaddr addr, unsigned int size)
590252b99baSKONRAD Frederic {
591252b99baSKONRAD Frederic     XilinxQSPIPS *q = opaque;
592252b99baSKONRAD Frederic     uint32_t ret;
593252b99baSKONRAD Frederic 
594252b99baSKONRAD Frederic     if (addr >= q->lqspi_cached_addr &&
595252b99baSKONRAD Frederic             addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
596252b99baSKONRAD Frederic         uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
597252b99baSKONRAD Frederic         ret = cpu_to_le32(*(uint32_t *)retp);
598252b99baSKONRAD Frederic         DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr,
599252b99baSKONRAD Frederic                    (unsigned)ret);
600252b99baSKONRAD Frederic         return ret;
601252b99baSKONRAD Frederic     } else {
602252b99baSKONRAD Frederic         lqspi_load_cache(opaque, addr);
603f1241144SPeter Crosthwaite         return lqspi_read(opaque, addr, size);
604f1241144SPeter Crosthwaite     }
605f1241144SPeter Crosthwaite }
606f1241144SPeter Crosthwaite 
607f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = {
608f1241144SPeter Crosthwaite     .read = lqspi_read,
609252b99baSKONRAD Frederic     .request_ptr = lqspi_request_mmio_ptr,
610f1241144SPeter Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
611f1241144SPeter Crosthwaite     .valid = {
612b0b7ae62SPeter Crosthwaite         .min_access_size = 1,
613f1241144SPeter Crosthwaite         .max_access_size = 4
614f1241144SPeter Crosthwaite     }
615f1241144SPeter Crosthwaite };
616f1241144SPeter Crosthwaite 
617f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp)
61894befa45SPeter A. G. Crosthwaite {
619f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
620f8b9fe24SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
62110e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s);
622c8cccba3SPaolo Bonzini     qemu_irq *cs;
62394befa45SPeter A. G. Crosthwaite     int i;
62494befa45SPeter A. G. Crosthwaite 
6254a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized spips\n");
62694befa45SPeter A. G. Crosthwaite 
627f1241144SPeter Crosthwaite     s->spi = g_new(SSIBus *, s->num_busses);
628f1241144SPeter Crosthwaite     for (i = 0; i < s->num_busses; ++i) {
629f1241144SPeter Crosthwaite         char bus_name[16];
630f1241144SPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
631f8b9fe24SPeter Crosthwaite         s->spi[i] = ssi_create_bus(dev, bus_name);
632f1241144SPeter Crosthwaite     }
633b4ae3cfaSPeter Crosthwaite 
6342790cd91SPeter Crosthwaite     s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses);
635c8cccba3SPaolo Bonzini     for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) {
636c8cccba3SPaolo Bonzini         ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]);
637c8cccba3SPaolo Bonzini     }
638c8cccba3SPaolo Bonzini 
639f8b9fe24SPeter Crosthwaite     sysbus_init_irq(sbd, &s->irq);
640f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs * s->num_busses; ++i) {
641f8b9fe24SPeter Crosthwaite         sysbus_init_irq(sbd, &s->cs_lines[i]);
64294befa45SPeter A. G. Crosthwaite     }
64394befa45SPeter A. G. Crosthwaite 
64429776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s,
6456363235bSAlistair Francis                           "spi", XLNX_SPIPS_R_MAX * 4);
646f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->iomem);
64794befa45SPeter A. G. Crosthwaite 
6486b91f015SPeter Crosthwaite     s->irqline = -1;
6496b91f015SPeter Crosthwaite 
65010e60b35SPeter Crosthwaite     fifo8_create(&s->rx_fifo, xsc->rx_fifo_size);
65110e60b35SPeter Crosthwaite     fifo8_create(&s->tx_fifo, xsc->tx_fifo_size);
6526b91f015SPeter Crosthwaite }
6536b91f015SPeter Crosthwaite 
6546b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp)
6556b91f015SPeter Crosthwaite {
6566b91f015SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
6576b91f015SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(dev);
6586b91f015SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
6596b91f015SPeter Crosthwaite 
6604a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized qspips\n");
6616b91f015SPeter Crosthwaite 
6626b91f015SPeter Crosthwaite     s->num_busses = 2;
6636b91f015SPeter Crosthwaite     s->num_cs = 2;
6646b91f015SPeter Crosthwaite     s->num_txrx_bytes = 4;
6656b91f015SPeter Crosthwaite 
6666b91f015SPeter Crosthwaite     xilinx_spips_realize(dev, errp);
66729776739SPaolo Bonzini     memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi",
668f1241144SPeter Crosthwaite                           (1 << LQSPI_ADDRESS_BITS) * 2);
669f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->mmlqspi);
670f1241144SPeter Crosthwaite 
6716b91f015SPeter Crosthwaite     q->lqspi_cached_addr = ~0ULL;
67283c3a1f6SKONRAD Frederic 
67383c3a1f6SKONRAD Frederic     /* mmio_execution breaks migration better aborting than having strange
67483c3a1f6SKONRAD Frederic      * bugs.
67583c3a1f6SKONRAD Frederic      */
67683c3a1f6SKONRAD Frederic     if (q->mmio_execution_enabled) {
67783c3a1f6SKONRAD Frederic         error_setg(&q->migration_blocker,
67883c3a1f6SKONRAD Frederic                    "enabling mmio_execution breaks migration");
67983c3a1f6SKONRAD Frederic         migrate_add_blocker(q->migration_blocker, &error_fatal);
68083c3a1f6SKONRAD Frederic     }
68194befa45SPeter A. G. Crosthwaite }
68294befa45SPeter A. G. Crosthwaite 
68394befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id)
68494befa45SPeter A. G. Crosthwaite {
68594befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr((XilinxSPIPS *)opaque);
68694befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque);
68794befa45SPeter A. G. Crosthwaite     return 0;
68894befa45SPeter A. G. Crosthwaite }
68994befa45SPeter A. G. Crosthwaite 
69094befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = {
69194befa45SPeter A. G. Crosthwaite     .name = "xilinx_spips",
692f1241144SPeter Crosthwaite     .version_id = 2,
693f1241144SPeter Crosthwaite     .minimum_version_id = 2,
69494befa45SPeter A. G. Crosthwaite     .post_load = xilinx_spips_post_load,
69594befa45SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
69694befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(tx_fifo, XilinxSPIPS),
69794befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(rx_fifo, XilinxSPIPS),
6986363235bSAlistair Francis         VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX),
699f1241144SPeter Crosthwaite         VMSTATE_UINT8(snoop_state, XilinxSPIPS),
70094befa45SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
70194befa45SPeter A. G. Crosthwaite     }
70294befa45SPeter A. G. Crosthwaite };
70394befa45SPeter A. G. Crosthwaite 
70483c3a1f6SKONRAD Frederic static Property xilinx_qspips_properties[] = {
70583c3a1f6SKONRAD Frederic     /* We had to turn this off for 2.10 as it is not compatible with migration.
70683c3a1f6SKONRAD Frederic      * It can be enabled but will prevent the device to be migrated.
70783c3a1f6SKONRAD Frederic      * This will go aways when a fix will be released.
70883c3a1f6SKONRAD Frederic      */
70983c3a1f6SKONRAD Frederic     DEFINE_PROP_BOOL("x-mmio-exec", XilinxQSPIPS, mmio_execution_enabled,
71083c3a1f6SKONRAD Frederic                      false),
71183c3a1f6SKONRAD Frederic     DEFINE_PROP_END_OF_LIST(),
71283c3a1f6SKONRAD Frederic };
71383c3a1f6SKONRAD Frederic 
714f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = {
715f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1),
716f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4),
717f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1),
718f1241144SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST(),
719f1241144SPeter Crosthwaite };
7206b91f015SPeter Crosthwaite 
7216b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data)
7226b91f015SPeter Crosthwaite {
7236b91f015SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
72410e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
7256b91f015SPeter Crosthwaite 
7266b91f015SPeter Crosthwaite     dc->realize = xilinx_qspips_realize;
72783c3a1f6SKONRAD Frederic     dc->props = xilinx_qspips_properties;
728b5cd9143SPeter Crosthwaite     xsc->reg_ops = &qspips_ops;
72910e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A_Q;
73010e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A_Q;
7316b91f015SPeter Crosthwaite }
7326b91f015SPeter Crosthwaite 
73394befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data)
73494befa45SPeter A. G. Crosthwaite {
73594befa45SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
73610e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
73794befa45SPeter A. G. Crosthwaite 
738f8b9fe24SPeter Crosthwaite     dc->realize = xilinx_spips_realize;
73994befa45SPeter A. G. Crosthwaite     dc->reset = xilinx_spips_reset;
740f1241144SPeter Crosthwaite     dc->props = xilinx_spips_properties;
74194befa45SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_xilinx_spips;
74210e60b35SPeter Crosthwaite 
743b5cd9143SPeter Crosthwaite     xsc->reg_ops = &spips_ops;
74410e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A;
74510e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A;
74694befa45SPeter A. G. Crosthwaite }
74794befa45SPeter A. G. Crosthwaite 
74894befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = {
749f8b9fe24SPeter Crosthwaite     .name  = TYPE_XILINX_SPIPS,
75094befa45SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
75194befa45SPeter A. G. Crosthwaite     .instance_size  = sizeof(XilinxSPIPS),
75294befa45SPeter A. G. Crosthwaite     .class_init = xilinx_spips_class_init,
75310e60b35SPeter Crosthwaite     .class_size = sizeof(XilinxSPIPSClass),
75494befa45SPeter A. G. Crosthwaite };
75594befa45SPeter A. G. Crosthwaite 
7566b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = {
7576b91f015SPeter Crosthwaite     .name  = TYPE_XILINX_QSPIPS,
7586b91f015SPeter Crosthwaite     .parent = TYPE_XILINX_SPIPS,
7596b91f015SPeter Crosthwaite     .instance_size  = sizeof(XilinxQSPIPS),
7606b91f015SPeter Crosthwaite     .class_init = xilinx_qspips_class_init,
7616b91f015SPeter Crosthwaite };
7626b91f015SPeter Crosthwaite 
76394befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void)
76494befa45SPeter A. G. Crosthwaite {
76594befa45SPeter A. G. Crosthwaite     type_register_static(&xilinx_spips_info);
7666b91f015SPeter Crosthwaite     type_register_static(&xilinx_qspips_info);
76794befa45SPeter A. G. Crosthwaite }
76894befa45SPeter A. G. Crosthwaite 
76994befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types)
770