xref: /qemu/hw/ssi/xilinx_spips.c (revision abef5fa6438d654de59dfa083166f41a4067f6b7)
194befa45SPeter A. G. Crosthwaite /*
294befa45SPeter A. G. Crosthwaite  * QEMU model of the Xilinx Zynq SPI controller
394befa45SPeter A. G. Crosthwaite  *
494befa45SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A. G. Crosthwaite
594befa45SPeter A. G. Crosthwaite  *
694befa45SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
794befa45SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
894befa45SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
994befa45SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1094befa45SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
1194befa45SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
1294befa45SPeter A. G. Crosthwaite  *
1394befa45SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
1494befa45SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
1594befa45SPeter A. G. Crosthwaite  *
1694befa45SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1794befa45SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1894befa45SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1994befa45SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2094befa45SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2194befa45SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2294befa45SPeter A. G. Crosthwaite  * THE SOFTWARE.
2394befa45SPeter A. G. Crosthwaite  */
2494befa45SPeter A. G. Crosthwaite 
2583c9f4caSPaolo Bonzini #include "hw/sysbus.h"
269c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2783c9f4caSPaolo Bonzini #include "hw/ptimer.h"
281de7afc9SPaolo Bonzini #include "qemu/log.h"
29fd7f0d66SPaolo Bonzini #include "qemu/fifo8.h"
3083c9f4caSPaolo Bonzini #include "hw/ssi.h"
311de7afc9SPaolo Bonzini #include "qemu/bitops.h"
3294befa45SPeter A. G. Crosthwaite 
3394befa45SPeter A. G. Crosthwaite #ifdef XILINX_SPIPS_ERR_DEBUG
3494befa45SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \
3594befa45SPeter A. G. Crosthwaite     fprintf(stderr,  ": %s: ", __func__); \
3694befa45SPeter A. G. Crosthwaite     fprintf(stderr, ## __VA_ARGS__); \
3794befa45SPeter A. G. Crosthwaite     } while (0);
3894befa45SPeter A. G. Crosthwaite #else
3994befa45SPeter A. G. Crosthwaite     #define DB_PRINT(...)
4094befa45SPeter A. G. Crosthwaite #endif
4194befa45SPeter A. G. Crosthwaite 
4294befa45SPeter A. G. Crosthwaite /* config register */
4394befa45SPeter A. G. Crosthwaite #define R_CONFIG            (0x00 / 4)
44f1241144SPeter Crosthwaite #define IFMODE              (1 << 31)
45f1241144SPeter Crosthwaite #define ENDIAN              (1 << 26)
4694befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN     (1 << 17)
4794befa45SPeter A. G. Crosthwaite #define MAN_START_COM       (1 << 16)
4894befa45SPeter A. G. Crosthwaite #define MAN_START_EN        (1 << 15)
4994befa45SPeter A. G. Crosthwaite #define MANUAL_CS           (1 << 14)
5094befa45SPeter A. G. Crosthwaite #define CS                  (0xF << 10)
5194befa45SPeter A. G. Crosthwaite #define CS_SHIFT            (10)
5294befa45SPeter A. G. Crosthwaite #define PERI_SEL            (1 << 9)
5394befa45SPeter A. G. Crosthwaite #define REF_CLK             (1 << 8)
5494befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH          (3 << 6)
5594befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV       (7 << 3)
5694befa45SPeter A. G. Crosthwaite #define CLK_PH              (1 << 2)
5794befa45SPeter A. G. Crosthwaite #define CLK_POL             (1 << 1)
5894befa45SPeter A. G. Crosthwaite #define MODE_SEL            (1 << 0)
5994befa45SPeter A. G. Crosthwaite 
6094befa45SPeter A. G. Crosthwaite /* interrupt mechanism */
6194befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS       (0x04 / 4)
6294befa45SPeter A. G. Crosthwaite #define R_INTR_EN           (0x08 / 4)
6394befa45SPeter A. G. Crosthwaite #define R_INTR_DIS          (0x0C / 4)
6494befa45SPeter A. G. Crosthwaite #define R_INTR_MASK         (0x10 / 4)
6594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW   (1 << 6)
6694befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL        (1 << 5)
6794befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY   (1 << 4)
6894befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL        (1 << 3)
6994befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL    (1 << 2)
7094befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL   (1 << 1)
7194befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW    (1 << 0)
7294befa45SPeter A. G. Crosthwaite #define IXR_ALL                 ((IXR_TX_FIFO_UNDERFLOW<<1)-1)
7394befa45SPeter A. G. Crosthwaite 
7494befa45SPeter A. G. Crosthwaite #define R_EN                (0x14 / 4)
7594befa45SPeter A. G. Crosthwaite #define R_DELAY             (0x18 / 4)
7694befa45SPeter A. G. Crosthwaite #define R_TX_DATA           (0x1C / 4)
7794befa45SPeter A. G. Crosthwaite #define R_RX_DATA           (0x20 / 4)
7894befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT  (0x24 / 4)
7994befa45SPeter A. G. Crosthwaite #define R_TX_THRES          (0x28 / 4)
8094befa45SPeter A. G. Crosthwaite #define R_RX_THRES          (0x2C / 4)
81f1241144SPeter Crosthwaite #define R_TXD1              (0x80 / 4)
82f1241144SPeter Crosthwaite #define R_TXD2              (0x84 / 4)
83f1241144SPeter Crosthwaite #define R_TXD3              (0x88 / 4)
84f1241144SPeter Crosthwaite 
85f1241144SPeter Crosthwaite #define R_LQSPI_CFG         (0xa0 / 4)
86f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET       0x03A002EB
87f1241144SPeter Crosthwaite #define LQSPI_CFG_LQ_MODE       (1 << 31)
88f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM       (1 << 30)
89f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS       (1 << 30)
90f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE        (1 << 28)
91f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN       (1 << 25)
92f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH    8
93f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT    16
94f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH   3
95f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT   8
96f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE     0xFF
97f1241144SPeter Crosthwaite 
98f1241144SPeter Crosthwaite #define R_LQSPI_STS         (0xA4 / 4)
99f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD      (1 << 1)
100f1241144SPeter Crosthwaite 
10194befa45SPeter A. G. Crosthwaite #define R_MOD_ID            (0xFC / 4)
10294befa45SPeter A. G. Crosthwaite 
10394befa45SPeter A. G. Crosthwaite #define R_MAX (R_MOD_ID+1)
10494befa45SPeter A. G. Crosthwaite 
10594befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */
10694befa45SPeter A. G. Crosthwaite #define RXFF_A          32
10794befa45SPeter A. G. Crosthwaite #define TXFF_A          32
10894befa45SPeter A. G. Crosthwaite 
109f1241144SPeter Crosthwaite /* 16MB per linear region */
110f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24
111f1241144SPeter Crosthwaite /* Bite off 4k chunks at a time */
112f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
113f1241144SPeter Crosthwaite 
114f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF
115f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE
116f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0
117f1241144SPeter Crosthwaite 
11808a9635bSNathan Rossi typedef enum {
11908a9635bSNathan Rossi     READ = 0x3,
12008a9635bSNathan Rossi     FAST_READ = 0xb,
12108a9635bSNathan Rossi     DOR = 0x3b,
12208a9635bSNathan Rossi     QOR = 0x6b,
12308a9635bSNathan Rossi     DIOR = 0xbb,
12408a9635bSNathan Rossi     QIOR = 0xeb,
12508a9635bSNathan Rossi 
12608a9635bSNathan Rossi     PP = 0x2,
12708a9635bSNathan Rossi     DPP = 0xa2,
12808a9635bSNathan Rossi     QPP = 0x32,
12908a9635bSNathan Rossi } FlashCMD;
13008a9635bSNathan Rossi 
13194befa45SPeter A. G. Crosthwaite typedef struct {
1326b91f015SPeter Crosthwaite     SysBusDevice parent_obj;
1336b91f015SPeter Crosthwaite 
13494befa45SPeter A. G. Crosthwaite     MemoryRegion iomem;
135f1241144SPeter Crosthwaite     MemoryRegion mmlqspi;
136f1241144SPeter Crosthwaite 
13794befa45SPeter A. G. Crosthwaite     qemu_irq irq;
13894befa45SPeter A. G. Crosthwaite     int irqline;
13994befa45SPeter A. G. Crosthwaite 
140f1241144SPeter Crosthwaite     uint8_t num_cs;
141f1241144SPeter Crosthwaite     uint8_t num_busses;
142f1241144SPeter Crosthwaite 
143f1241144SPeter Crosthwaite     uint8_t snoop_state;
144f1241144SPeter Crosthwaite     qemu_irq *cs_lines;
145f1241144SPeter Crosthwaite     SSIBus **spi;
14694befa45SPeter A. G. Crosthwaite 
14794befa45SPeter A. G. Crosthwaite     Fifo8 rx_fifo;
14894befa45SPeter A. G. Crosthwaite     Fifo8 tx_fifo;
14994befa45SPeter A. G. Crosthwaite 
150f1241144SPeter Crosthwaite     uint8_t num_txrx_bytes;
151f1241144SPeter Crosthwaite 
15294befa45SPeter A. G. Crosthwaite     uint32_t regs[R_MAX];
1536b91f015SPeter Crosthwaite } XilinxSPIPS;
1546b91f015SPeter Crosthwaite 
1556b91f015SPeter Crosthwaite typedef struct {
1566b91f015SPeter Crosthwaite     XilinxSPIPS parent_obj;
157f1241144SPeter Crosthwaite 
158f1241144SPeter Crosthwaite     uint32_t lqspi_buf[LQSPI_CACHE_SIZE];
159f1241144SPeter Crosthwaite     hwaddr lqspi_cached_addr;
1606b91f015SPeter Crosthwaite } XilinxQSPIPS;
16194befa45SPeter A. G. Crosthwaite 
1626b91f015SPeter Crosthwaite 
1636b91f015SPeter Crosthwaite #define TYPE_XILINX_SPIPS "xlnx.ps7-spi"
1646b91f015SPeter Crosthwaite #define TYPE_XILINX_QSPIPS "xlnx.ps7-qspi"
165f8b9fe24SPeter Crosthwaite 
166f8b9fe24SPeter Crosthwaite #define XILINX_SPIPS(obj) \
167f8b9fe24SPeter Crosthwaite      OBJECT_CHECK(XilinxSPIPS, (obj), TYPE_XILINX_SPIPS)
1686b91f015SPeter Crosthwaite #define XILINX_QSPIPS(obj) \
1696b91f015SPeter Crosthwaite      OBJECT_CHECK(XilinxQSPIPS, (obj), TYPE_XILINX_QSPIPS)
170f8b9fe24SPeter Crosthwaite 
171f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s)
172f1241144SPeter Crosthwaite {
173e0891bd8SNathan Rossi     return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS &&
174e0891bd8SNathan Rossi             s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1;
175f1241144SPeter Crosthwaite }
176f1241144SPeter Crosthwaite 
17794befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s)
17894befa45SPeter A. G. Crosthwaite {
179f1241144SPeter Crosthwaite     int i, j;
18094befa45SPeter A. G. Crosthwaite     bool found = false;
18194befa45SPeter A. G. Crosthwaite     int field = s->regs[R_CONFIG] >> CS_SHIFT;
18294befa45SPeter A. G. Crosthwaite 
183f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs; i++) {
184f1241144SPeter Crosthwaite         for (j = 0; j < num_effective_busses(s); j++) {
185f1241144SPeter Crosthwaite             int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE);
186f1241144SPeter Crosthwaite             int cs_to_set = (j * s->num_cs + i + upage) %
187f1241144SPeter Crosthwaite                                 (s->num_cs * s->num_busses);
188f1241144SPeter Crosthwaite 
18994befa45SPeter A. G. Crosthwaite             if (~field & (1 << i) && !found) {
19094befa45SPeter A. G. Crosthwaite                 DB_PRINT("selecting slave %d\n", i);
191f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 0);
19294befa45SPeter A. G. Crosthwaite             } else {
193f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 1);
19494befa45SPeter A. G. Crosthwaite             }
19594befa45SPeter A. G. Crosthwaite         }
196f1241144SPeter Crosthwaite         if (~field & (1 << i)) {
197f1241144SPeter Crosthwaite             found = true;
198f1241144SPeter Crosthwaite         }
199f1241144SPeter Crosthwaite     }
200f1241144SPeter Crosthwaite     if (!found) {
201f1241144SPeter Crosthwaite         s->snoop_state = SNOOP_CHECKING;
202f1241144SPeter Crosthwaite     }
20394befa45SPeter A. G. Crosthwaite }
20494befa45SPeter A. G. Crosthwaite 
20594befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s)
20694befa45SPeter A. G. Crosthwaite {
2073ea728d0SPeter Crosthwaite     if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) {
2083ea728d0SPeter Crosthwaite         return;
2093ea728d0SPeter Crosthwaite     }
21094befa45SPeter A. G. Crosthwaite     /* These are set/cleared as they occur */
21194befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW |
21294befa45SPeter A. G. Crosthwaite                                 IXR_TX_FIFO_MODE_FAIL);
21394befa45SPeter A. G. Crosthwaite     /* these are pure functions of fifo state, set them here */
21494befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] |=
21594befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) |
21694befa45SPeter A. G. Crosthwaite         (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) |
21794befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) |
21894befa45SPeter A. G. Crosthwaite         (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0);
21994befa45SPeter A. G. Crosthwaite     /* drive external interrupt pin */
22094befa45SPeter A. G. Crosthwaite     int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] &
22194befa45SPeter A. G. Crosthwaite                                                                 IXR_ALL);
22294befa45SPeter A. G. Crosthwaite     if (new_irqline != s->irqline) {
22394befa45SPeter A. G. Crosthwaite         s->irqline = new_irqline;
22494befa45SPeter A. G. Crosthwaite         qemu_set_irq(s->irq, s->irqline);
22594befa45SPeter A. G. Crosthwaite     }
22694befa45SPeter A. G. Crosthwaite }
22794befa45SPeter A. G. Crosthwaite 
22894befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d)
22994befa45SPeter A. G. Crosthwaite {
230f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(d);
23194befa45SPeter A. G. Crosthwaite 
23294befa45SPeter A. G. Crosthwaite     int i;
23394befa45SPeter A. G. Crosthwaite     for (i = 0; i < R_MAX; i++) {
23494befa45SPeter A. G. Crosthwaite         s->regs[i] = 0;
23594befa45SPeter A. G. Crosthwaite     }
23694befa45SPeter A. G. Crosthwaite 
23794befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
23894befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
23994befa45SPeter A. G. Crosthwaite     /* non zero resets */
24094befa45SPeter A. G. Crosthwaite     s->regs[R_CONFIG] |= MODEFAIL_GEN_EN;
24194befa45SPeter A. G. Crosthwaite     s->regs[R_SLAVE_IDLE_COUNT] = 0xFF;
24294befa45SPeter A. G. Crosthwaite     s->regs[R_TX_THRES] = 1;
24394befa45SPeter A. G. Crosthwaite     s->regs[R_RX_THRES] = 1;
24494befa45SPeter A. G. Crosthwaite     /* FIXME: move magic number definition somewhere sensible */
24594befa45SPeter A. G. Crosthwaite     s->regs[R_MOD_ID] = 0x01090106;
246f1241144SPeter Crosthwaite     s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET;
247f1241144SPeter Crosthwaite     s->snoop_state = SNOOP_CHECKING;
24894befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
24994befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
25094befa45SPeter A. G. Crosthwaite }
25194befa45SPeter A. G. Crosthwaite 
25294befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s)
25394befa45SPeter A. G. Crosthwaite {
25494befa45SPeter A. G. Crosthwaite     for (;;) {
255f1241144SPeter Crosthwaite         int i;
256f1241144SPeter Crosthwaite         uint8_t rx;
257f1241144SPeter Crosthwaite         uint8_t tx = 0;
25894befa45SPeter A. G. Crosthwaite 
259f1241144SPeter Crosthwaite         for (i = 0; i < num_effective_busses(s); ++i) {
260f1241144SPeter Crosthwaite             if (!i || s->snoop_state == SNOOP_STRIPING) {
26194befa45SPeter A. G. Crosthwaite                 if (fifo8_is_empty(&s->tx_fifo)) {
2623ea728d0SPeter Crosthwaite                     if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) {
26394befa45SPeter A. G. Crosthwaite                         s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW;
2643ea728d0SPeter Crosthwaite                     }
265f1241144SPeter Crosthwaite                     xilinx_spips_update_ixr(s);
266f1241144SPeter Crosthwaite                     return;
26794befa45SPeter A. G. Crosthwaite                 } else {
268f1241144SPeter Crosthwaite                     tx = fifo8_pop(&s->tx_fifo);
26994befa45SPeter A. G. Crosthwaite                 }
270f1241144SPeter Crosthwaite             }
271f1241144SPeter Crosthwaite             rx = ssi_transfer(s->spi[i], (uint32_t)tx);
272f1241144SPeter Crosthwaite             DB_PRINT("tx = %02x rx = %02x\n", tx, rx);
273f1241144SPeter Crosthwaite             if (!i || s->snoop_state == SNOOP_STRIPING) {
27494befa45SPeter A. G. Crosthwaite                 if (fifo8_is_full(&s->rx_fifo)) {
27594befa45SPeter A. G. Crosthwaite                     s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW;
27694befa45SPeter A. G. Crosthwaite                     DB_PRINT("rx FIFO overflow");
27794befa45SPeter A. G. Crosthwaite                 } else {
278f1241144SPeter Crosthwaite                     fifo8_push(&s->rx_fifo, (uint8_t)rx);
27994befa45SPeter A. G. Crosthwaite                 }
28094befa45SPeter A. G. Crosthwaite             }
281f1241144SPeter Crosthwaite         }
282f1241144SPeter Crosthwaite 
283f1241144SPeter Crosthwaite         switch (s->snoop_state) {
284f1241144SPeter Crosthwaite         case (SNOOP_CHECKING):
285f1241144SPeter Crosthwaite             switch (tx) { /* new instruction code */
28608a9635bSNathan Rossi             case READ: /* 3 address bytes, no dummy bytes/cycles */
28708a9635bSNathan Rossi             case PP:
28808a9635bSNathan Rossi             case DPP:
28908a9635bSNathan Rossi             case QPP:
29008a9635bSNathan Rossi                 s->snoop_state = 3;
29108a9635bSNathan Rossi                 break;
29208a9635bSNathan Rossi             case FAST_READ: /* 3 address bytes, 1 dummy byte */
29308a9635bSNathan Rossi             case DOR:
29408a9635bSNathan Rossi             case QOR:
29508a9635bSNathan Rossi             case DIOR: /* FIXME: these vary between vendor - set to spansion */
296f1241144SPeter Crosthwaite                 s->snoop_state = 4;
297f1241144SPeter Crosthwaite                 break;
29808a9635bSNathan Rossi             case QIOR: /* 3 address bytes, 2 dummy bytes */
299f1241144SPeter Crosthwaite                 s->snoop_state = 6;
300f1241144SPeter Crosthwaite                 break;
301f1241144SPeter Crosthwaite             default:
302f1241144SPeter Crosthwaite                 s->snoop_state = SNOOP_NONE;
303f1241144SPeter Crosthwaite             }
304f1241144SPeter Crosthwaite             break;
305f1241144SPeter Crosthwaite         case (SNOOP_STRIPING):
306f1241144SPeter Crosthwaite         case (SNOOP_NONE):
307f1241144SPeter Crosthwaite             break;
308f1241144SPeter Crosthwaite         default:
309f1241144SPeter Crosthwaite             s->snoop_state--;
310f1241144SPeter Crosthwaite         }
311f1241144SPeter Crosthwaite     }
312f1241144SPeter Crosthwaite }
313f1241144SPeter Crosthwaite 
314f1241144SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint32_t *value, int max)
315f1241144SPeter Crosthwaite {
316f1241144SPeter Crosthwaite     int i;
317f1241144SPeter Crosthwaite 
318f1241144SPeter Crosthwaite     *value = 0;
319f1241144SPeter Crosthwaite     for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) {
320f1241144SPeter Crosthwaite         uint32_t next = fifo8_pop(&s->rx_fifo) & 0xFF;
321f1241144SPeter Crosthwaite         *value |= next << 8 * (s->regs[R_CONFIG] & ENDIAN ? 3-i : i);
322f1241144SPeter Crosthwaite     }
32394befa45SPeter A. G. Crosthwaite }
32494befa45SPeter A. G. Crosthwaite 
325a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr,
32694befa45SPeter A. G. Crosthwaite                                                         unsigned size)
32794befa45SPeter A. G. Crosthwaite {
32894befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
32994befa45SPeter A. G. Crosthwaite     uint32_t mask = ~0;
33094befa45SPeter A. G. Crosthwaite     uint32_t ret;
33194befa45SPeter A. G. Crosthwaite 
33294befa45SPeter A. G. Crosthwaite     addr >>= 2;
33394befa45SPeter A. G. Crosthwaite     switch (addr) {
33494befa45SPeter A. G. Crosthwaite     case R_CONFIG:
33594befa45SPeter A. G. Crosthwaite         mask = 0x0002FFFF;
33694befa45SPeter A. G. Crosthwaite         break;
33794befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
33887920b44SPeter Crosthwaite         ret = s->regs[addr] & IXR_ALL;
33987920b44SPeter Crosthwaite         s->regs[addr] = 0;
34087920b44SPeter Crosthwaite         DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
34187920b44SPeter Crosthwaite         return ret;
34294befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
34394befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
34494befa45SPeter A. G. Crosthwaite         break;
34594befa45SPeter A. G. Crosthwaite     case  R_EN:
34694befa45SPeter A. G. Crosthwaite         mask = 0x1;
34794befa45SPeter A. G. Crosthwaite         break;
34894befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
34994befa45SPeter A. G. Crosthwaite         mask = 0xFF;
35094befa45SPeter A. G. Crosthwaite         break;
35194befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
35294befa45SPeter A. G. Crosthwaite         mask = 0x01FFFFFF;
35394befa45SPeter A. G. Crosthwaite         break;
35494befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
35594befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
35694befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
35794befa45SPeter A. G. Crosthwaite         mask = 0;
35894befa45SPeter A. G. Crosthwaite         break;
35994befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
360f1241144SPeter Crosthwaite         rx_data_bytes(s, &ret, s->num_txrx_bytes);
36194befa45SPeter A. G. Crosthwaite         DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
36294befa45SPeter A. G. Crosthwaite         xilinx_spips_update_ixr(s);
36394befa45SPeter A. G. Crosthwaite         return ret;
36494befa45SPeter A. G. Crosthwaite     }
36594befa45SPeter A. G. Crosthwaite     DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, s->regs[addr] & mask);
36694befa45SPeter A. G. Crosthwaite     return s->regs[addr] & mask;
36794befa45SPeter A. G. Crosthwaite 
36894befa45SPeter A. G. Crosthwaite }
36994befa45SPeter A. G. Crosthwaite 
370f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num)
371f1241144SPeter Crosthwaite {
372f1241144SPeter Crosthwaite     int i;
373f1241144SPeter Crosthwaite     for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) {
374f1241144SPeter Crosthwaite         if (s->regs[R_CONFIG] & ENDIAN) {
375f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24));
376f1241144SPeter Crosthwaite             value <<= 8;
377f1241144SPeter Crosthwaite         } else {
378f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, (uint8_t)value);
379f1241144SPeter Crosthwaite             value >>= 8;
380f1241144SPeter Crosthwaite         }
381f1241144SPeter Crosthwaite     }
382f1241144SPeter Crosthwaite }
383f1241144SPeter Crosthwaite 
384a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr,
38594befa45SPeter A. G. Crosthwaite                                         uint64_t value, unsigned size)
38694befa45SPeter A. G. Crosthwaite {
38794befa45SPeter A. G. Crosthwaite     int mask = ~0;
38894befa45SPeter A. G. Crosthwaite     int man_start_com = 0;
38994befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
39094befa45SPeter A. G. Crosthwaite 
39194befa45SPeter A. G. Crosthwaite     DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value);
39294befa45SPeter A. G. Crosthwaite     addr >>= 2;
39394befa45SPeter A. G. Crosthwaite     switch (addr) {
39494befa45SPeter A. G. Crosthwaite     case R_CONFIG:
39594befa45SPeter A. G. Crosthwaite         mask = 0x0002FFFF;
39694befa45SPeter A. G. Crosthwaite         if (value & MAN_START_COM) {
39794befa45SPeter A. G. Crosthwaite             man_start_com = 1;
39894befa45SPeter A. G. Crosthwaite         }
39994befa45SPeter A. G. Crosthwaite         break;
40094befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
40194befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
40294befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_STATUS] &= ~(mask & value);
40394befa45SPeter A. G. Crosthwaite         goto no_reg_update;
40494befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
40594befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
40694befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] &= ~(mask & value);
40794befa45SPeter A. G. Crosthwaite         goto no_reg_update;
40894befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
40994befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
41094befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] |= mask & value;
41194befa45SPeter A. G. Crosthwaite         goto no_reg_update;
41294befa45SPeter A. G. Crosthwaite     case R_EN:
41394befa45SPeter A. G. Crosthwaite         mask = 0x1;
41494befa45SPeter A. G. Crosthwaite         break;
41594befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
41694befa45SPeter A. G. Crosthwaite         mask = 0xFF;
41794befa45SPeter A. G. Crosthwaite         break;
41894befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
41994befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
42094befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
42194befa45SPeter A. G. Crosthwaite         mask = 0;
42294befa45SPeter A. G. Crosthwaite         break;
42394befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
424f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes);
425f1241144SPeter Crosthwaite         goto no_reg_update;
426f1241144SPeter Crosthwaite     case R_TXD1:
427f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 1);
428f1241144SPeter Crosthwaite         goto no_reg_update;
429f1241144SPeter Crosthwaite     case R_TXD2:
430f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 2);
431f1241144SPeter Crosthwaite         goto no_reg_update;
432f1241144SPeter Crosthwaite     case R_TXD3:
433f1241144SPeter Crosthwaite         tx_data_bytes(s, (uint32_t)value, 3);
43494befa45SPeter A. G. Crosthwaite         goto no_reg_update;
43594befa45SPeter A. G. Crosthwaite     }
43694befa45SPeter A. G. Crosthwaite     s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask);
43794befa45SPeter A. G. Crosthwaite no_reg_update:
43894befa45SPeter A. G. Crosthwaite     if (man_start_com) {
43994befa45SPeter A. G. Crosthwaite         xilinx_spips_flush_txfifo(s);
44094befa45SPeter A. G. Crosthwaite     }
44194befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
44294befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
44394befa45SPeter A. G. Crosthwaite }
44494befa45SPeter A. G. Crosthwaite 
44594befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = {
44694befa45SPeter A. G. Crosthwaite     .read = xilinx_spips_read,
44794befa45SPeter A. G. Crosthwaite     .write = xilinx_spips_write,
44894befa45SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
44994befa45SPeter A. G. Crosthwaite };
45094befa45SPeter A. G. Crosthwaite 
451f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
452f1241144SPeter Crosthwaite 
453f1241144SPeter Crosthwaite static uint64_t
454f1241144SPeter Crosthwaite lqspi_read(void *opaque, hwaddr addr, unsigned int size)
455f1241144SPeter Crosthwaite {
456f1241144SPeter Crosthwaite     int i;
4576b91f015SPeter Crosthwaite     XilinxQSPIPS *q = opaque;
458f1241144SPeter Crosthwaite     XilinxSPIPS *s = opaque;
459*abef5fa6SPeter Crosthwaite     uint32_t ret;
460f1241144SPeter Crosthwaite 
4616b91f015SPeter Crosthwaite     if (addr >= q->lqspi_cached_addr &&
4626b91f015SPeter Crosthwaite             addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
463*abef5fa6SPeter Crosthwaite         ret = q->lqspi_buf[(addr - q->lqspi_cached_addr) >> 2];
464*abef5fa6SPeter Crosthwaite         DB_PRINT("addr: %08x, data: %08x\n", (unsigned)addr, (unsigned)ret);
465*abef5fa6SPeter Crosthwaite         return ret;
466f1241144SPeter Crosthwaite     } else {
467f1241144SPeter Crosthwaite         int flash_addr = (addr / num_effective_busses(s));
468f1241144SPeter Crosthwaite         int slave = flash_addr >> LQSPI_ADDRESS_BITS;
469f1241144SPeter Crosthwaite         int cache_entry = 0;
470f1241144SPeter Crosthwaite 
471f1241144SPeter Crosthwaite         DB_PRINT("config reg status: %08x\n", s->regs[R_LQSPI_CFG]);
472f1241144SPeter Crosthwaite 
473f1241144SPeter Crosthwaite         fifo8_reset(&s->tx_fifo);
474f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
475f1241144SPeter Crosthwaite 
476f1241144SPeter Crosthwaite         s->regs[R_CONFIG] &= ~CS;
477f1241144SPeter Crosthwaite         s->regs[R_CONFIG] |= (~(1 << slave) << CS_SHIFT) & CS;
478f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
479f1241144SPeter Crosthwaite 
480f1241144SPeter Crosthwaite         /* instruction */
481f1241144SPeter Crosthwaite         DB_PRINT("pushing read instruction: %02x\n",
482f1241144SPeter Crosthwaite                  (uint8_t)(s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE));
483f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE);
484f1241144SPeter Crosthwaite         /* read address */
485f1241144SPeter Crosthwaite         DB_PRINT("pushing read address %06x\n", flash_addr);
486f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16));
487f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8));
488f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)flash_addr);
489f1241144SPeter Crosthwaite         /* mode bits */
490f1241144SPeter Crosthwaite         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) {
491f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG],
492f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_SHIFT,
493f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_WIDTH));
494f1241144SPeter Crosthwaite         }
495f1241144SPeter Crosthwaite         /* dummy bytes */
496f1241144SPeter Crosthwaite         for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT,
497f1241144SPeter Crosthwaite                                    LQSPI_CFG_DUMMY_WIDTH)); ++i) {
498f1241144SPeter Crosthwaite             DB_PRINT("pushing dummy byte\n");
499f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, 0);
500f1241144SPeter Crosthwaite         }
501f1241144SPeter Crosthwaite         xilinx_spips_flush_txfifo(s);
502f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
503f1241144SPeter Crosthwaite 
504f1241144SPeter Crosthwaite         DB_PRINT("starting QSPI data read\n");
505f1241144SPeter Crosthwaite 
506f1241144SPeter Crosthwaite         for (i = 0; i < LQSPI_CACHE_SIZE / 4; ++i) {
507f1241144SPeter Crosthwaite             tx_data_bytes(s, 0, 4);
508f1241144SPeter Crosthwaite             xilinx_spips_flush_txfifo(s);
5096b91f015SPeter Crosthwaite             rx_data_bytes(s, &q->lqspi_buf[cache_entry], 4);
510f1241144SPeter Crosthwaite             cache_entry++;
511f1241144SPeter Crosthwaite         }
512f1241144SPeter Crosthwaite 
513f1241144SPeter Crosthwaite         s->regs[R_CONFIG] |= CS;
514f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
515f1241144SPeter Crosthwaite 
5166b91f015SPeter Crosthwaite         q->lqspi_cached_addr = addr;
517f1241144SPeter Crosthwaite         return lqspi_read(opaque, addr, size);
518f1241144SPeter Crosthwaite     }
519f1241144SPeter Crosthwaite }
520f1241144SPeter Crosthwaite 
521f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = {
522f1241144SPeter Crosthwaite     .read = lqspi_read,
523f1241144SPeter Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
524f1241144SPeter Crosthwaite     .valid = {
525f1241144SPeter Crosthwaite         .min_access_size = 4,
526f1241144SPeter Crosthwaite         .max_access_size = 4
527f1241144SPeter Crosthwaite     }
528f1241144SPeter Crosthwaite };
529f1241144SPeter Crosthwaite 
530f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp)
53194befa45SPeter A. G. Crosthwaite {
532f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
533f8b9fe24SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
53494befa45SPeter A. G. Crosthwaite     int i;
53594befa45SPeter A. G. Crosthwaite 
5366b91f015SPeter Crosthwaite     DB_PRINT("realized spips\n");
53794befa45SPeter A. G. Crosthwaite 
538f1241144SPeter Crosthwaite     s->spi = g_new(SSIBus *, s->num_busses);
539f1241144SPeter Crosthwaite     for (i = 0; i < s->num_busses; ++i) {
540f1241144SPeter Crosthwaite         char bus_name[16];
541f1241144SPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
542f8b9fe24SPeter Crosthwaite         s->spi[i] = ssi_create_bus(dev, bus_name);
543f1241144SPeter Crosthwaite     }
544b4ae3cfaSPeter Crosthwaite 
5452790cd91SPeter Crosthwaite     s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses);
546f1241144SPeter Crosthwaite     ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[0]);
547f1241144SPeter Crosthwaite     ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[1]);
548f8b9fe24SPeter Crosthwaite     sysbus_init_irq(sbd, &s->irq);
549f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs * s->num_busses; ++i) {
550f8b9fe24SPeter Crosthwaite         sysbus_init_irq(sbd, &s->cs_lines[i]);
55194befa45SPeter A. G. Crosthwaite     }
55294befa45SPeter A. G. Crosthwaite 
55394befa45SPeter A. G. Crosthwaite     memory_region_init_io(&s->iomem, &spips_ops, s, "spi", R_MAX*4);
554f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->iomem);
55594befa45SPeter A. G. Crosthwaite 
5566b91f015SPeter Crosthwaite     s->irqline = -1;
5576b91f015SPeter Crosthwaite 
5586b91f015SPeter Crosthwaite     fifo8_create(&s->rx_fifo, RXFF_A);
5596b91f015SPeter Crosthwaite     fifo8_create(&s->tx_fifo, TXFF_A);
5606b91f015SPeter Crosthwaite }
5616b91f015SPeter Crosthwaite 
5626b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp)
5636b91f015SPeter Crosthwaite {
5646b91f015SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
5656b91f015SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(dev);
5666b91f015SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
5676b91f015SPeter Crosthwaite 
5686b91f015SPeter Crosthwaite     DB_PRINT("realized qspips\n");
5696b91f015SPeter Crosthwaite 
5706b91f015SPeter Crosthwaite     s->num_busses = 2;
5716b91f015SPeter Crosthwaite     s->num_cs = 2;
5726b91f015SPeter Crosthwaite     s->num_txrx_bytes = 4;
5736b91f015SPeter Crosthwaite 
5746b91f015SPeter Crosthwaite     xilinx_spips_realize(dev, errp);
575f1241144SPeter Crosthwaite     memory_region_init_io(&s->mmlqspi, &lqspi_ops, s, "lqspi",
576f1241144SPeter Crosthwaite                           (1 << LQSPI_ADDRESS_BITS) * 2);
577f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->mmlqspi);
578f1241144SPeter Crosthwaite 
5796b91f015SPeter Crosthwaite     q->lqspi_cached_addr = ~0ULL;
58094befa45SPeter A. G. Crosthwaite }
58194befa45SPeter A. G. Crosthwaite 
58294befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id)
58394befa45SPeter A. G. Crosthwaite {
58494befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr((XilinxSPIPS *)opaque);
58594befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque);
58694befa45SPeter A. G. Crosthwaite     return 0;
58794befa45SPeter A. G. Crosthwaite }
58894befa45SPeter A. G. Crosthwaite 
58994befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = {
59094befa45SPeter A. G. Crosthwaite     .name = "xilinx_spips",
591f1241144SPeter Crosthwaite     .version_id = 2,
592f1241144SPeter Crosthwaite     .minimum_version_id = 2,
593f1241144SPeter Crosthwaite     .minimum_version_id_old = 2,
59494befa45SPeter A. G. Crosthwaite     .post_load = xilinx_spips_post_load,
59594befa45SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
59694befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(tx_fifo, XilinxSPIPS),
59794befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(rx_fifo, XilinxSPIPS),
59894befa45SPeter A. G. Crosthwaite         VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, R_MAX),
599f1241144SPeter Crosthwaite         VMSTATE_UINT8(snoop_state, XilinxSPIPS),
60094befa45SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
60194befa45SPeter A. G. Crosthwaite     }
60294befa45SPeter A. G. Crosthwaite };
60394befa45SPeter A. G. Crosthwaite 
604f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = {
605f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1),
606f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4),
607f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1),
608f1241144SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST(),
609f1241144SPeter Crosthwaite };
6106b91f015SPeter Crosthwaite 
6116b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data)
6126b91f015SPeter Crosthwaite {
6136b91f015SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
6146b91f015SPeter Crosthwaite 
6156b91f015SPeter Crosthwaite     dc->realize = xilinx_qspips_realize;
6166b91f015SPeter Crosthwaite }
6176b91f015SPeter Crosthwaite 
61894befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data)
61994befa45SPeter A. G. Crosthwaite {
62094befa45SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
62194befa45SPeter A. G. Crosthwaite 
622f8b9fe24SPeter Crosthwaite     dc->realize = xilinx_spips_realize;
62394befa45SPeter A. G. Crosthwaite     dc->reset = xilinx_spips_reset;
624f1241144SPeter Crosthwaite     dc->props = xilinx_spips_properties;
62594befa45SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_xilinx_spips;
62694befa45SPeter A. G. Crosthwaite }
62794befa45SPeter A. G. Crosthwaite 
62894befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = {
629f8b9fe24SPeter Crosthwaite     .name  = TYPE_XILINX_SPIPS,
63094befa45SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
63194befa45SPeter A. G. Crosthwaite     .instance_size  = sizeof(XilinxSPIPS),
63294befa45SPeter A. G. Crosthwaite     .class_init = xilinx_spips_class_init,
63394befa45SPeter A. G. Crosthwaite };
63494befa45SPeter A. G. Crosthwaite 
6356b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = {
6366b91f015SPeter Crosthwaite     .name  = TYPE_XILINX_QSPIPS,
6376b91f015SPeter Crosthwaite     .parent = TYPE_XILINX_SPIPS,
6386b91f015SPeter Crosthwaite     .instance_size  = sizeof(XilinxQSPIPS),
6396b91f015SPeter Crosthwaite     .class_init = xilinx_qspips_class_init,
6406b91f015SPeter Crosthwaite };
6416b91f015SPeter Crosthwaite 
64294befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void)
64394befa45SPeter A. G. Crosthwaite {
64494befa45SPeter A. G. Crosthwaite     type_register_static(&xilinx_spips_info);
6456b91f015SPeter Crosthwaite     type_register_static(&xilinx_qspips_info);
64694befa45SPeter A. G. Crosthwaite }
64794befa45SPeter A. G. Crosthwaite 
64894befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types)
649