194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 25*8ef94f0bSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 279c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2883c9f4caSPaolo Bonzini #include "hw/ptimer.h" 291de7afc9SPaolo Bonzini #include "qemu/log.h" 30fd7f0d66SPaolo Bonzini #include "qemu/fifo8.h" 318fd06719SAlistair Francis #include "hw/ssi/ssi.h" 321de7afc9SPaolo Bonzini #include "qemu/bitops.h" 336363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 3494befa45SPeter A. G. Crosthwaite 354a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 364a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 374a5b6fa8SPeter Crosthwaite #endif 384a5b6fa8SPeter Crosthwaite 394a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 404a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4194befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 4294befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 434a5b6fa8SPeter Crosthwaite } \ 4494befa45SPeter A. G. Crosthwaite } while (0); 4594befa45SPeter A. G. Crosthwaite 4694befa45SPeter A. G. Crosthwaite /* config register */ 4794befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 48c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 49f1241144SPeter Crosthwaite #define ENDIAN (1 << 26) 5094befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 5194befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 5294befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 5394befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5494befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 5594befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 5694befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 5794befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 5894befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 5994befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 6094befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 6194befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 6294befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 632133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6494befa45SPeter A. G. Crosthwaite 6594befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 6694befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 6794befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 6894befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 6994befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 7094befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 7194befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 7294befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 7394befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 7494befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 7594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 7694befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 7794befa45SPeter A. G. Crosthwaite #define IXR_ALL ((IXR_TX_FIFO_UNDERFLOW<<1)-1) 7894befa45SPeter A. G. Crosthwaite 7994befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 8094befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 8194befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 8294befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 8394befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 8494befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 8594befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 86f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 87f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 88f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 89f1241144SPeter Crosthwaite 90f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 91f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 92c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 93f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 94f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS (1 << 30) 95f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 96f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 97f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 98f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 99f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 100f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 101f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 102f1241144SPeter Crosthwaite 103f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 104f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 105f1241144SPeter Crosthwaite 10694befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 10794befa45SPeter A. G. Crosthwaite 10894befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 10994befa45SPeter A. G. Crosthwaite #define RXFF_A 32 11094befa45SPeter A. G. Crosthwaite #define TXFF_A 32 11194befa45SPeter A. G. Crosthwaite 11210e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 11310e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 11410e60b35SPeter Crosthwaite 115f1241144SPeter Crosthwaite /* 16MB per linear region */ 116f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 117f1241144SPeter Crosthwaite /* Bite off 4k chunks at a time */ 118f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 119f1241144SPeter Crosthwaite 120f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 121f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE 122f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 123f1241144SPeter Crosthwaite 12408a9635bSNathan Rossi typedef enum { 12508a9635bSNathan Rossi READ = 0x3, 12608a9635bSNathan Rossi FAST_READ = 0xb, 12708a9635bSNathan Rossi DOR = 0x3b, 12808a9635bSNathan Rossi QOR = 0x6b, 12908a9635bSNathan Rossi DIOR = 0xbb, 13008a9635bSNathan Rossi QIOR = 0xeb, 13108a9635bSNathan Rossi 13208a9635bSNathan Rossi PP = 0x2, 13308a9635bSNathan Rossi DPP = 0xa2, 13408a9635bSNathan Rossi QPP = 0x32, 13508a9635bSNathan Rossi } FlashCMD; 13608a9635bSNathan Rossi 13794befa45SPeter A. G. Crosthwaite typedef struct { 1386b91f015SPeter Crosthwaite XilinxSPIPS parent_obj; 139f1241144SPeter Crosthwaite 140b0b7ae62SPeter Crosthwaite uint8_t lqspi_buf[LQSPI_CACHE_SIZE]; 141f1241144SPeter Crosthwaite hwaddr lqspi_cached_addr; 1426b91f015SPeter Crosthwaite } XilinxQSPIPS; 14394befa45SPeter A. G. Crosthwaite 14410e60b35SPeter Crosthwaite typedef struct XilinxSPIPSClass { 14510e60b35SPeter Crosthwaite SysBusDeviceClass parent_class; 14610e60b35SPeter Crosthwaite 147b5cd9143SPeter Crosthwaite const MemoryRegionOps *reg_ops; 148b5cd9143SPeter Crosthwaite 14910e60b35SPeter Crosthwaite uint32_t rx_fifo_size; 15010e60b35SPeter Crosthwaite uint32_t tx_fifo_size; 15110e60b35SPeter Crosthwaite } XilinxSPIPSClass; 1526b91f015SPeter Crosthwaite 153f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 154f1241144SPeter Crosthwaite { 155e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 156e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 157f1241144SPeter Crosthwaite } 158f1241144SPeter Crosthwaite 159c4f08ffeSPeter Crosthwaite static inline bool xilinx_spips_cs_is_set(XilinxSPIPS *s, int i, int field) 160c4f08ffeSPeter Crosthwaite { 161c4f08ffeSPeter Crosthwaite return ~field & (1 << i) && (s->regs[R_CONFIG] & MANUAL_CS 162c4f08ffeSPeter Crosthwaite || !fifo8_is_empty(&s->tx_fifo)); 163c4f08ffeSPeter Crosthwaite } 164c4f08ffeSPeter Crosthwaite 16594befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 16694befa45SPeter A. G. Crosthwaite { 167f1241144SPeter Crosthwaite int i, j; 16894befa45SPeter A. G. Crosthwaite bool found = false; 16994befa45SPeter A. G. Crosthwaite int field = s->regs[R_CONFIG] >> CS_SHIFT; 17094befa45SPeter A. G. Crosthwaite 171f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs; i++) { 172f1241144SPeter Crosthwaite for (j = 0; j < num_effective_busses(s); j++) { 173f1241144SPeter Crosthwaite int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE); 174f1241144SPeter Crosthwaite int cs_to_set = (j * s->num_cs + i + upage) % 175f1241144SPeter Crosthwaite (s->num_cs * s->num_busses); 176f1241144SPeter Crosthwaite 177c4f08ffeSPeter Crosthwaite if (xilinx_spips_cs_is_set(s, i, field) && !found) { 1784a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "selecting slave %d\n", i); 179f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 0); 18094befa45SPeter A. G. Crosthwaite } else { 1814a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "deselecting slave %d\n", i); 182f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 1); 18394befa45SPeter A. G. Crosthwaite } 18494befa45SPeter A. G. Crosthwaite } 185c4f08ffeSPeter Crosthwaite if (xilinx_spips_cs_is_set(s, i, field)) { 186f1241144SPeter Crosthwaite found = true; 187f1241144SPeter Crosthwaite } 188f1241144SPeter Crosthwaite } 189f1241144SPeter Crosthwaite if (!found) { 190f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 1914a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 192f1241144SPeter Crosthwaite } 19394befa45SPeter A. G. Crosthwaite } 19494befa45SPeter A. G. Crosthwaite 19594befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 19694befa45SPeter A. G. Crosthwaite { 1973ea728d0SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) { 1983ea728d0SPeter Crosthwaite return; 1993ea728d0SPeter Crosthwaite } 20094befa45SPeter A. G. Crosthwaite /* These are set/cleared as they occur */ 20194befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW | 20294befa45SPeter A. G. Crosthwaite IXR_TX_FIFO_MODE_FAIL); 20394befa45SPeter A. G. Crosthwaite /* these are pure functions of fifo state, set them here */ 20494befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 20594befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 20694befa45SPeter A. G. Crosthwaite (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) | 20794befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 20894befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 20994befa45SPeter A. G. Crosthwaite /* drive external interrupt pin */ 21094befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 21194befa45SPeter A. G. Crosthwaite IXR_ALL); 21294befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 21394befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 21494befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 21594befa45SPeter A. G. Crosthwaite } 21694befa45SPeter A. G. Crosthwaite } 21794befa45SPeter A. G. Crosthwaite 21894befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 21994befa45SPeter A. G. Crosthwaite { 220f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 22194befa45SPeter A. G. Crosthwaite 22294befa45SPeter A. G. Crosthwaite int i; 2236363235bSAlistair Francis for (i = 0; i < XLNX_SPIPS_R_MAX; i++) { 22494befa45SPeter A. G. Crosthwaite s->regs[i] = 0; 22594befa45SPeter A. G. Crosthwaite } 22694befa45SPeter A. G. Crosthwaite 22794befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 22894befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 22994befa45SPeter A. G. Crosthwaite /* non zero resets */ 23094befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 23194befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 23294befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 23394befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 23494befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 23594befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 236f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 237f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 23894befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 23994befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 24094befa45SPeter A. G. Crosthwaite } 24194befa45SPeter A. G. Crosthwaite 2429151da25SPeter Crosthwaite /* N way (num) in place bit striper. Lay out row wise bits (LSB to MSB) 2439151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 2449151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 2459151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 2469151da25SPeter Crosthwaite * 2479151da25SPeter Crosthwaite * {{ 76543210, } ----- stripe (dir == false) -----> {{ FCheb630, } 2489151da25SPeter Crosthwaite * { hgfedcba, } { GDAfc741, } 2499151da25SPeter Crosthwaite * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { HEBgda52, }} 2509151da25SPeter Crosthwaite */ 2519151da25SPeter Crosthwaite 2529151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 2539151da25SPeter Crosthwaite { 2549151da25SPeter Crosthwaite uint8_t r[num]; 2559151da25SPeter Crosthwaite memset(r, 0, sizeof(uint8_t) * num); 2569151da25SPeter Crosthwaite int idx[2] = {0, 0}; 2579151da25SPeter Crosthwaite int bit[2] = {0, 0}; 2589151da25SPeter Crosthwaite int d = dir; 2599151da25SPeter Crosthwaite 2609151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 2619151da25SPeter Crosthwaite for (bit[0] = 0; bit[0] < 8; ++bit[0]) { 2629151da25SPeter Crosthwaite r[idx[d]] |= x[idx[!d]] & 1 << bit[!d] ? 1 << bit[d] : 0; 2639151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 2649151da25SPeter Crosthwaite if (!idx[1]) { 2659151da25SPeter Crosthwaite bit[1]++; 2669151da25SPeter Crosthwaite } 2679151da25SPeter Crosthwaite } 2689151da25SPeter Crosthwaite } 2699151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 2709151da25SPeter Crosthwaite } 2719151da25SPeter Crosthwaite 27294befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 27394befa45SPeter A. G. Crosthwaite { 2744a5b6fa8SPeter Crosthwaite int debug_level = 0; 2754a5b6fa8SPeter Crosthwaite 27694befa45SPeter A. G. Crosthwaite for (;;) { 277f1241144SPeter Crosthwaite int i; 278f1241144SPeter Crosthwaite uint8_t tx = 0; 2799151da25SPeter Crosthwaite uint8_t tx_rx[num_effective_busses(s)]; 28094befa45SPeter A. G. Crosthwaite 28194befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 2823ea728d0SPeter Crosthwaite if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 28394befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW; 2843ea728d0SPeter Crosthwaite } 285f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 286f1241144SPeter Crosthwaite return; 2879151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 2889151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 2899151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 2909151da25SPeter Crosthwaite } 2919151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 29294befa45SPeter A. G. Crosthwaite } else { 293f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 2949151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 2959151da25SPeter Crosthwaite tx_rx[i] = tx; 29694befa45SPeter A. G. Crosthwaite } 297f1241144SPeter Crosthwaite } 2989151da25SPeter Crosthwaite 2999151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 3004a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 3019151da25SPeter Crosthwaite tx_rx[i] = ssi_transfer(s->spi[i], (uint32_t)tx_rx[i]); 3024a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 3039151da25SPeter Crosthwaite } 3049151da25SPeter Crosthwaite 30594befa45SPeter A. G. Crosthwaite if (fifo8_is_full(&s->rx_fifo)) { 30694befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 3074a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 3089151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 3099151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 3109151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 3119151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 3129151da25SPeter Crosthwaite } 31394befa45SPeter A. G. Crosthwaite } else { 3149151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 315f1241144SPeter Crosthwaite } 316f1241144SPeter Crosthwaite 3174a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 3184a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 319f1241144SPeter Crosthwaite switch (s->snoop_state) { 320f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 321f1241144SPeter Crosthwaite switch (tx) { /* new instruction code */ 32208a9635bSNathan Rossi case READ: /* 3 address bytes, no dummy bytes/cycles */ 32308a9635bSNathan Rossi case PP: 32408a9635bSNathan Rossi case DPP: 32508a9635bSNathan Rossi case QPP: 32608a9635bSNathan Rossi s->snoop_state = 3; 32708a9635bSNathan Rossi break; 32808a9635bSNathan Rossi case FAST_READ: /* 3 address bytes, 1 dummy byte */ 32908a9635bSNathan Rossi case DOR: 33008a9635bSNathan Rossi case QOR: 33108a9635bSNathan Rossi case DIOR: /* FIXME: these vary between vendor - set to spansion */ 332f1241144SPeter Crosthwaite s->snoop_state = 4; 333f1241144SPeter Crosthwaite break; 33408a9635bSNathan Rossi case QIOR: /* 3 address bytes, 2 dummy bytes */ 335f1241144SPeter Crosthwaite s->snoop_state = 6; 336f1241144SPeter Crosthwaite break; 337f1241144SPeter Crosthwaite default: 338f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 339f1241144SPeter Crosthwaite } 340f1241144SPeter Crosthwaite break; 341f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 342f1241144SPeter Crosthwaite case (SNOOP_NONE): 3434a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 3444a5b6fa8SPeter Crosthwaite if (!debug_level) { 3454a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 3464a5b6fa8SPeter Crosthwaite debug_level = 1; 3474a5b6fa8SPeter Crosthwaite } 348f1241144SPeter Crosthwaite break; 349f1241144SPeter Crosthwaite default: 350f1241144SPeter Crosthwaite s->snoop_state--; 351f1241144SPeter Crosthwaite } 3524a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 3534a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 354f1241144SPeter Crosthwaite } 355f1241144SPeter Crosthwaite } 356f1241144SPeter Crosthwaite 357b0b7ae62SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint8_t *value, int max) 358f1241144SPeter Crosthwaite { 359f1241144SPeter Crosthwaite int i; 360f1241144SPeter Crosthwaite 361f1241144SPeter Crosthwaite for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) { 362b0b7ae62SPeter Crosthwaite value[i] = fifo8_pop(&s->rx_fifo); 363f1241144SPeter Crosthwaite } 36494befa45SPeter A. G. Crosthwaite } 36594befa45SPeter A. G. Crosthwaite 366a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 36794befa45SPeter A. G. Crosthwaite unsigned size) 36894befa45SPeter A. G. Crosthwaite { 36994befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 37094befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 37194befa45SPeter A. G. Crosthwaite uint32_t ret; 372b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 37394befa45SPeter A. G. Crosthwaite 37494befa45SPeter A. G. Crosthwaite addr >>= 2; 37594befa45SPeter A. G. Crosthwaite switch (addr) { 37694befa45SPeter A. G. Crosthwaite case R_CONFIG: 3772133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 37894befa45SPeter A. G. Crosthwaite break; 37994befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 38087920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 38187920b44SPeter Crosthwaite s->regs[addr] = 0; 3824a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 38387920b44SPeter Crosthwaite return ret; 38494befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 38594befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 38694befa45SPeter A. G. Crosthwaite break; 38794befa45SPeter A. G. Crosthwaite case R_EN: 38894befa45SPeter A. G. Crosthwaite mask = 0x1; 38994befa45SPeter A. G. Crosthwaite break; 39094befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 39194befa45SPeter A. G. Crosthwaite mask = 0xFF; 39294befa45SPeter A. G. Crosthwaite break; 39394befa45SPeter A. G. Crosthwaite case R_MOD_ID: 39494befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 39594befa45SPeter A. G. Crosthwaite break; 39694befa45SPeter A. G. Crosthwaite case R_INTR_EN: 39794befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 39894befa45SPeter A. G. Crosthwaite case R_TX_DATA: 39994befa45SPeter A. G. Crosthwaite mask = 0; 40094befa45SPeter A. G. Crosthwaite break; 40194befa45SPeter A. G. Crosthwaite case R_RX_DATA: 402b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 403b0b7ae62SPeter Crosthwaite rx_data_bytes(s, rx_buf, s->num_txrx_bytes); 404b0b7ae62SPeter Crosthwaite ret = s->regs[R_CONFIG] & ENDIAN ? cpu_to_be32(*(uint32_t *)rx_buf) 405b0b7ae62SPeter Crosthwaite : cpu_to_le32(*(uint32_t *)rx_buf); 4064a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 40794befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 40894befa45SPeter A. G. Crosthwaite return ret; 40994befa45SPeter A. G. Crosthwaite } 4104a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, 4114a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 41294befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 41394befa45SPeter A. G. Crosthwaite 41494befa45SPeter A. G. Crosthwaite } 41594befa45SPeter A. G. Crosthwaite 416f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num) 417f1241144SPeter Crosthwaite { 418f1241144SPeter Crosthwaite int i; 419f1241144SPeter Crosthwaite for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) { 420f1241144SPeter Crosthwaite if (s->regs[R_CONFIG] & ENDIAN) { 421f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24)); 422f1241144SPeter Crosthwaite value <<= 8; 423f1241144SPeter Crosthwaite } else { 424f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)value); 425f1241144SPeter Crosthwaite value >>= 8; 426f1241144SPeter Crosthwaite } 427f1241144SPeter Crosthwaite } 428f1241144SPeter Crosthwaite } 429f1241144SPeter Crosthwaite 430a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 43194befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 43294befa45SPeter A. G. Crosthwaite { 43394befa45SPeter A. G. Crosthwaite int mask = ~0; 43494befa45SPeter A. G. Crosthwaite int man_start_com = 0; 43594befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 43694befa45SPeter A. G. Crosthwaite 4374a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 43894befa45SPeter A. G. Crosthwaite addr >>= 2; 43994befa45SPeter A. G. Crosthwaite switch (addr) { 44094befa45SPeter A. G. Crosthwaite case R_CONFIG: 4412133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 44294befa45SPeter A. G. Crosthwaite if (value & MAN_START_COM) { 44394befa45SPeter A. G. Crosthwaite man_start_com = 1; 44494befa45SPeter A. G. Crosthwaite } 44594befa45SPeter A. G. Crosthwaite break; 44694befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 44794befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 44894befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 44994befa45SPeter A. G. Crosthwaite goto no_reg_update; 45094befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 45194befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 45294befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 45394befa45SPeter A. G. Crosthwaite goto no_reg_update; 45494befa45SPeter A. G. Crosthwaite case R_INTR_EN: 45594befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 45694befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 45794befa45SPeter A. G. Crosthwaite goto no_reg_update; 45894befa45SPeter A. G. Crosthwaite case R_EN: 45994befa45SPeter A. G. Crosthwaite mask = 0x1; 46094befa45SPeter A. G. Crosthwaite break; 46194befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 46294befa45SPeter A. G. Crosthwaite mask = 0xFF; 46394befa45SPeter A. G. Crosthwaite break; 46494befa45SPeter A. G. Crosthwaite case R_RX_DATA: 46594befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 46694befa45SPeter A. G. Crosthwaite case R_MOD_ID: 46794befa45SPeter A. G. Crosthwaite mask = 0; 46894befa45SPeter A. G. Crosthwaite break; 46994befa45SPeter A. G. Crosthwaite case R_TX_DATA: 470f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes); 471f1241144SPeter Crosthwaite goto no_reg_update; 472f1241144SPeter Crosthwaite case R_TXD1: 473f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 1); 474f1241144SPeter Crosthwaite goto no_reg_update; 475f1241144SPeter Crosthwaite case R_TXD2: 476f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 2); 477f1241144SPeter Crosthwaite goto no_reg_update; 478f1241144SPeter Crosthwaite case R_TXD3: 479f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 3); 48094befa45SPeter A. G. Crosthwaite goto no_reg_update; 48194befa45SPeter A. G. Crosthwaite } 48294befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 48394befa45SPeter A. G. Crosthwaite no_reg_update: 484c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 485e100f3beSPeter Crosthwaite if ((man_start_com && s->regs[R_CONFIG] & MAN_START_EN) || 486e100f3beSPeter Crosthwaite (fifo8_is_empty(&s->tx_fifo) && s->regs[R_CONFIG] & MAN_START_EN)) { 48794befa45SPeter A. G. Crosthwaite xilinx_spips_flush_txfifo(s); 48894befa45SPeter A. G. Crosthwaite } 48994befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 490c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 49194befa45SPeter A. G. Crosthwaite } 49294befa45SPeter A. G. Crosthwaite 49394befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 49494befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 49594befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 49694befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 49794befa45SPeter A. G. Crosthwaite }; 49894befa45SPeter A. G. Crosthwaite 499b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 500b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 501b5cd9143SPeter Crosthwaite { 502b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 503b5cd9143SPeter Crosthwaite 504b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 505b5cd9143SPeter Crosthwaite addr >>= 2; 506b5cd9143SPeter Crosthwaite 507b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 508b5cd9143SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 509b5cd9143SPeter Crosthwaite } 510b5cd9143SPeter Crosthwaite } 511b5cd9143SPeter Crosthwaite 512b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 513b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 514b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 515b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 516b5cd9143SPeter Crosthwaite }; 517b5cd9143SPeter Crosthwaite 518f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 519f1241144SPeter Crosthwaite 520f1241144SPeter Crosthwaite static uint64_t 521f1241144SPeter Crosthwaite lqspi_read(void *opaque, hwaddr addr, unsigned int size) 522f1241144SPeter Crosthwaite { 523f1241144SPeter Crosthwaite int i; 5246b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 525f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 526abef5fa6SPeter Crosthwaite uint32_t ret; 527f1241144SPeter Crosthwaite 5286b91f015SPeter Crosthwaite if (addr >= q->lqspi_cached_addr && 5296b91f015SPeter Crosthwaite addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 530b0b7ae62SPeter Crosthwaite uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 531b0b7ae62SPeter Crosthwaite ret = cpu_to_le32(*(uint32_t *)retp); 5324a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, 5334a5b6fa8SPeter Crosthwaite (unsigned)ret); 534abef5fa6SPeter Crosthwaite return ret; 535f1241144SPeter Crosthwaite } else { 536f1241144SPeter Crosthwaite int flash_addr = (addr / num_effective_busses(s)); 537f1241144SPeter Crosthwaite int slave = flash_addr >> LQSPI_ADDRESS_BITS; 538f1241144SPeter Crosthwaite int cache_entry = 0; 53915408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 54015408b42SPeter Crosthwaite 54115408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 54215408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 543f1241144SPeter Crosthwaite 5444a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 545f1241144SPeter Crosthwaite 546f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 547f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 548f1241144SPeter Crosthwaite 549f1241144SPeter Crosthwaite /* instruction */ 5504a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 5514a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 5524a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 553f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 554f1241144SPeter Crosthwaite /* read address */ 5554a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 556f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 557f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 558f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 559f1241144SPeter Crosthwaite /* mode bits */ 560f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 561f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 562f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 563f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 564f1241144SPeter Crosthwaite } 565f1241144SPeter Crosthwaite /* dummy bytes */ 566f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 567f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 5684a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 569f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 570f1241144SPeter Crosthwaite } 571c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 572f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 573f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 574f1241144SPeter Crosthwaite 5754a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 576f1241144SPeter Crosthwaite 577b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 578b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 579b0b7ae62SPeter Crosthwaite tx_data_bytes(s, 0, 1); 580a66418f6SPeter Crosthwaite } 581f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 582b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 583b0b7ae62SPeter Crosthwaite rx_data_bytes(s, &q->lqspi_buf[cache_entry++], 1); 584a66418f6SPeter Crosthwaite } 585f1241144SPeter Crosthwaite } 586f1241144SPeter Crosthwaite 58715408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 58815408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 589f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 590f1241144SPeter Crosthwaite 591b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 592f1241144SPeter Crosthwaite return lqspi_read(opaque, addr, size); 593f1241144SPeter Crosthwaite } 594f1241144SPeter Crosthwaite } 595f1241144SPeter Crosthwaite 596f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 597f1241144SPeter Crosthwaite .read = lqspi_read, 598f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 599f1241144SPeter Crosthwaite .valid = { 600b0b7ae62SPeter Crosthwaite .min_access_size = 1, 601f1241144SPeter Crosthwaite .max_access_size = 4 602f1241144SPeter Crosthwaite } 603f1241144SPeter Crosthwaite }; 604f1241144SPeter Crosthwaite 605f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 60694befa45SPeter A. G. Crosthwaite { 607f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 608f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 60910e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 61094befa45SPeter A. G. Crosthwaite int i; 61194befa45SPeter A. G. Crosthwaite 6124a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 61394befa45SPeter A. G. Crosthwaite 614f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 615f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 616f1241144SPeter Crosthwaite char bus_name[16]; 617f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 618f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 619f1241144SPeter Crosthwaite } 620b4ae3cfaSPeter Crosthwaite 6212790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 622f1241144SPeter Crosthwaite ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[0]); 623f1241144SPeter Crosthwaite ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[1]); 624f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 625f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 626f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 62794befa45SPeter A. G. Crosthwaite } 62894befa45SPeter A. G. Crosthwaite 62929776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 6306363235bSAlistair Francis "spi", XLNX_SPIPS_R_MAX * 4); 631f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 63294befa45SPeter A. G. Crosthwaite 6336b91f015SPeter Crosthwaite s->irqline = -1; 6346b91f015SPeter Crosthwaite 63510e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 63610e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 6376b91f015SPeter Crosthwaite } 6386b91f015SPeter Crosthwaite 6396b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 6406b91f015SPeter Crosthwaite { 6416b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 6426b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 6436b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 6446b91f015SPeter Crosthwaite 6454a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 6466b91f015SPeter Crosthwaite 6476b91f015SPeter Crosthwaite s->num_busses = 2; 6486b91f015SPeter Crosthwaite s->num_cs = 2; 6496b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 6506b91f015SPeter Crosthwaite 6516b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 65229776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 653f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 654f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 655f1241144SPeter Crosthwaite 6566b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 65794befa45SPeter A. G. Crosthwaite } 65894befa45SPeter A. G. Crosthwaite 65994befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 66094befa45SPeter A. G. Crosthwaite { 66194befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 66294befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 66394befa45SPeter A. G. Crosthwaite return 0; 66494befa45SPeter A. G. Crosthwaite } 66594befa45SPeter A. G. Crosthwaite 66694befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 66794befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 668f1241144SPeter Crosthwaite .version_id = 2, 669f1241144SPeter Crosthwaite .minimum_version_id = 2, 67094befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 67194befa45SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 67294befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 67394befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 6746363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 675f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 67694befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 67794befa45SPeter A. G. Crosthwaite } 67894befa45SPeter A. G. Crosthwaite }; 67994befa45SPeter A. G. Crosthwaite 680f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = { 681f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 682f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 683f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 684f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 685f1241144SPeter Crosthwaite }; 6866b91f015SPeter Crosthwaite 6876b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 6886b91f015SPeter Crosthwaite { 6896b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 69010e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 6916b91f015SPeter Crosthwaite 6926b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 693b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 69410e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 69510e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 6966b91f015SPeter Crosthwaite } 6976b91f015SPeter Crosthwaite 69894befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 69994befa45SPeter A. G. Crosthwaite { 70094befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 70110e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 70294befa45SPeter A. G. Crosthwaite 703f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 70494befa45SPeter A. G. Crosthwaite dc->reset = xilinx_spips_reset; 705f1241144SPeter Crosthwaite dc->props = xilinx_spips_properties; 70694befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 70710e60b35SPeter Crosthwaite 708b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 70910e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 71010e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 71194befa45SPeter A. G. Crosthwaite } 71294befa45SPeter A. G. Crosthwaite 71394befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 714f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 71594befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 71694befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 71794befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 71810e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 71994befa45SPeter A. G. Crosthwaite }; 72094befa45SPeter A. G. Crosthwaite 7216b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 7226b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 7236b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 7246b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 7256b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 7266b91f015SPeter Crosthwaite }; 7276b91f015SPeter Crosthwaite 72894befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 72994befa45SPeter A. G. Crosthwaite { 73094befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 7316b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 73294befa45SPeter A. G. Crosthwaite } 73394befa45SPeter A. G. Crosthwaite 73494befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 735