194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 279c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2883c9f4caSPaolo Bonzini #include "hw/ptimer.h" 291de7afc9SPaolo Bonzini #include "qemu/log.h" 30fd7f0d66SPaolo Bonzini #include "qemu/fifo8.h" 318fd06719SAlistair Francis #include "hw/ssi/ssi.h" 321de7afc9SPaolo Bonzini #include "qemu/bitops.h" 336363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 34*83c3a1f6SKONRAD Frederic #include "qapi/error.h" 35*83c3a1f6SKONRAD Frederic #include "migration/blocker.h" 3694befa45SPeter A. G. Crosthwaite 374a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 384a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 394a5b6fa8SPeter Crosthwaite #endif 404a5b6fa8SPeter Crosthwaite 414a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 424a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4394befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 4494befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 454a5b6fa8SPeter Crosthwaite } \ 4694befa45SPeter A. G. Crosthwaite } while (0); 4794befa45SPeter A. G. Crosthwaite 4894befa45SPeter A. G. Crosthwaite /* config register */ 4994befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 50c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 51f1241144SPeter Crosthwaite #define ENDIAN (1 << 26) 5294befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 5394befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 5494befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 5594befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5694befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 5794befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 5894befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 5994befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 6094befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 6194befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 6294befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 6394befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 6494befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 652133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6694befa45SPeter A. G. Crosthwaite 6794befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 6894befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 6994befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 7094befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 7194befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 7294befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 7394befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 7494befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 7594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 7694befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 7794befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 7894befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 7994befa45SPeter A. G. Crosthwaite #define IXR_ALL ((IXR_TX_FIFO_UNDERFLOW<<1)-1) 8094befa45SPeter A. G. Crosthwaite 8194befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 8294befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 8394befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 8494befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 8594befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 8694befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 8794befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 88f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 89f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 90f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 91f1241144SPeter Crosthwaite 92f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 93f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 94c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 95f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 96f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS (1 << 30) 97f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 98f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 99f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 100f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 101f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 102f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 103f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 104f1241144SPeter Crosthwaite 105f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 106f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 107f1241144SPeter Crosthwaite 10894befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 10994befa45SPeter A. G. Crosthwaite 11094befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 11194befa45SPeter A. G. Crosthwaite #define RXFF_A 32 11294befa45SPeter A. G. Crosthwaite #define TXFF_A 32 11394befa45SPeter A. G. Crosthwaite 11410e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 11510e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 11610e60b35SPeter Crosthwaite 117f1241144SPeter Crosthwaite /* 16MB per linear region */ 118f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 119f1241144SPeter Crosthwaite /* Bite off 4k chunks at a time */ 120f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 121f1241144SPeter Crosthwaite 122f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 123f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE 124f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 125f1241144SPeter Crosthwaite 12608a9635bSNathan Rossi typedef enum { 12708a9635bSNathan Rossi READ = 0x3, 12808a9635bSNathan Rossi FAST_READ = 0xb, 12908a9635bSNathan Rossi DOR = 0x3b, 13008a9635bSNathan Rossi QOR = 0x6b, 13108a9635bSNathan Rossi DIOR = 0xbb, 13208a9635bSNathan Rossi QIOR = 0xeb, 13308a9635bSNathan Rossi 13408a9635bSNathan Rossi PP = 0x2, 13508a9635bSNathan Rossi DPP = 0xa2, 13608a9635bSNathan Rossi QPP = 0x32, 13708a9635bSNathan Rossi } FlashCMD; 13808a9635bSNathan Rossi 13994befa45SPeter A. G. Crosthwaite typedef struct { 1406b91f015SPeter Crosthwaite XilinxSPIPS parent_obj; 141f1241144SPeter Crosthwaite 142b0b7ae62SPeter Crosthwaite uint8_t lqspi_buf[LQSPI_CACHE_SIZE]; 143f1241144SPeter Crosthwaite hwaddr lqspi_cached_addr; 144*83c3a1f6SKONRAD Frederic Error *migration_blocker; 145*83c3a1f6SKONRAD Frederic bool mmio_execution_enabled; 1466b91f015SPeter Crosthwaite } XilinxQSPIPS; 14794befa45SPeter A. G. Crosthwaite 14810e60b35SPeter Crosthwaite typedef struct XilinxSPIPSClass { 14910e60b35SPeter Crosthwaite SysBusDeviceClass parent_class; 15010e60b35SPeter Crosthwaite 151b5cd9143SPeter Crosthwaite const MemoryRegionOps *reg_ops; 152b5cd9143SPeter Crosthwaite 15310e60b35SPeter Crosthwaite uint32_t rx_fifo_size; 15410e60b35SPeter Crosthwaite uint32_t tx_fifo_size; 15510e60b35SPeter Crosthwaite } XilinxSPIPSClass; 1566b91f015SPeter Crosthwaite 157f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 158f1241144SPeter Crosthwaite { 159e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 160e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 161f1241144SPeter Crosthwaite } 162f1241144SPeter Crosthwaite 163c4f08ffeSPeter Crosthwaite static inline bool xilinx_spips_cs_is_set(XilinxSPIPS *s, int i, int field) 164c4f08ffeSPeter Crosthwaite { 165c4f08ffeSPeter Crosthwaite return ~field & (1 << i) && (s->regs[R_CONFIG] & MANUAL_CS 166c4f08ffeSPeter Crosthwaite || !fifo8_is_empty(&s->tx_fifo)); 167c4f08ffeSPeter Crosthwaite } 168c4f08ffeSPeter Crosthwaite 16994befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 17094befa45SPeter A. G. Crosthwaite { 171f1241144SPeter Crosthwaite int i, j; 17294befa45SPeter A. G. Crosthwaite bool found = false; 17394befa45SPeter A. G. Crosthwaite int field = s->regs[R_CONFIG] >> CS_SHIFT; 17494befa45SPeter A. G. Crosthwaite 175f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs; i++) { 176f1241144SPeter Crosthwaite for (j = 0; j < num_effective_busses(s); j++) { 177f1241144SPeter Crosthwaite int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE); 178f1241144SPeter Crosthwaite int cs_to_set = (j * s->num_cs + i + upage) % 179f1241144SPeter Crosthwaite (s->num_cs * s->num_busses); 180f1241144SPeter Crosthwaite 181c4f08ffeSPeter Crosthwaite if (xilinx_spips_cs_is_set(s, i, field) && !found) { 1824a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "selecting slave %d\n", i); 183f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 0); 18494befa45SPeter A. G. Crosthwaite } else { 1854a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "deselecting slave %d\n", i); 186f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 1); 18794befa45SPeter A. G. Crosthwaite } 18894befa45SPeter A. G. Crosthwaite } 189c4f08ffeSPeter Crosthwaite if (xilinx_spips_cs_is_set(s, i, field)) { 190f1241144SPeter Crosthwaite found = true; 191f1241144SPeter Crosthwaite } 192f1241144SPeter Crosthwaite } 193f1241144SPeter Crosthwaite if (!found) { 194f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 1954a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 196f1241144SPeter Crosthwaite } 19794befa45SPeter A. G. Crosthwaite } 19894befa45SPeter A. G. Crosthwaite 19994befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 20094befa45SPeter A. G. Crosthwaite { 2013ea728d0SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) { 2023ea728d0SPeter Crosthwaite return; 2033ea728d0SPeter Crosthwaite } 20494befa45SPeter A. G. Crosthwaite /* These are set/cleared as they occur */ 20594befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW | 20694befa45SPeter A. G. Crosthwaite IXR_TX_FIFO_MODE_FAIL); 20794befa45SPeter A. G. Crosthwaite /* these are pure functions of fifo state, set them here */ 20894befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 20994befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 21094befa45SPeter A. G. Crosthwaite (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) | 21194befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 21294befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 21394befa45SPeter A. G. Crosthwaite /* drive external interrupt pin */ 21494befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 21594befa45SPeter A. G. Crosthwaite IXR_ALL); 21694befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 21794befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 21894befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 21994befa45SPeter A. G. Crosthwaite } 22094befa45SPeter A. G. Crosthwaite } 22194befa45SPeter A. G. Crosthwaite 22294befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 22394befa45SPeter A. G. Crosthwaite { 224f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 22594befa45SPeter A. G. Crosthwaite 22694befa45SPeter A. G. Crosthwaite int i; 2276363235bSAlistair Francis for (i = 0; i < XLNX_SPIPS_R_MAX; i++) { 22894befa45SPeter A. G. Crosthwaite s->regs[i] = 0; 22994befa45SPeter A. G. Crosthwaite } 23094befa45SPeter A. G. Crosthwaite 23194befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 23294befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 23394befa45SPeter A. G. Crosthwaite /* non zero resets */ 23494befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 23594befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 23694befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 23794befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 23894befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 23994befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 240f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 241f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 24294befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 24394befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 24494befa45SPeter A. G. Crosthwaite } 24594befa45SPeter A. G. Crosthwaite 2469151da25SPeter Crosthwaite /* N way (num) in place bit striper. Lay out row wise bits (LSB to MSB) 2479151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 2489151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 2499151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 2509151da25SPeter Crosthwaite * 2519151da25SPeter Crosthwaite * {{ 76543210, } ----- stripe (dir == false) -----> {{ FCheb630, } 2529151da25SPeter Crosthwaite * { hgfedcba, } { GDAfc741, } 2539151da25SPeter Crosthwaite * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { HEBgda52, }} 2549151da25SPeter Crosthwaite */ 2559151da25SPeter Crosthwaite 2569151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 2579151da25SPeter Crosthwaite { 2589151da25SPeter Crosthwaite uint8_t r[num]; 2599151da25SPeter Crosthwaite memset(r, 0, sizeof(uint8_t) * num); 2609151da25SPeter Crosthwaite int idx[2] = {0, 0}; 2619151da25SPeter Crosthwaite int bit[2] = {0, 0}; 2629151da25SPeter Crosthwaite int d = dir; 2639151da25SPeter Crosthwaite 2649151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 2659151da25SPeter Crosthwaite for (bit[0] = 0; bit[0] < 8; ++bit[0]) { 2669151da25SPeter Crosthwaite r[idx[d]] |= x[idx[!d]] & 1 << bit[!d] ? 1 << bit[d] : 0; 2679151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 2689151da25SPeter Crosthwaite if (!idx[1]) { 2699151da25SPeter Crosthwaite bit[1]++; 2709151da25SPeter Crosthwaite } 2719151da25SPeter Crosthwaite } 2729151da25SPeter Crosthwaite } 2739151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 2749151da25SPeter Crosthwaite } 2759151da25SPeter Crosthwaite 27694befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 27794befa45SPeter A. G. Crosthwaite { 2784a5b6fa8SPeter Crosthwaite int debug_level = 0; 2794a5b6fa8SPeter Crosthwaite 28094befa45SPeter A. G. Crosthwaite for (;;) { 281f1241144SPeter Crosthwaite int i; 282f1241144SPeter Crosthwaite uint8_t tx = 0; 2839151da25SPeter Crosthwaite uint8_t tx_rx[num_effective_busses(s)]; 28494befa45SPeter A. G. Crosthwaite 28594befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 2863ea728d0SPeter Crosthwaite if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 28794befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW; 2883ea728d0SPeter Crosthwaite } 289f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 290f1241144SPeter Crosthwaite return; 2919151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 2929151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 2939151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 2949151da25SPeter Crosthwaite } 2959151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 29694befa45SPeter A. G. Crosthwaite } else { 297f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 2989151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 2999151da25SPeter Crosthwaite tx_rx[i] = tx; 30094befa45SPeter A. G. Crosthwaite } 301f1241144SPeter Crosthwaite } 3029151da25SPeter Crosthwaite 3039151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 3044a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 3059151da25SPeter Crosthwaite tx_rx[i] = ssi_transfer(s->spi[i], (uint32_t)tx_rx[i]); 3064a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 3079151da25SPeter Crosthwaite } 3089151da25SPeter Crosthwaite 30994befa45SPeter A. G. Crosthwaite if (fifo8_is_full(&s->rx_fifo)) { 31094befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 3114a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 3129151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 3139151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 3149151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 3159151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 3169151da25SPeter Crosthwaite } 31794befa45SPeter A. G. Crosthwaite } else { 3189151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 319f1241144SPeter Crosthwaite } 320f1241144SPeter Crosthwaite 3214a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 3224a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 323f1241144SPeter Crosthwaite switch (s->snoop_state) { 324f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 325f1241144SPeter Crosthwaite switch (tx) { /* new instruction code */ 32608a9635bSNathan Rossi case READ: /* 3 address bytes, no dummy bytes/cycles */ 32708a9635bSNathan Rossi case PP: 32808a9635bSNathan Rossi case DPP: 32908a9635bSNathan Rossi case QPP: 33008a9635bSNathan Rossi s->snoop_state = 3; 33108a9635bSNathan Rossi break; 33208a9635bSNathan Rossi case FAST_READ: /* 3 address bytes, 1 dummy byte */ 33308a9635bSNathan Rossi case DOR: 33408a9635bSNathan Rossi case QOR: 33508a9635bSNathan Rossi case DIOR: /* FIXME: these vary between vendor - set to spansion */ 336f1241144SPeter Crosthwaite s->snoop_state = 4; 337f1241144SPeter Crosthwaite break; 33808a9635bSNathan Rossi case QIOR: /* 3 address bytes, 2 dummy bytes */ 339f1241144SPeter Crosthwaite s->snoop_state = 6; 340f1241144SPeter Crosthwaite break; 341f1241144SPeter Crosthwaite default: 342f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 343f1241144SPeter Crosthwaite } 344f1241144SPeter Crosthwaite break; 345f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 346f1241144SPeter Crosthwaite case (SNOOP_NONE): 3474a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 3484a5b6fa8SPeter Crosthwaite if (!debug_level) { 3494a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 3504a5b6fa8SPeter Crosthwaite debug_level = 1; 3514a5b6fa8SPeter Crosthwaite } 352f1241144SPeter Crosthwaite break; 353f1241144SPeter Crosthwaite default: 354f1241144SPeter Crosthwaite s->snoop_state--; 355f1241144SPeter Crosthwaite } 3564a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 3574a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 358f1241144SPeter Crosthwaite } 359f1241144SPeter Crosthwaite } 360f1241144SPeter Crosthwaite 361b0b7ae62SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint8_t *value, int max) 362f1241144SPeter Crosthwaite { 363f1241144SPeter Crosthwaite int i; 364f1241144SPeter Crosthwaite 365f1241144SPeter Crosthwaite for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) { 366b0b7ae62SPeter Crosthwaite value[i] = fifo8_pop(&s->rx_fifo); 367f1241144SPeter Crosthwaite } 36894befa45SPeter A. G. Crosthwaite } 36994befa45SPeter A. G. Crosthwaite 370a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 37194befa45SPeter A. G. Crosthwaite unsigned size) 37294befa45SPeter A. G. Crosthwaite { 37394befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 37494befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 37594befa45SPeter A. G. Crosthwaite uint32_t ret; 376b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 37794befa45SPeter A. G. Crosthwaite 37894befa45SPeter A. G. Crosthwaite addr >>= 2; 37994befa45SPeter A. G. Crosthwaite switch (addr) { 38094befa45SPeter A. G. Crosthwaite case R_CONFIG: 3812133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 38294befa45SPeter A. G. Crosthwaite break; 38394befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 38487920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 38587920b44SPeter Crosthwaite s->regs[addr] = 0; 3864a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 38787920b44SPeter Crosthwaite return ret; 38894befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 38994befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 39094befa45SPeter A. G. Crosthwaite break; 39194befa45SPeter A. G. Crosthwaite case R_EN: 39294befa45SPeter A. G. Crosthwaite mask = 0x1; 39394befa45SPeter A. G. Crosthwaite break; 39494befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 39594befa45SPeter A. G. Crosthwaite mask = 0xFF; 39694befa45SPeter A. G. Crosthwaite break; 39794befa45SPeter A. G. Crosthwaite case R_MOD_ID: 39894befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 39994befa45SPeter A. G. Crosthwaite break; 40094befa45SPeter A. G. Crosthwaite case R_INTR_EN: 40194befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 40294befa45SPeter A. G. Crosthwaite case R_TX_DATA: 40394befa45SPeter A. G. Crosthwaite mask = 0; 40494befa45SPeter A. G. Crosthwaite break; 40594befa45SPeter A. G. Crosthwaite case R_RX_DATA: 406b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 407b0b7ae62SPeter Crosthwaite rx_data_bytes(s, rx_buf, s->num_txrx_bytes); 408b0b7ae62SPeter Crosthwaite ret = s->regs[R_CONFIG] & ENDIAN ? cpu_to_be32(*(uint32_t *)rx_buf) 409b0b7ae62SPeter Crosthwaite : cpu_to_le32(*(uint32_t *)rx_buf); 4104a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 41194befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 41294befa45SPeter A. G. Crosthwaite return ret; 41394befa45SPeter A. G. Crosthwaite } 4144a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, 4154a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 41694befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 41794befa45SPeter A. G. Crosthwaite 41894befa45SPeter A. G. Crosthwaite } 41994befa45SPeter A. G. Crosthwaite 420f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num) 421f1241144SPeter Crosthwaite { 422f1241144SPeter Crosthwaite int i; 423f1241144SPeter Crosthwaite for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) { 424f1241144SPeter Crosthwaite if (s->regs[R_CONFIG] & ENDIAN) { 425f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24)); 426f1241144SPeter Crosthwaite value <<= 8; 427f1241144SPeter Crosthwaite } else { 428f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)value); 429f1241144SPeter Crosthwaite value >>= 8; 430f1241144SPeter Crosthwaite } 431f1241144SPeter Crosthwaite } 432f1241144SPeter Crosthwaite } 433f1241144SPeter Crosthwaite 434a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 43594befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 43694befa45SPeter A. G. Crosthwaite { 43794befa45SPeter A. G. Crosthwaite int mask = ~0; 43894befa45SPeter A. G. Crosthwaite int man_start_com = 0; 43994befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 44094befa45SPeter A. G. Crosthwaite 4414a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 44294befa45SPeter A. G. Crosthwaite addr >>= 2; 44394befa45SPeter A. G. Crosthwaite switch (addr) { 44494befa45SPeter A. G. Crosthwaite case R_CONFIG: 4452133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 44694befa45SPeter A. G. Crosthwaite if (value & MAN_START_COM) { 44794befa45SPeter A. G. Crosthwaite man_start_com = 1; 44894befa45SPeter A. G. Crosthwaite } 44994befa45SPeter A. G. Crosthwaite break; 45094befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 45194befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 45294befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 45394befa45SPeter A. G. Crosthwaite goto no_reg_update; 45494befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 45594befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 45694befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 45794befa45SPeter A. G. Crosthwaite goto no_reg_update; 45894befa45SPeter A. G. Crosthwaite case R_INTR_EN: 45994befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 46094befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 46194befa45SPeter A. G. Crosthwaite goto no_reg_update; 46294befa45SPeter A. G. Crosthwaite case R_EN: 46394befa45SPeter A. G. Crosthwaite mask = 0x1; 46494befa45SPeter A. G. Crosthwaite break; 46594befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 46694befa45SPeter A. G. Crosthwaite mask = 0xFF; 46794befa45SPeter A. G. Crosthwaite break; 46894befa45SPeter A. G. Crosthwaite case R_RX_DATA: 46994befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 47094befa45SPeter A. G. Crosthwaite case R_MOD_ID: 47194befa45SPeter A. G. Crosthwaite mask = 0; 47294befa45SPeter A. G. Crosthwaite break; 47394befa45SPeter A. G. Crosthwaite case R_TX_DATA: 474f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes); 475f1241144SPeter Crosthwaite goto no_reg_update; 476f1241144SPeter Crosthwaite case R_TXD1: 477f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 1); 478f1241144SPeter Crosthwaite goto no_reg_update; 479f1241144SPeter Crosthwaite case R_TXD2: 480f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 2); 481f1241144SPeter Crosthwaite goto no_reg_update; 482f1241144SPeter Crosthwaite case R_TXD3: 483f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 3); 48494befa45SPeter A. G. Crosthwaite goto no_reg_update; 48594befa45SPeter A. G. Crosthwaite } 48694befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 48794befa45SPeter A. G. Crosthwaite no_reg_update: 488c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 489e100f3beSPeter Crosthwaite if ((man_start_com && s->regs[R_CONFIG] & MAN_START_EN) || 490e100f3beSPeter Crosthwaite (fifo8_is_empty(&s->tx_fifo) && s->regs[R_CONFIG] & MAN_START_EN)) { 49194befa45SPeter A. G. Crosthwaite xilinx_spips_flush_txfifo(s); 49294befa45SPeter A. G. Crosthwaite } 49394befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 494c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 49594befa45SPeter A. G. Crosthwaite } 49694befa45SPeter A. G. Crosthwaite 49794befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 49894befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 49994befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 50094befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 50194befa45SPeter A. G. Crosthwaite }; 50294befa45SPeter A. G. Crosthwaite 503252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q) 504252b99baSKONRAD Frederic { 505252b99baSKONRAD Frederic XilinxSPIPS *s = &q->parent_obj; 506252b99baSKONRAD Frederic 507*83c3a1f6SKONRAD Frederic if ((q->mmio_execution_enabled) && (q->lqspi_cached_addr != ~0ULL)) { 508252b99baSKONRAD Frederic /* Invalidate the current mapped mmio */ 509252b99baSKONRAD Frederic memory_region_invalidate_mmio_ptr(&s->mmlqspi, q->lqspi_cached_addr, 510252b99baSKONRAD Frederic LQSPI_CACHE_SIZE); 511252b99baSKONRAD Frederic } 512*83c3a1f6SKONRAD Frederic 513*83c3a1f6SKONRAD Frederic q->lqspi_cached_addr = ~0ULL; 514252b99baSKONRAD Frederic } 515252b99baSKONRAD Frederic 516b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 517b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 518b5cd9143SPeter Crosthwaite { 519b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 520b5cd9143SPeter Crosthwaite 521b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 522b5cd9143SPeter Crosthwaite addr >>= 2; 523b5cd9143SPeter Crosthwaite 524b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 525252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 526b5cd9143SPeter Crosthwaite } 527b5cd9143SPeter Crosthwaite } 528b5cd9143SPeter Crosthwaite 529b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 530b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 531b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 532b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 533b5cd9143SPeter Crosthwaite }; 534b5cd9143SPeter Crosthwaite 535f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 536f1241144SPeter Crosthwaite 537252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr) 538f1241144SPeter Crosthwaite { 5396b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 540f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 541252b99baSKONRAD Frederic int i; 542252b99baSKONRAD Frederic int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1)) 543252b99baSKONRAD Frederic / num_effective_busses(s)); 544f1241144SPeter Crosthwaite int slave = flash_addr >> LQSPI_ADDRESS_BITS; 545f1241144SPeter Crosthwaite int cache_entry = 0; 54615408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 54715408b42SPeter Crosthwaite 548252b99baSKONRAD Frederic if (addr < q->lqspi_cached_addr || 549252b99baSKONRAD Frederic addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 550252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 55115408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 55215408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 553f1241144SPeter Crosthwaite 5544a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 555f1241144SPeter Crosthwaite 556f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 557f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 558f1241144SPeter Crosthwaite 559f1241144SPeter Crosthwaite /* instruction */ 5604a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 5614a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 5624a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 563f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 564f1241144SPeter Crosthwaite /* read address */ 5654a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 566f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 567f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 568f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 569f1241144SPeter Crosthwaite /* mode bits */ 570f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 571f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 572f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 573f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 574f1241144SPeter Crosthwaite } 575f1241144SPeter Crosthwaite /* dummy bytes */ 576f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 577f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 5784a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 579f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 580f1241144SPeter Crosthwaite } 581c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 582f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 583f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 584f1241144SPeter Crosthwaite 5854a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 586f1241144SPeter Crosthwaite 587b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 588b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 589b0b7ae62SPeter Crosthwaite tx_data_bytes(s, 0, 1); 590a66418f6SPeter Crosthwaite } 591f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 592b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 593b0b7ae62SPeter Crosthwaite rx_data_bytes(s, &q->lqspi_buf[cache_entry++], 1); 594a66418f6SPeter Crosthwaite } 595f1241144SPeter Crosthwaite } 596f1241144SPeter Crosthwaite 59715408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 59815408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 599f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 600f1241144SPeter Crosthwaite 601b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 602252b99baSKONRAD Frederic } 603252b99baSKONRAD Frederic } 604252b99baSKONRAD Frederic 605252b99baSKONRAD Frederic static void *lqspi_request_mmio_ptr(void *opaque, hwaddr addr, unsigned *size, 606252b99baSKONRAD Frederic unsigned *offset) 607252b99baSKONRAD Frederic { 608252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 609*83c3a1f6SKONRAD Frederic hwaddr offset_within_the_region; 610252b99baSKONRAD Frederic 611*83c3a1f6SKONRAD Frederic if (!q->mmio_execution_enabled) { 612*83c3a1f6SKONRAD Frederic return NULL; 613*83c3a1f6SKONRAD Frederic } 614*83c3a1f6SKONRAD Frederic 615*83c3a1f6SKONRAD Frederic offset_within_the_region = addr & ~(LQSPI_CACHE_SIZE - 1); 616252b99baSKONRAD Frederic lqspi_load_cache(opaque, offset_within_the_region); 617252b99baSKONRAD Frederic *size = LQSPI_CACHE_SIZE; 618252b99baSKONRAD Frederic *offset = offset_within_the_region; 619252b99baSKONRAD Frederic return q->lqspi_buf; 620252b99baSKONRAD Frederic } 621252b99baSKONRAD Frederic 622252b99baSKONRAD Frederic static uint64_t 623252b99baSKONRAD Frederic lqspi_read(void *opaque, hwaddr addr, unsigned int size) 624252b99baSKONRAD Frederic { 625252b99baSKONRAD Frederic XilinxQSPIPS *q = opaque; 626252b99baSKONRAD Frederic uint32_t ret; 627252b99baSKONRAD Frederic 628252b99baSKONRAD Frederic if (addr >= q->lqspi_cached_addr && 629252b99baSKONRAD Frederic addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 630252b99baSKONRAD Frederic uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 631252b99baSKONRAD Frederic ret = cpu_to_le32(*(uint32_t *)retp); 632252b99baSKONRAD Frederic DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr, 633252b99baSKONRAD Frederic (unsigned)ret); 634252b99baSKONRAD Frederic return ret; 635252b99baSKONRAD Frederic } else { 636252b99baSKONRAD Frederic lqspi_load_cache(opaque, addr); 637f1241144SPeter Crosthwaite return lqspi_read(opaque, addr, size); 638f1241144SPeter Crosthwaite } 639f1241144SPeter Crosthwaite } 640f1241144SPeter Crosthwaite 641f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 642f1241144SPeter Crosthwaite .read = lqspi_read, 643252b99baSKONRAD Frederic .request_ptr = lqspi_request_mmio_ptr, 644f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 645f1241144SPeter Crosthwaite .valid = { 646b0b7ae62SPeter Crosthwaite .min_access_size = 1, 647f1241144SPeter Crosthwaite .max_access_size = 4 648f1241144SPeter Crosthwaite } 649f1241144SPeter Crosthwaite }; 650f1241144SPeter Crosthwaite 651f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 65294befa45SPeter A. G. Crosthwaite { 653f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 654f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 65510e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 656c8cccba3SPaolo Bonzini qemu_irq *cs; 65794befa45SPeter A. G. Crosthwaite int i; 65894befa45SPeter A. G. Crosthwaite 6594a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 66094befa45SPeter A. G. Crosthwaite 661f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 662f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 663f1241144SPeter Crosthwaite char bus_name[16]; 664f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 665f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 666f1241144SPeter Crosthwaite } 667b4ae3cfaSPeter Crosthwaite 6682790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 669c8cccba3SPaolo Bonzini for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) { 670c8cccba3SPaolo Bonzini ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]); 671c8cccba3SPaolo Bonzini } 672c8cccba3SPaolo Bonzini 673f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 674f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 675f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 67694befa45SPeter A. G. Crosthwaite } 67794befa45SPeter A. G. Crosthwaite 67829776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 6796363235bSAlistair Francis "spi", XLNX_SPIPS_R_MAX * 4); 680f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 68194befa45SPeter A. G. Crosthwaite 6826b91f015SPeter Crosthwaite s->irqline = -1; 6836b91f015SPeter Crosthwaite 68410e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 68510e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 6866b91f015SPeter Crosthwaite } 6876b91f015SPeter Crosthwaite 6886b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 6896b91f015SPeter Crosthwaite { 6906b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 6916b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 6926b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 6936b91f015SPeter Crosthwaite 6944a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 6956b91f015SPeter Crosthwaite 6966b91f015SPeter Crosthwaite s->num_busses = 2; 6976b91f015SPeter Crosthwaite s->num_cs = 2; 6986b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 6996b91f015SPeter Crosthwaite 7006b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 70129776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 702f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 703f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 704f1241144SPeter Crosthwaite 7056b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 706*83c3a1f6SKONRAD Frederic 707*83c3a1f6SKONRAD Frederic /* mmio_execution breaks migration better aborting than having strange 708*83c3a1f6SKONRAD Frederic * bugs. 709*83c3a1f6SKONRAD Frederic */ 710*83c3a1f6SKONRAD Frederic if (q->mmio_execution_enabled) { 711*83c3a1f6SKONRAD Frederic error_setg(&q->migration_blocker, 712*83c3a1f6SKONRAD Frederic "enabling mmio_execution breaks migration"); 713*83c3a1f6SKONRAD Frederic migrate_add_blocker(q->migration_blocker, &error_fatal); 714*83c3a1f6SKONRAD Frederic } 71594befa45SPeter A. G. Crosthwaite } 71694befa45SPeter A. G. Crosthwaite 71794befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 71894befa45SPeter A. G. Crosthwaite { 71994befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 72094befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 72194befa45SPeter A. G. Crosthwaite return 0; 72294befa45SPeter A. G. Crosthwaite } 72394befa45SPeter A. G. Crosthwaite 72494befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 72594befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 726f1241144SPeter Crosthwaite .version_id = 2, 727f1241144SPeter Crosthwaite .minimum_version_id = 2, 72894befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 72994befa45SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 73094befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 73194befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 7326363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 733f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 73494befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 73594befa45SPeter A. G. Crosthwaite } 73694befa45SPeter A. G. Crosthwaite }; 73794befa45SPeter A. G. Crosthwaite 738*83c3a1f6SKONRAD Frederic static Property xilinx_qspips_properties[] = { 739*83c3a1f6SKONRAD Frederic /* We had to turn this off for 2.10 as it is not compatible with migration. 740*83c3a1f6SKONRAD Frederic * It can be enabled but will prevent the device to be migrated. 741*83c3a1f6SKONRAD Frederic * This will go aways when a fix will be released. 742*83c3a1f6SKONRAD Frederic */ 743*83c3a1f6SKONRAD Frederic DEFINE_PROP_BOOL("x-mmio-exec", XilinxQSPIPS, mmio_execution_enabled, 744*83c3a1f6SKONRAD Frederic false), 745*83c3a1f6SKONRAD Frederic DEFINE_PROP_END_OF_LIST(), 746*83c3a1f6SKONRAD Frederic }; 747*83c3a1f6SKONRAD Frederic 748f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = { 749f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 750f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 751f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 752f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 753f1241144SPeter Crosthwaite }; 7546b91f015SPeter Crosthwaite 7556b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 7566b91f015SPeter Crosthwaite { 7576b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 75810e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 7596b91f015SPeter Crosthwaite 7606b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 761*83c3a1f6SKONRAD Frederic dc->props = xilinx_qspips_properties; 762b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 76310e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 76410e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 7656b91f015SPeter Crosthwaite } 7666b91f015SPeter Crosthwaite 76794befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 76894befa45SPeter A. G. Crosthwaite { 76994befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 77010e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 77194befa45SPeter A. G. Crosthwaite 772f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 77394befa45SPeter A. G. Crosthwaite dc->reset = xilinx_spips_reset; 774f1241144SPeter Crosthwaite dc->props = xilinx_spips_properties; 77594befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 77610e60b35SPeter Crosthwaite 777b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 77810e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 77910e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 78094befa45SPeter A. G. Crosthwaite } 78194befa45SPeter A. G. Crosthwaite 78294befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 783f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 78494befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 78594befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 78694befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 78710e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 78894befa45SPeter A. G. Crosthwaite }; 78994befa45SPeter A. G. Crosthwaite 7906b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 7916b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 7926b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 7936b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 7946b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 7956b91f015SPeter Crosthwaite }; 7966b91f015SPeter Crosthwaite 79794befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 79894befa45SPeter A. G. Crosthwaite { 79994befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 8006b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 80194befa45SPeter A. G. Crosthwaite } 80294befa45SPeter A. G. Crosthwaite 80394befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 804