194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 279c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 28*64552b6bSMarkus Armbruster #include "hw/irq.h" 2983c9f4caSPaolo Bonzini #include "hw/ptimer.h" 301de7afc9SPaolo Bonzini #include "qemu/log.h" 310b8fa32fSMarkus Armbruster #include "qemu/module.h" 321de7afc9SPaolo Bonzini #include "qemu/bitops.h" 336363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 3483c3a1f6SKONRAD Frederic #include "qapi/error.h" 35ef06ca39SFrancisco Iglesias #include "hw/register.h" 36c95997a3SFrancisco Iglesias #include "sysemu/dma.h" 3783c3a1f6SKONRAD Frederic #include "migration/blocker.h" 3894befa45SPeter A. G. Crosthwaite 394a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 404a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 414a5b6fa8SPeter Crosthwaite #endif 424a5b6fa8SPeter Crosthwaite 434a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 444a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4594befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 4694befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 474a5b6fa8SPeter Crosthwaite } \ 482562755eSEric Blake } while (0) 4994befa45SPeter A. G. Crosthwaite 5094befa45SPeter A. G. Crosthwaite /* config register */ 5194befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 52c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 532fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN (1 << 26) 5494befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 5594befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 5694befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 5794befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5894befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 5994befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 6094befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 6194befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 6294befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 6394befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 6494befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 6594befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 6694befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 672133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6894befa45SPeter A. G. Crosthwaite 6994befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 7094befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 714f0da466SAlistair Francis #define R_INTR_STATUS_RESET (0x104) 7294befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 7394befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 7494befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 7594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 76c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 77c95997a3SFrancisco Iglesias #define IXR_RX_FIFO_EMPTY (1 << 11) 78c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_FULL (1 << 10) 79c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_NOT_FULL (1 << 9) 80c95997a3SFrancisco Iglesias #define IXR_TX_FIFO_EMPTY (1 << 8) 81c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_EMPTY (1 << 7) 8294befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 8394befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 8494befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 8594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 8694befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 8794befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 88c95997a3SFrancisco Iglesias #define IXR_ALL ((1 << 13) - 1) 89c95997a3SFrancisco Iglesias #define GQSPI_IXR_MASK 0xFBE 90c95997a3SFrancisco Iglesias #define IXR_SELF_CLEAR \ 91c95997a3SFrancisco Iglesias (IXR_GENERIC_FIFO_EMPTY \ 92c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_FULL \ 93c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_NOT_FULL \ 94c95997a3SFrancisco Iglesias | IXR_TX_FIFO_EMPTY \ 95c95997a3SFrancisco Iglesias | IXR_TX_FIFO_FULL \ 96c95997a3SFrancisco Iglesias | IXR_TX_FIFO_NOT_FULL \ 97c95997a3SFrancisco Iglesias | IXR_RX_FIFO_EMPTY \ 98c95997a3SFrancisco Iglesias | IXR_RX_FIFO_FULL \ 99c95997a3SFrancisco Iglesias | IXR_RX_FIFO_NOT_EMPTY) 10094befa45SPeter A. G. Crosthwaite 10194befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 10294befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 10394befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 10494befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 10594befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 10694befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 10794befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 1084f0da466SAlistair Francis #define R_GPIO (0x30 / 4) 1094f0da466SAlistair Francis #define R_LPBK_DLY_ADJ (0x38 / 4) 1104f0da466SAlistair Francis #define R_LPBK_DLY_ADJ_RESET (0x33) 111f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 112f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 113f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 114f1241144SPeter Crosthwaite 115f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 116f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 117c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 118f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 119fbfaa507SFrancisco Iglesias #define LQSPI_CFG_SEP_BUS (1 << 29) 120f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 121fbfaa507SFrancisco Iglesias #define LQSPI_CFG_ADDR4 (1 << 27) 122f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 123f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 124f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 125f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 126f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 127f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 128f1241144SPeter Crosthwaite 129ef06ca39SFrancisco Iglesias #define R_CMND (0xc0 / 4) 130ef06ca39SFrancisco Iglesias #define R_CMND_RXFIFO_DRAIN (1 << 19) 131ef06ca39SFrancisco Iglesias FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3) 132ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD (1 << 15) 133ef06ca39SFrancisco Iglesias FIELD(CMND, RX_DISCARD, 8, 7) 134ef06ca39SFrancisco Iglesias FIELD(CMND, DUMMY_CYCLES, 2, 6) 135ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN (1 << 1) 136ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT (1 << 0) 137275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE (0xc4 / 4) 138f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 139f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 140f1241144SPeter Crosthwaite 14194befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 14294befa45SPeter A. G. Crosthwaite 143c95997a3SFrancisco Iglesias #define R_GQSPI_SELECT (0x144 / 4) 144c95997a3SFrancisco Iglesias FIELD(GQSPI_SELECT, GENERIC_QSPI_EN, 0, 1) 145c95997a3SFrancisco Iglesias #define R_GQSPI_ISR (0x104 / 4) 146c95997a3SFrancisco Iglesias #define R_GQSPI_IER (0x108 / 4) 147c95997a3SFrancisco Iglesias #define R_GQSPI_IDR (0x10c / 4) 148c95997a3SFrancisco Iglesias #define R_GQSPI_IMR (0x110 / 4) 1494f0da466SAlistair Francis #define R_GQSPI_IMR_RESET (0xfbe) 150c95997a3SFrancisco Iglesias #define R_GQSPI_TX_THRESH (0x128 / 4) 151c95997a3SFrancisco Iglesias #define R_GQSPI_RX_THRESH (0x12c / 4) 1524f0da466SAlistair Francis #define R_GQSPI_GPIO (0x130 / 4) 1534f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ (0x138 / 4) 1544f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ_RESET (0x33) 155c95997a3SFrancisco Iglesias #define R_GQSPI_CNFG (0x100 / 4) 156c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, MODE_EN, 30, 2) 157c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START_MODE, 29, 1) 158c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START, 28, 1) 159c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, ENDIAN, 26, 1) 160c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 161c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, EN_POLL_TIMEOUT, 20, 1) 162c95997a3SFrancisco Iglesias /* QEMU doesnt care about any of these last three */ 163c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, BR, 3, 3) 164c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPH, 2, 1) 165c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPL, 1, 1) 166c95997a3SFrancisco Iglesias #define R_GQSPI_GEN_FIFO (0x140 / 4) 167c95997a3SFrancisco Iglesias #define R_GQSPI_TXD (0x11c / 4) 168c95997a3SFrancisco Iglesias #define R_GQSPI_RXD (0x120 / 4) 169c95997a3SFrancisco Iglesias #define R_GQSPI_FIFO_CTRL (0x14c / 4) 170c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, RX_FIFO_RESET, 2, 1) 171c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, TX_FIFO_RESET, 1, 1) 172c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET, 0, 1) 173c95997a3SFrancisco Iglesias #define R_GQSPI_GFIFO_THRESH (0x150 / 4) 174c95997a3SFrancisco Iglesias #define R_GQSPI_DATA_STS (0x15c / 4) 175c95997a3SFrancisco Iglesias /* We use the snapshot register to hold the core state for the currently 176c95997a3SFrancisco Iglesias * or most recently executed command. So the generic fifo format is defined 177c95997a3SFrancisco Iglesias * for the snapshot register 178c95997a3SFrancisco Iglesias */ 179c95997a3SFrancisco Iglesias #define R_GQSPI_GF_SNAPSHOT (0x160 / 4) 180c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, POLL, 19, 1) 181c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, STRIPE, 18, 1) 182c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, RECIEVE, 17, 1) 183c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, TRANSMIT, 16, 1) 184c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT, 14, 2) 185c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, CHIP_SELECT, 12, 2) 186c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, SPI_MODE, 10, 2) 187c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, EXPONENT, 9, 1) 188c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_XFER, 8, 1) 189c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA, 0, 8) 1904f0da466SAlistair Francis #define R_GQSPI_MOD_ID (0x1fc / 4) 1914f0da466SAlistair Francis #define R_GQSPI_MOD_ID_RESET (0x10a0000) 1924f0da466SAlistair Francis 1934f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL (0x80c / 4) 1944f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL_RESET (0x803ffa00) 1954f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK (0x820 / 4) 1964f0da466SAlistair Francis #define R_QSPIDMA_DST_I_MASK_RESET (0xfe) 1974f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2 (0x824 / 4) 1984f0da466SAlistair Francis #define R_QSPIDMA_DST_CTRL2_RESET (0x081bfff8) 1994f0da466SAlistair Francis 20094befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 201c95997a3SFrancisco Iglesias #define RXFF_A (128) 202c95997a3SFrancisco Iglesias #define TXFF_A (128) 20394befa45SPeter A. G. Crosthwaite 20410e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 20510e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 20610e60b35SPeter Crosthwaite 207f1241144SPeter Crosthwaite /* 16MB per linear region */ 208f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 209f1241144SPeter Crosthwaite 210f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 211ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0 212ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE 213f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 214f1241144SPeter Crosthwaite 215fbe5dac7SFrancisco Iglesias #define MIN_NUM_BUSSES 1 216fbe5dac7SFrancisco Iglesias #define MAX_NUM_BUSSES 2 217fbe5dac7SFrancisco Iglesias 218f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 219f1241144SPeter Crosthwaite { 220e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 221e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 222f1241144SPeter Crosthwaite } 223f1241144SPeter Crosthwaite 224c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) 225c4f08ffeSPeter Crosthwaite { 226c95997a3SFrancisco Iglesias int i; 22794befa45SPeter A. G. Crosthwaite 2280c4a94b8SFrancisco Iglesias for (i = 0; i < s->num_cs * s->num_busses; i++) { 229c95997a3SFrancisco Iglesias bool old_state = s->cs_lines_state[i]; 230c95997a3SFrancisco Iglesias bool new_state = field & (1 << i); 231f1241144SPeter Crosthwaite 232c95997a3SFrancisco Iglesias if (old_state != new_state) { 233c95997a3SFrancisco Iglesias s->cs_lines_state[i] = new_state; 234ef06ca39SFrancisco Iglesias s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD); 235c95997a3SFrancisco Iglesias DB_PRINT_L(1, "%sselecting slave %d\n", new_state ? "" : "de", i); 236ef06ca39SFrancisco Iglesias } 237c95997a3SFrancisco Iglesias qemu_set_irq(s->cs_lines[i], !new_state); 23894befa45SPeter A. G. Crosthwaite } 2390c4a94b8SFrancisco Iglesias if (!(field & ((1 << (s->num_cs * s->num_busses)) - 1))) { 240f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 241ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 242ef06ca39SFrancisco Iglesias s->link_state = 1; 243ef06ca39SFrancisco Iglesias s->link_state_next = 1; 244ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 2454a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 246f1241144SPeter Crosthwaite } 24794befa45SPeter A. G. Crosthwaite } 24894befa45SPeter A. G. Crosthwaite 249c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s) 250c95997a3SFrancisco Iglesias { 251c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_GF_SNAPSHOT]) { 252c95997a3SFrancisco Iglesias int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT); 2530c4a94b8SFrancisco Iglesias bool upper_cs_sel = field & (1 << 1); 2540c4a94b8SFrancisco Iglesias bool lower_cs_sel = field & 1; 2550c4a94b8SFrancisco Iglesias bool bus0_enabled; 2560c4a94b8SFrancisco Iglesias bool bus1_enabled; 2570c4a94b8SFrancisco Iglesias uint8_t buses; 2580c4a94b8SFrancisco Iglesias int cs = 0; 2590c4a94b8SFrancisco Iglesias 2600c4a94b8SFrancisco Iglesias buses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 2610c4a94b8SFrancisco Iglesias bus0_enabled = buses & 1; 2620c4a94b8SFrancisco Iglesias bus1_enabled = buses & (1 << 1); 2630c4a94b8SFrancisco Iglesias 2640c4a94b8SFrancisco Iglesias if (bus0_enabled && bus1_enabled) { 2650c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2660c4a94b8SFrancisco Iglesias cs |= 1; 2670c4a94b8SFrancisco Iglesias } 2680c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2690c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2700c4a94b8SFrancisco Iglesias } 2710c4a94b8SFrancisco Iglesias } else if (bus0_enabled) { 2720c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2730c4a94b8SFrancisco Iglesias cs |= 1; 2740c4a94b8SFrancisco Iglesias } 2750c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2760c4a94b8SFrancisco Iglesias cs |= 1 << 1; 2770c4a94b8SFrancisco Iglesias } 2780c4a94b8SFrancisco Iglesias } else if (bus1_enabled) { 2790c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2800c4a94b8SFrancisco Iglesias cs |= 1 << 2; 2810c4a94b8SFrancisco Iglesias } 2820c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2830c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2840c4a94b8SFrancisco Iglesias } 2850c4a94b8SFrancisco Iglesias } 2860c4a94b8SFrancisco Iglesias xilinx_spips_update_cs(XILINX_SPIPS(s), cs); 287c95997a3SFrancisco Iglesias } 288c95997a3SFrancisco Iglesias } 289c95997a3SFrancisco Iglesias 290c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 291c95997a3SFrancisco Iglesias { 292c95997a3SFrancisco Iglesias int field = ~((s->regs[R_CONFIG] & CS) >> CS_SHIFT); 293c95997a3SFrancisco Iglesias 294c95997a3SFrancisco Iglesias /* In dual parallel, mirror low CS to both */ 295c95997a3SFrancisco Iglesias if (num_effective_busses(s) == 2) { 296c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 297c95997a3SFrancisco Iglesias field &= 0x1; 2980c4a94b8SFrancisco Iglesias field |= field << 3; 299c95997a3SFrancisco Iglesias /* Dual stack U-Page */ 300c95997a3SFrancisco Iglesias } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM && 301c95997a3SFrancisco Iglesias s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) { 302c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 303c95997a3SFrancisco Iglesias field &= 0x1; 304c95997a3SFrancisco Iglesias /* change from CS0 to CS1 */ 305c95997a3SFrancisco Iglesias field <<= 1; 306c95997a3SFrancisco Iglesias } 307c95997a3SFrancisco Iglesias /* Auto CS */ 308c95997a3SFrancisco Iglesias if (!(s->regs[R_CONFIG] & MANUAL_CS) && 309c95997a3SFrancisco Iglesias fifo8_is_empty(&s->tx_fifo)) { 310c95997a3SFrancisco Iglesias field = 0; 311c95997a3SFrancisco Iglesias } 312c95997a3SFrancisco Iglesias xilinx_spips_update_cs(s, field); 313c95997a3SFrancisco Iglesias } 314c95997a3SFrancisco Iglesias 31594befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 31694befa45SPeter A. G. Crosthwaite { 317c95997a3SFrancisco Iglesias if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 318c95997a3SFrancisco Iglesias s->regs[R_INTR_STATUS] &= ~IXR_SELF_CLEAR; 31994befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 32094befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 321c95997a3SFrancisco Iglesias (s->rx_fifo.num >= s->regs[R_RX_THRES] ? 322c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 32394befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 324c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo) ? IXR_TX_FIFO_EMPTY : 0) | 32594befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 326c95997a3SFrancisco Iglesias } 32794befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 32894befa45SPeter A. G. Crosthwaite IXR_ALL); 32994befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 33094befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 33194befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 33294befa45SPeter A. G. Crosthwaite } 33394befa45SPeter A. G. Crosthwaite } 33494befa45SPeter A. G. Crosthwaite 335c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS *s) 336c95997a3SFrancisco Iglesias { 337c95997a3SFrancisco Iglesias uint32_t gqspi_int; 338c95997a3SFrancisco Iglesias int new_irqline; 339c95997a3SFrancisco Iglesias 340c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~IXR_SELF_CLEAR; 341c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] |= 342c95997a3SFrancisco Iglesias (fifo32_is_empty(&s->fifo_g) ? IXR_GENERIC_FIFO_EMPTY : 0) | 343c95997a3SFrancisco Iglesias (fifo32_is_full(&s->fifo_g) ? IXR_GENERIC_FIFO_FULL : 0) | 344c95997a3SFrancisco Iglesias (s->fifo_g.fifo.num < s->regs[R_GQSPI_GFIFO_THRESH] ? 345c95997a3SFrancisco Iglesias IXR_GENERIC_FIFO_NOT_FULL : 0) | 346c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->rx_fifo_g) ? IXR_RX_FIFO_EMPTY : 0) | 347c95997a3SFrancisco Iglesias (fifo8_is_full(&s->rx_fifo_g) ? IXR_RX_FIFO_FULL : 0) | 348c95997a3SFrancisco Iglesias (s->rx_fifo_g.num >= s->regs[R_GQSPI_RX_THRESH] ? 349c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 350c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo_g) ? IXR_TX_FIFO_EMPTY : 0) | 351c95997a3SFrancisco Iglesias (fifo8_is_full(&s->tx_fifo_g) ? IXR_TX_FIFO_FULL : 0) | 352c95997a3SFrancisco Iglesias (s->tx_fifo_g.num < s->regs[R_GQSPI_TX_THRESH] ? 353c95997a3SFrancisco Iglesias IXR_TX_FIFO_NOT_FULL : 0); 354c95997a3SFrancisco Iglesias 355c95997a3SFrancisco Iglesias /* GQSPI Interrupt Trigger Status */ 356c95997a3SFrancisco Iglesias gqspi_int = (~s->regs[R_GQSPI_IMR]) & s->regs[R_GQSPI_ISR] & GQSPI_IXR_MASK; 357c95997a3SFrancisco Iglesias new_irqline = !!(gqspi_int & IXR_ALL); 358c95997a3SFrancisco Iglesias 359c95997a3SFrancisco Iglesias /* drive external interrupt pin */ 360c95997a3SFrancisco Iglesias if (new_irqline != s->gqspi_irqline) { 361c95997a3SFrancisco Iglesias s->gqspi_irqline = new_irqline; 362c95997a3SFrancisco Iglesias qemu_set_irq(XILINX_SPIPS(s)->irq, s->gqspi_irqline); 363c95997a3SFrancisco Iglesias } 364c95997a3SFrancisco Iglesias } 365c95997a3SFrancisco Iglesias 36694befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 36794befa45SPeter A. G. Crosthwaite { 368f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 36994befa45SPeter A. G. Crosthwaite 370d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 37194befa45SPeter A. G. Crosthwaite 37294befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 37394befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 37494befa45SPeter A. G. Crosthwaite /* non zero resets */ 37594befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 37694befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 37794befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 37894befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 37994befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 38094befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 381f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 382ef06ca39SFrancisco Iglesias s->link_state = 1; 383ef06ca39SFrancisco Iglesias s->link_state_next = 1; 384ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 385f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 386ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 387275e28ccSFrancisco Iglesias s->man_start_com = false; 38894befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 38994befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 39094befa45SPeter A. G. Crosthwaite } 39194befa45SPeter A. G. Crosthwaite 392c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_reset(DeviceState *d) 393c95997a3SFrancisco Iglesias { 394c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(d); 395c95997a3SFrancisco Iglesias 396c95997a3SFrancisco Iglesias xilinx_spips_reset(d); 397c95997a3SFrancisco Iglesias 398d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 399d3c348b6SAlistair Francis 400c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 401c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 402c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 4034f0da466SAlistair Francis s->regs[R_INTR_STATUS] = R_INTR_STATUS_RESET; 4044f0da466SAlistair Francis s->regs[R_GPIO] = 1; 4054f0da466SAlistair Francis s->regs[R_LPBK_DLY_ADJ] = R_LPBK_DLY_ADJ_RESET; 4064f0da466SAlistair Francis s->regs[R_GQSPI_GFIFO_THRESH] = 0x10; 4074f0da466SAlistair Francis s->regs[R_MOD_ID] = 0x01090101; 4084f0da466SAlistair Francis s->regs[R_GQSPI_IMR] = R_GQSPI_IMR_RESET; 409c95997a3SFrancisco Iglesias s->regs[R_GQSPI_TX_THRESH] = 1; 410c95997a3SFrancisco Iglesias s->regs[R_GQSPI_RX_THRESH] = 1; 4114f0da466SAlistair Francis s->regs[R_GQSPI_GPIO] = 1; 4124f0da466SAlistair Francis s->regs[R_GQSPI_LPBK_DLY_ADJ] = R_GQSPI_LPBK_DLY_ADJ_RESET; 4134f0da466SAlistair Francis s->regs[R_GQSPI_MOD_ID] = R_GQSPI_MOD_ID_RESET; 4144f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL] = R_QSPIDMA_DST_CTRL_RESET; 4154f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_I_MASK] = R_QSPIDMA_DST_I_MASK_RESET; 4164f0da466SAlistair Francis s->regs[R_QSPIDMA_DST_CTRL2] = R_QSPIDMA_DST_CTRL2_RESET; 417c95997a3SFrancisco Iglesias s->man_start_com_g = false; 418c95997a3SFrancisco Iglesias s->gqspi_irqline = 0; 419c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 420c95997a3SFrancisco Iglesias } 421c95997a3SFrancisco Iglesias 422c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB) 4239151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 4249151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 4259151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 4269151da25SPeter Crosthwaite * 427c3725b85SFrancisco Iglesias * {{ 76543210, } ----- stripe (dir == false) -----> {{ 741gdaFC, } 428c3725b85SFrancisco Iglesias * { hgfedcba, } { 630fcHEB, } 429c3725b85SFrancisco Iglesias * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { 52hebGDA, }} 4309151da25SPeter Crosthwaite */ 4319151da25SPeter Crosthwaite 4329151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 4339151da25SPeter Crosthwaite { 434aa64cfaeSPeter Maydell uint8_t r[MAX_NUM_BUSSES]; 4359151da25SPeter Crosthwaite int idx[2] = {0, 0}; 436c3725b85SFrancisco Iglesias int bit[2] = {0, 7}; 4379151da25SPeter Crosthwaite int d = dir; 4389151da25SPeter Crosthwaite 439aa64cfaeSPeter Maydell assert(num <= MAX_NUM_BUSSES); 440aa64cfaeSPeter Maydell memset(r, 0, sizeof(uint8_t) * num); 441aa64cfaeSPeter Maydell 4429151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 443c3725b85SFrancisco Iglesias for (bit[0] = 7; bit[0] >= 0; bit[0]--) { 444c3725b85SFrancisco Iglesias r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; 4459151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 4469151da25SPeter Crosthwaite if (!idx[1]) { 447c3725b85SFrancisco Iglesias bit[1]--; 4489151da25SPeter Crosthwaite } 4499151da25SPeter Crosthwaite } 4509151da25SPeter Crosthwaite } 4519151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 4529151da25SPeter Crosthwaite } 4539151da25SPeter Crosthwaite 454c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS *s) 455c95997a3SFrancisco Iglesias { 456c95997a3SFrancisco Iglesias while (s->regs[R_GQSPI_DATA_STS] || !fifo32_is_empty(&s->fifo_g)) { 457c95997a3SFrancisco Iglesias uint8_t tx_rx[2] = { 0 }; 458c95997a3SFrancisco Iglesias int num_stripes = 1; 459c95997a3SFrancisco Iglesias uint8_t busses; 460c95997a3SFrancisco Iglesias int i; 461c95997a3SFrancisco Iglesias 462c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 463c95997a3SFrancisco Iglesias uint8_t imm; 464c95997a3SFrancisco Iglesias 465c95997a3SFrancisco Iglesias s->regs[R_GQSPI_GF_SNAPSHOT] = fifo32_pop(&s->fifo_g); 466c95997a3SFrancisco Iglesias DB_PRINT_L(0, "GQSPI command: %x\n", s->regs[R_GQSPI_GF_SNAPSHOT]); 467c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_GF_SNAPSHOT]) { 468c95997a3SFrancisco Iglesias DB_PRINT_L(0, "Dummy GQSPI Delay Command Entry, Do nothing"); 469c95997a3SFrancisco Iglesias continue; 470c95997a3SFrancisco Iglesias } 471c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 472c95997a3SFrancisco Iglesias 473c95997a3SFrancisco Iglesias imm = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 474c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 475c95997a3SFrancisco Iglesias /* immedate transfer */ 476c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 477c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 478c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1; 479c95997a3SFrancisco Iglesias /* CS setup/hold - do nothing */ 480c95997a3SFrancisco Iglesias } else { 481c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 0; 482c95997a3SFrancisco Iglesias } 483c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, EXPONENT)) { 484c95997a3SFrancisco Iglesias if (imm > 31) { 485c95997a3SFrancisco Iglesias qemu_log_mask(LOG_UNIMP, "QSPI exponential transfer too" 486c95997a3SFrancisco Iglesias " long - 2 ^ %" PRId8 " requested\n", imm); 487c95997a3SFrancisco Iglesias } 488c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1ul << imm; 489c95997a3SFrancisco Iglesias } else { 490c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = imm; 491c95997a3SFrancisco Iglesias } 492c95997a3SFrancisco Iglesias } 493c95997a3SFrancisco Iglesias /* Zero length transfer check */ 494c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 495c95997a3SFrancisco Iglesias continue; 496c95997a3SFrancisco Iglesias } 497c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE) && 498c95997a3SFrancisco Iglesias fifo8_is_full(&s->rx_fifo_g)) { 499c95997a3SFrancisco Iglesias /* No space in RX fifo for transfer - try again later */ 500c95997a3SFrancisco Iglesias return; 501c95997a3SFrancisco Iglesias } 502c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, STRIPE) && 503c95997a3SFrancisco Iglesias (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 504c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE))) { 505c95997a3SFrancisco Iglesias num_stripes = 2; 506c95997a3SFrancisco Iglesias } 507c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 508c95997a3SFrancisco Iglesias tx_rx[0] = ARRAY_FIELD_EX32(s->regs, 509c95997a3SFrancisco Iglesias GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 510c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT)) { 511c95997a3SFrancisco Iglesias for (i = 0; i < num_stripes; ++i) { 512c95997a3SFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo_g)) { 513c95997a3SFrancisco Iglesias tx_rx[i] = fifo8_pop(&s->tx_fifo_g); 514c95997a3SFrancisco Iglesias s->tx_fifo_g_align++; 515c95997a3SFrancisco Iglesias } else { 516c95997a3SFrancisco Iglesias return; 517c95997a3SFrancisco Iglesias } 518c95997a3SFrancisco Iglesias } 519c95997a3SFrancisco Iglesias } 520c95997a3SFrancisco Iglesias if (num_stripes == 1) { 521c95997a3SFrancisco Iglesias /* mirror */ 522c95997a3SFrancisco Iglesias tx_rx[1] = tx_rx[0]; 523c95997a3SFrancisco Iglesias } 524c95997a3SFrancisco Iglesias busses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 525c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 526c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d tx = %02x\n", i, tx_rx[i]); 527c95997a3SFrancisco Iglesias tx_rx[i] = ssi_transfer(XILINX_SPIPS(s)->spi[i], tx_rx[i]); 528c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d rx = %02x\n", i, tx_rx[i]); 529c95997a3SFrancisco Iglesias } 530c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_DATA_STS] > 1 && 531c95997a3SFrancisco Iglesias busses == 0x3 && num_stripes == 2) { 532c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] -= 2; 533c95997a3SFrancisco Iglesias } else if (s->regs[R_GQSPI_DATA_STS] > 0) { 534c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS]--; 535c95997a3SFrancisco Iglesias } 536c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 537c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 538c95997a3SFrancisco Iglesias if (busses & (1 << i)) { 539c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d push_byte = %02x\n", i, tx_rx[i]); 540c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, tx_rx[i]); 541c95997a3SFrancisco Iglesias s->rx_fifo_g_align++; 542c95997a3SFrancisco Iglesias } 543c95997a3SFrancisco Iglesias } 544c95997a3SFrancisco Iglesias } 545c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 546c95997a3SFrancisco Iglesias for (; s->tx_fifo_g_align % 4; s->tx_fifo_g_align++) { 547c95997a3SFrancisco Iglesias fifo8_pop(&s->tx_fifo_g); 548c95997a3SFrancisco Iglesias } 549c95997a3SFrancisco Iglesias for (; s->rx_fifo_g_align % 4; s->rx_fifo_g_align++) { 550c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, 0); 551c95997a3SFrancisco Iglesias } 552c95997a3SFrancisco Iglesias } 553c95997a3SFrancisco Iglesias } 554c95997a3SFrancisco Iglesias } 555c95997a3SFrancisco Iglesias 556ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command) 557ef06ca39SFrancisco Iglesias { 558ef06ca39SFrancisco Iglesias if (!qs) { 559ef06ca39SFrancisco Iglesias /* The SPI device is not a QSPI device */ 560ef06ca39SFrancisco Iglesias return -1; 561ef06ca39SFrancisco Iglesias } 562ef06ca39SFrancisco Iglesias 563ef06ca39SFrancisco Iglesias switch (command) { /* check for dummies */ 564ef06ca39SFrancisco Iglesias case READ: /* no dummy bytes/cycles */ 565ef06ca39SFrancisco Iglesias case PP: 566ef06ca39SFrancisco Iglesias case DPP: 567ef06ca39SFrancisco Iglesias case QPP: 568ef06ca39SFrancisco Iglesias case READ_4: 569ef06ca39SFrancisco Iglesias case PP_4: 570ef06ca39SFrancisco Iglesias case QPP_4: 571ef06ca39SFrancisco Iglesias return 0; 572ef06ca39SFrancisco Iglesias case FAST_READ: 573ef06ca39SFrancisco Iglesias case DOR: 574ef06ca39SFrancisco Iglesias case QOR: 575ef06ca39SFrancisco Iglesias case DOR_4: 576ef06ca39SFrancisco Iglesias case QOR_4: 577ef06ca39SFrancisco Iglesias return 1; 578ef06ca39SFrancisco Iglesias case DIOR: 579ef06ca39SFrancisco Iglesias case FAST_READ_4: 580ef06ca39SFrancisco Iglesias case DIOR_4: 581ef06ca39SFrancisco Iglesias return 2; 582ef06ca39SFrancisco Iglesias case QIOR: 583ef06ca39SFrancisco Iglesias case QIOR_4: 584b8cc8503SFrancisco Iglesias return 4; 585ef06ca39SFrancisco Iglesias default: 586ef06ca39SFrancisco Iglesias return -1; 587ef06ca39SFrancisco Iglesias } 588ef06ca39SFrancisco Iglesias } 589ef06ca39SFrancisco Iglesias 590ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd) 591ef06ca39SFrancisco Iglesias { 592ef06ca39SFrancisco Iglesias switch (cmd) { 593ef06ca39SFrancisco Iglesias case PP_4: 594ef06ca39SFrancisco Iglesias case QPP_4: 595ef06ca39SFrancisco Iglesias case READ_4: 596ef06ca39SFrancisco Iglesias case QIOR_4: 597ef06ca39SFrancisco Iglesias case FAST_READ_4: 598ef06ca39SFrancisco Iglesias case DOR_4: 599ef06ca39SFrancisco Iglesias case QOR_4: 600ef06ca39SFrancisco Iglesias case DIOR_4: 601ef06ca39SFrancisco Iglesias return 4; 602ef06ca39SFrancisco Iglesias default: 603ef06ca39SFrancisco Iglesias return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3; 604ef06ca39SFrancisco Iglesias } 605ef06ca39SFrancisco Iglesias } 606ef06ca39SFrancisco Iglesias 60794befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 60894befa45SPeter A. G. Crosthwaite { 6094a5b6fa8SPeter Crosthwaite int debug_level = 0; 610ef06ca39SFrancisco Iglesias XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s), 611ef06ca39SFrancisco Iglesias TYPE_XILINX_QSPIPS); 6124a5b6fa8SPeter Crosthwaite 61394befa45SPeter A. G. Crosthwaite for (;;) { 614f1241144SPeter Crosthwaite int i; 615f1241144SPeter Crosthwaite uint8_t tx = 0; 616fbe5dac7SFrancisco Iglesias uint8_t tx_rx[MAX_NUM_BUSSES] = { 0 }; 617ef06ca39SFrancisco Iglesias uint8_t dummy_cycles = 0; 618ef06ca39SFrancisco Iglesias uint8_t addr_length; 61994befa45SPeter A. G. Crosthwaite 62094befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 621f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 622f1241144SPeter Crosthwaite return; 623fbf32752SSai Pavan Boddu } else if (s->snoop_state == SNOOP_STRIPING || 624fbf32752SSai Pavan Boddu s->snoop_state == SNOOP_NONE) { 6259151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6269151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 6279151da25SPeter Crosthwaite } 6289151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 629ef06ca39SFrancisco Iglesias } else if (s->snoop_state >= SNOOP_ADDR) { 630f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 6319151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6329151da25SPeter Crosthwaite tx_rx[i] = tx; 63394befa45SPeter A. G. Crosthwaite } 634ef06ca39SFrancisco Iglesias } else { 635ef06ca39SFrancisco Iglesias /* Extract a dummy byte and generate dummy cycles according to the 636ef06ca39SFrancisco Iglesias * link state */ 637ef06ca39SFrancisco Iglesias tx = fifo8_pop(&s->tx_fifo); 638ef06ca39SFrancisco Iglesias dummy_cycles = 8 / s->link_state; 639f1241144SPeter Crosthwaite } 6409151da25SPeter Crosthwaite 6419151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 642c3725b85SFrancisco Iglesias int bus = num_effective_busses(s) - 1 - i; 643ef06ca39SFrancisco Iglesias if (dummy_cycles) { 644ef06ca39SFrancisco Iglesias int d; 645ef06ca39SFrancisco Iglesias for (d = 0; d < dummy_cycles; ++d) { 646ef06ca39SFrancisco Iglesias tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]); 647ef06ca39SFrancisco Iglesias } 648ef06ca39SFrancisco Iglesias } else { 6494a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 650c3725b85SFrancisco Iglesias tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]); 6514a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 6529151da25SPeter Crosthwaite } 653ef06ca39SFrancisco Iglesias } 6549151da25SPeter Crosthwaite 655ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 656ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding drained rx byte\n"); 657ef06ca39SFrancisco Iglesias /* Do nothing */ 658ef06ca39SFrancisco Iglesias } else if (s->rx_discard) { 659ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding discarded rx byte\n"); 660ef06ca39SFrancisco Iglesias s->rx_discard -= 8 / s->link_state; 661ef06ca39SFrancisco Iglesias } else if (fifo8_is_full(&s->rx_fifo)) { 66294befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 6634a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 6649151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 6659151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 6669151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6679151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 668ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing striped rx byte\n"); 6699151da25SPeter Crosthwaite } 67094befa45SPeter A. G. Crosthwaite } else { 671ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing unstriped rx byte\n"); 6729151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 673f1241144SPeter Crosthwaite } 674f1241144SPeter Crosthwaite 675ef06ca39SFrancisco Iglesias if (s->link_state_next_when) { 676ef06ca39SFrancisco Iglesias s->link_state_next_when--; 677ef06ca39SFrancisco Iglesias if (!s->link_state_next_when) { 678ef06ca39SFrancisco Iglesias s->link_state = s->link_state_next; 679ef06ca39SFrancisco Iglesias } 680ef06ca39SFrancisco Iglesias } 681ef06ca39SFrancisco Iglesias 6824a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 6834a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 684f1241144SPeter Crosthwaite switch (s->snoop_state) { 685f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 686ef06ca39SFrancisco Iglesias /* Store the count of dummy bytes in the txfifo */ 687ef06ca39SFrancisco Iglesias s->cmd_dummies = xilinx_spips_num_dummies(q, tx); 688ef06ca39SFrancisco Iglesias addr_length = get_addr_length(s, tx); 689ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 690f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 691ef06ca39SFrancisco Iglesias } else { 692ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_ADDR + addr_length - 1; 693ef06ca39SFrancisco Iglesias } 694ef06ca39SFrancisco Iglesias switch (tx) { 695ef06ca39SFrancisco Iglesias case DPP: 696ef06ca39SFrancisco Iglesias case DOR: 697ef06ca39SFrancisco Iglesias case DOR_4: 698ef06ca39SFrancisco Iglesias s->link_state_next = 2; 699ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 700ef06ca39SFrancisco Iglesias break; 701ef06ca39SFrancisco Iglesias case QPP: 702ef06ca39SFrancisco Iglesias case QPP_4: 703ef06ca39SFrancisco Iglesias case QOR: 704ef06ca39SFrancisco Iglesias case QOR_4: 705ef06ca39SFrancisco Iglesias s->link_state_next = 4; 706ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 707ef06ca39SFrancisco Iglesias break; 708ef06ca39SFrancisco Iglesias case DIOR: 709ef06ca39SFrancisco Iglesias case DIOR_4: 710ef06ca39SFrancisco Iglesias s->link_state = 2; 711ef06ca39SFrancisco Iglesias break; 712ef06ca39SFrancisco Iglesias case QIOR: 713ef06ca39SFrancisco Iglesias case QIOR_4: 714ef06ca39SFrancisco Iglesias s->link_state = 4; 715ef06ca39SFrancisco Iglesias break; 716ef06ca39SFrancisco Iglesias } 717ef06ca39SFrancisco Iglesias break; 718ef06ca39SFrancisco Iglesias case (SNOOP_ADDR): 719ef06ca39SFrancisco Iglesias /* Address has been transmitted, transmit dummy cycles now if 720ef06ca39SFrancisco Iglesias * needed */ 721ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 722ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_NONE; 723ef06ca39SFrancisco Iglesias } else { 724ef06ca39SFrancisco Iglesias s->snoop_state = s->cmd_dummies; 725f1241144SPeter Crosthwaite } 726f1241144SPeter Crosthwaite break; 727f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 728f1241144SPeter Crosthwaite case (SNOOP_NONE): 7294a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 7304a5b6fa8SPeter Crosthwaite if (!debug_level) { 7314a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 7324a5b6fa8SPeter Crosthwaite debug_level = 1; 7334a5b6fa8SPeter Crosthwaite } 734f1241144SPeter Crosthwaite break; 735f1241144SPeter Crosthwaite default: 736f1241144SPeter Crosthwaite s->snoop_state--; 737f1241144SPeter Crosthwaite } 7384a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 7394a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 740f1241144SPeter Crosthwaite } 741f1241144SPeter Crosthwaite } 742f1241144SPeter Crosthwaite 7432fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be) 7442fdd171eSFrancisco Iglesias { 7452fdd171eSFrancisco Iglesias int i; 7462fdd171eSFrancisco Iglesias for (i = 0; i < num && !fifo8_is_full(fifo); ++i) { 7472fdd171eSFrancisco Iglesias if (be) { 7482fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)(value >> 24)); 7492fdd171eSFrancisco Iglesias value <<= 8; 7502fdd171eSFrancisco Iglesias } else { 7512fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)value); 7522fdd171eSFrancisco Iglesias value >>= 8; 7532fdd171eSFrancisco Iglesias } 7542fdd171eSFrancisco Iglesias } 7552fdd171eSFrancisco Iglesias } 7562fdd171eSFrancisco Iglesias 757275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s) 758275e28ccSFrancisco Iglesias { 759275e28ccSFrancisco Iglesias if (!s->regs[R_TRANSFER_SIZE]) { 760275e28ccSFrancisco Iglesias return; 761275e28ccSFrancisco Iglesias } 762275e28ccSFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) { 763275e28ccSFrancisco Iglesias return; 764275e28ccSFrancisco Iglesias } 765275e28ccSFrancisco Iglesias /* 766275e28ccSFrancisco Iglesias * The zero pump must never fill tx fifo such that rx overflow is 767275e28ccSFrancisco Iglesias * possible 768275e28ccSFrancisco Iglesias */ 769275e28ccSFrancisco Iglesias while (s->regs[R_TRANSFER_SIZE] && 770275e28ccSFrancisco Iglesias s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) { 771275e28ccSFrancisco Iglesias /* endianess just doesn't matter when zero pumping */ 772275e28ccSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 4, false); 773275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] &= ~0x03ull; 774275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] -= 4; 775275e28ccSFrancisco Iglesias } 776275e28ccSFrancisco Iglesias } 777275e28ccSFrancisco Iglesias 778275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s) 779275e28ccSFrancisco Iglesias { 780275e28ccSFrancisco Iglesias if (s->man_start_com || 781275e28ccSFrancisco Iglesias (!fifo8_is_empty(&s->tx_fifo) && 782275e28ccSFrancisco Iglesias !(s->regs[R_CONFIG] & MAN_START_EN))) { 783275e28ccSFrancisco Iglesias xilinx_spips_check_zero_pump(s); 784275e28ccSFrancisco Iglesias xilinx_spips_flush_txfifo(s); 785275e28ccSFrancisco Iglesias } 786275e28ccSFrancisco Iglesias if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) { 787275e28ccSFrancisco Iglesias s->man_start_com = false; 788275e28ccSFrancisco Iglesias } 789275e28ccSFrancisco Iglesias xilinx_spips_update_ixr(s); 790275e28ccSFrancisco Iglesias } 791275e28ccSFrancisco Iglesias 792c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS *s) 793c95997a3SFrancisco Iglesias { 794c95997a3SFrancisco Iglesias bool gqspi_has_work = s->regs[R_GQSPI_DATA_STS] || 795c95997a3SFrancisco Iglesias !fifo32_is_empty(&s->fifo_g); 796c95997a3SFrancisco Iglesias 797c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 798c95997a3SFrancisco Iglesias if (s->man_start_com_g || (gqspi_has_work && 799c95997a3SFrancisco Iglesias !ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE))) { 800c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_flush_fifo_g(s); 801c95997a3SFrancisco Iglesias } 802c95997a3SFrancisco Iglesias } else { 803c95997a3SFrancisco Iglesias xilinx_spips_check_flush(XILINX_SPIPS(s)); 804c95997a3SFrancisco Iglesias } 805c95997a3SFrancisco Iglesias if (!gqspi_has_work) { 806c95997a3SFrancisco Iglesias s->man_start_com_g = false; 807c95997a3SFrancisco Iglesias } 808c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 809c95997a3SFrancisco Iglesias } 810c95997a3SFrancisco Iglesias 8112fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max) 812f1241144SPeter Crosthwaite { 813f1241144SPeter Crosthwaite int i; 814f1241144SPeter Crosthwaite 8152fdd171eSFrancisco Iglesias for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) { 8162fdd171eSFrancisco Iglesias value[i] = fifo8_pop(fifo); 817f1241144SPeter Crosthwaite } 8182fdd171eSFrancisco Iglesias return max - i; 81994befa45SPeter A. G. Crosthwaite } 82094befa45SPeter A. G. Crosthwaite 821c95997a3SFrancisco Iglesias static const void *pop_buf(Fifo8 *fifo, uint32_t max, uint32_t *num) 822c95997a3SFrancisco Iglesias { 823c95997a3SFrancisco Iglesias void *ret; 824c95997a3SFrancisco Iglesias 825c95997a3SFrancisco Iglesias if (max == 0 || max > fifo->num) { 826c95997a3SFrancisco Iglesias abort(); 827c95997a3SFrancisco Iglesias } 828c95997a3SFrancisco Iglesias *num = MIN(fifo->capacity - fifo->head, max); 829c95997a3SFrancisco Iglesias ret = &fifo->data[fifo->head]; 830c95997a3SFrancisco Iglesias fifo->head += *num; 831c95997a3SFrancisco Iglesias fifo->head %= fifo->capacity; 832c95997a3SFrancisco Iglesias fifo->num -= *num; 833c95997a3SFrancisco Iglesias return ret; 834c95997a3SFrancisco Iglesias } 835c95997a3SFrancisco Iglesias 836c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_notify(void *opaque) 837c95997a3SFrancisco Iglesias { 838c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(opaque); 839c95997a3SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(rq); 840c95997a3SFrancisco Iglesias Fifo8 *recv_fifo; 841c95997a3SFrancisco Iglesias 842c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(rq->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 843c95997a3SFrancisco Iglesias if (!(ARRAY_FIELD_EX32(rq->regs, GQSPI_CNFG, MODE_EN) == 2)) { 844c95997a3SFrancisco Iglesias return; 845c95997a3SFrancisco Iglesias } 846c95997a3SFrancisco Iglesias recv_fifo = &rq->rx_fifo_g; 847c95997a3SFrancisco Iglesias } else { 848c95997a3SFrancisco Iglesias if (!(s->regs[R_CMND] & R_CMND_DMA_EN)) { 849c95997a3SFrancisco Iglesias return; 850c95997a3SFrancisco Iglesias } 851c95997a3SFrancisco Iglesias recv_fifo = &s->rx_fifo; 852c95997a3SFrancisco Iglesias } 853c95997a3SFrancisco Iglesias while (recv_fifo->num >= 4 854c95997a3SFrancisco Iglesias && stream_can_push(rq->dma, xlnx_zynqmp_qspips_notify, rq)) 855c95997a3SFrancisco Iglesias { 856c95997a3SFrancisco Iglesias size_t ret; 857c95997a3SFrancisco Iglesias uint32_t num; 85821d887cdSSai Pavan Boddu const void *rxd; 85921d887cdSSai Pavan Boddu int len; 86021d887cdSSai Pavan Boddu 86121d887cdSSai Pavan Boddu len = recv_fifo->num >= rq->dma_burst_size ? rq->dma_burst_size : 86221d887cdSSai Pavan Boddu recv_fifo->num; 86321d887cdSSai Pavan Boddu rxd = pop_buf(recv_fifo, len, &num); 864c95997a3SFrancisco Iglesias 865c95997a3SFrancisco Iglesias memcpy(rq->dma_buf, rxd, num); 866c95997a3SFrancisco Iglesias 86721d887cdSSai Pavan Boddu ret = stream_push(rq->dma, rq->dma_buf, num); 86821d887cdSSai Pavan Boddu assert(ret == num); 869c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(rq); 870c95997a3SFrancisco Iglesias } 871c95997a3SFrancisco Iglesias } 872c95997a3SFrancisco Iglesias 873a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 87494befa45SPeter A. G. Crosthwaite unsigned size) 87594befa45SPeter A. G. Crosthwaite { 87694befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 87794befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 87894befa45SPeter A. G. Crosthwaite uint32_t ret; 879b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 8802fdd171eSFrancisco Iglesias int shortfall; 88194befa45SPeter A. G. Crosthwaite 88294befa45SPeter A. G. Crosthwaite addr >>= 2; 88394befa45SPeter A. G. Crosthwaite switch (addr) { 88494befa45SPeter A. G. Crosthwaite case R_CONFIG: 8852133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 88694befa45SPeter A. G. Crosthwaite break; 88794befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 88887920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 88987920b44SPeter Crosthwaite s->regs[addr] = 0; 8904a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 8912e1cf2c9SFrancisco Iglesias xilinx_spips_update_ixr(s); 89287920b44SPeter Crosthwaite return ret; 89394befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 89494befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 89594befa45SPeter A. G. Crosthwaite break; 89694befa45SPeter A. G. Crosthwaite case R_EN: 89794befa45SPeter A. G. Crosthwaite mask = 0x1; 89894befa45SPeter A. G. Crosthwaite break; 89994befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 90094befa45SPeter A. G. Crosthwaite mask = 0xFF; 90194befa45SPeter A. G. Crosthwaite break; 90294befa45SPeter A. G. Crosthwaite case R_MOD_ID: 90394befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 90494befa45SPeter A. G. Crosthwaite break; 90594befa45SPeter A. G. Crosthwaite case R_INTR_EN: 90694befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 90794befa45SPeter A. G. Crosthwaite case R_TX_DATA: 90894befa45SPeter A. G. Crosthwaite mask = 0; 90994befa45SPeter A. G. Crosthwaite break; 91094befa45SPeter A. G. Crosthwaite case R_RX_DATA: 911b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 9122fdd171eSFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes); 9132fdd171eSFrancisco Iglesias ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ? 9142fdd171eSFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 9152fdd171eSFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 9162fdd171eSFrancisco Iglesias if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) { 9172fdd171eSFrancisco Iglesias ret <<= 8 * shortfall; 9182fdd171eSFrancisco Iglesias } 9194a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 920c95997a3SFrancisco Iglesias xilinx_spips_check_flush(s); 92194befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 92294befa45SPeter A. G. Crosthwaite return ret; 92394befa45SPeter A. G. Crosthwaite } 9244a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, 9254a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 92694befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 92794befa45SPeter A. G. Crosthwaite 92894befa45SPeter A. G. Crosthwaite } 92994befa45SPeter A. G. Crosthwaite 930c95997a3SFrancisco Iglesias static uint64_t xlnx_zynqmp_qspips_read(void *opaque, 931c95997a3SFrancisco Iglesias hwaddr addr, unsigned size) 932c95997a3SFrancisco Iglesias { 933c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 934c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 935c95997a3SFrancisco Iglesias uint32_t ret; 936c95997a3SFrancisco Iglesias uint8_t rx_buf[4]; 937c95997a3SFrancisco Iglesias int shortfall; 938c95997a3SFrancisco Iglesias 939c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 940c95997a3SFrancisco Iglesias return xilinx_spips_read(opaque, addr, size); 941c95997a3SFrancisco Iglesias } else { 942c95997a3SFrancisco Iglesias switch (reg) { 943c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 944c95997a3SFrancisco Iglesias if (fifo8_is_empty(&s->rx_fifo_g)) { 945c95997a3SFrancisco Iglesias qemu_log_mask(LOG_GUEST_ERROR, 946c95997a3SFrancisco Iglesias "Read from empty GQSPI RX FIFO\n"); 947c95997a3SFrancisco Iglesias return 0; 948c95997a3SFrancisco Iglesias } 949c95997a3SFrancisco Iglesias memset(rx_buf, 0, sizeof(rx_buf)); 950c95997a3SFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo_g, rx_buf, 951c95997a3SFrancisco Iglesias XILINX_SPIPS(s)->num_txrx_bytes); 952c95997a3SFrancisco Iglesias ret = ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN) ? 953c95997a3SFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 954c95997a3SFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 955c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)) { 956c95997a3SFrancisco Iglesias ret <<= 8 * shortfall; 957c95997a3SFrancisco Iglesias } 958c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 959c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 960c95997a3SFrancisco Iglesias return ret; 961c95997a3SFrancisco Iglesias default: 962c95997a3SFrancisco Iglesias return s->regs[reg]; 963c95997a3SFrancisco Iglesias } 964c95997a3SFrancisco Iglesias } 965c95997a3SFrancisco Iglesias } 966c95997a3SFrancisco Iglesias 967a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 96894befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 96994befa45SPeter A. G. Crosthwaite { 97094befa45SPeter A. G. Crosthwaite int mask = ~0; 97194befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 97294befa45SPeter A. G. Crosthwaite 9734a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 97494befa45SPeter A. G. Crosthwaite addr >>= 2; 97594befa45SPeter A. G. Crosthwaite switch (addr) { 97694befa45SPeter A. G. Crosthwaite case R_CONFIG: 9772133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 978275e28ccSFrancisco Iglesias if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) { 979275e28ccSFrancisco Iglesias s->man_start_com = true; 98094befa45SPeter A. G. Crosthwaite } 98194befa45SPeter A. G. Crosthwaite break; 98294befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 98394befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 98494befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 98594befa45SPeter A. G. Crosthwaite goto no_reg_update; 98694befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 98794befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 98894befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 98994befa45SPeter A. G. Crosthwaite goto no_reg_update; 99094befa45SPeter A. G. Crosthwaite case R_INTR_EN: 99194befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 99294befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 99394befa45SPeter A. G. Crosthwaite goto no_reg_update; 99494befa45SPeter A. G. Crosthwaite case R_EN: 99594befa45SPeter A. G. Crosthwaite mask = 0x1; 99694befa45SPeter A. G. Crosthwaite break; 99794befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 99894befa45SPeter A. G. Crosthwaite mask = 0xFF; 99994befa45SPeter A. G. Crosthwaite break; 100094befa45SPeter A. G. Crosthwaite case R_RX_DATA: 100194befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 100294befa45SPeter A. G. Crosthwaite case R_MOD_ID: 100394befa45SPeter A. G. Crosthwaite mask = 0; 100494befa45SPeter A. G. Crosthwaite break; 100594befa45SPeter A. G. Crosthwaite case R_TX_DATA: 10062fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes, 10072fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 1008f1241144SPeter Crosthwaite goto no_reg_update; 1009f1241144SPeter Crosthwaite case R_TXD1: 10102fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1, 10112fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 1012f1241144SPeter Crosthwaite goto no_reg_update; 1013f1241144SPeter Crosthwaite case R_TXD2: 10142fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2, 10152fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 1016f1241144SPeter Crosthwaite goto no_reg_update; 1017f1241144SPeter Crosthwaite case R_TXD3: 10182fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3, 10192fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 102094befa45SPeter A. G. Crosthwaite goto no_reg_update; 102194befa45SPeter A. G. Crosthwaite } 102294befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 102394befa45SPeter A. G. Crosthwaite no_reg_update: 1024c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1025275e28ccSFrancisco Iglesias xilinx_spips_check_flush(s); 102694befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 1027c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 102894befa45SPeter A. G. Crosthwaite } 102994befa45SPeter A. G. Crosthwaite 103094befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 103194befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 103294befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 103394befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 103494befa45SPeter A. G. Crosthwaite }; 103594befa45SPeter A. G. Crosthwaite 1036252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q) 1037252b99baSKONRAD Frederic { 103883c3a1f6SKONRAD Frederic q->lqspi_cached_addr = ~0ULL; 1039252b99baSKONRAD Frederic } 1040252b99baSKONRAD Frederic 1041b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 1042b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 1043b5cd9143SPeter Crosthwaite { 1044b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1045ef06ca39SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(opaque); 1046b5cd9143SPeter Crosthwaite 1047b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 1048b5cd9143SPeter Crosthwaite addr >>= 2; 1049b5cd9143SPeter Crosthwaite 1050b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 1051252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 1052b5cd9143SPeter Crosthwaite } 1053ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 1054ef06ca39SFrancisco Iglesias fifo8_reset(&s->rx_fifo); 1055ef06ca39SFrancisco Iglesias } 1056b5cd9143SPeter Crosthwaite } 1057b5cd9143SPeter Crosthwaite 1058c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_write(void *opaque, hwaddr addr, 1059c95997a3SFrancisco Iglesias uint64_t value, unsigned size) 1060c95997a3SFrancisco Iglesias { 1061c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 1062c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 1063c95997a3SFrancisco Iglesias 1064c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 1065c95997a3SFrancisco Iglesias xilinx_qspips_write(opaque, addr, value, size); 1066c95997a3SFrancisco Iglesias } else { 1067c95997a3SFrancisco Iglesias switch (reg) { 1068c95997a3SFrancisco Iglesias case R_GQSPI_CNFG: 1069c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_CNFG, GEN_FIFO_START) && 1070c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE)) { 1071c95997a3SFrancisco Iglesias s->man_start_com_g = true; 1072c95997a3SFrancisco Iglesias } 1073c95997a3SFrancisco Iglesias s->regs[reg] = value & ~(R_GQSPI_CNFG_GEN_FIFO_START_MASK); 1074c95997a3SFrancisco Iglesias break; 1075c95997a3SFrancisco Iglesias case R_GQSPI_GEN_FIFO: 1076c95997a3SFrancisco Iglesias if (!fifo32_is_full(&s->fifo_g)) { 1077c95997a3SFrancisco Iglesias fifo32_push(&s->fifo_g, value); 1078c95997a3SFrancisco Iglesias } 1079c95997a3SFrancisco Iglesias break; 1080c95997a3SFrancisco Iglesias case R_GQSPI_TXD: 1081c95997a3SFrancisco Iglesias tx_data_bytes(&s->tx_fifo_g, (uint32_t)value, 4, 1082c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)); 1083c95997a3SFrancisco Iglesias break; 1084c95997a3SFrancisco Iglesias case R_GQSPI_FIFO_CTRL: 1085c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET)) { 1086c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 1087c95997a3SFrancisco Iglesias } 1088c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, TX_FIFO_RESET)) { 1089c95997a3SFrancisco Iglesias fifo8_reset(&s->tx_fifo_g); 1090c95997a3SFrancisco Iglesias } 1091c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, RX_FIFO_RESET)) { 1092c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 1093c95997a3SFrancisco Iglesias } 1094c95997a3SFrancisco Iglesias break; 1095c95997a3SFrancisco Iglesias case R_GQSPI_IDR: 1096c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] |= value; 1097c95997a3SFrancisco Iglesias break; 1098c95997a3SFrancisco Iglesias case R_GQSPI_IER: 1099c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] &= ~value; 1100c95997a3SFrancisco Iglesias break; 1101c95997a3SFrancisco Iglesias case R_GQSPI_ISR: 1102c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~value; 1103c95997a3SFrancisco Iglesias break; 1104c95997a3SFrancisco Iglesias case R_GQSPI_IMR: 1105c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 1106c95997a3SFrancisco Iglesias case R_GQSPI_GF_SNAPSHOT: 1107c95997a3SFrancisco Iglesias case R_GQSPI_MOD_ID: 1108c95997a3SFrancisco Iglesias break; 1109c95997a3SFrancisco Iglesias default: 1110c95997a3SFrancisco Iglesias s->regs[reg] = value; 1111c95997a3SFrancisco Iglesias break; 1112c95997a3SFrancisco Iglesias } 1113c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1114c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 1115c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1116c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1117c95997a3SFrancisco Iglesias } 1118c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_notify(s); 1119c95997a3SFrancisco Iglesias } 1120c95997a3SFrancisco Iglesias 1121b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 1122b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 1123b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 1124b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1125b5cd9143SPeter Crosthwaite }; 1126b5cd9143SPeter Crosthwaite 1127c95997a3SFrancisco Iglesias static const MemoryRegionOps xlnx_zynqmp_qspips_ops = { 1128c95997a3SFrancisco Iglesias .read = xlnx_zynqmp_qspips_read, 1129c95997a3SFrancisco Iglesias .write = xlnx_zynqmp_qspips_write, 1130c95997a3SFrancisco Iglesias .endianness = DEVICE_LITTLE_ENDIAN, 1131c95997a3SFrancisco Iglesias }; 1132c95997a3SFrancisco Iglesias 1133f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 1134f1241144SPeter Crosthwaite 1135252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr) 1136f1241144SPeter Crosthwaite { 11376b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 1138f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 1139252b99baSKONRAD Frederic int i; 1140252b99baSKONRAD Frederic int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1)) 1141252b99baSKONRAD Frederic / num_effective_busses(s)); 1142f1241144SPeter Crosthwaite int slave = flash_addr >> LQSPI_ADDRESS_BITS; 1143f1241144SPeter Crosthwaite int cache_entry = 0; 114415408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 114515408b42SPeter Crosthwaite 1146252b99baSKONRAD Frederic if (addr < q->lqspi_cached_addr || 1147252b99baSKONRAD Frederic addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1148252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 114915408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 115015408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 1151f1241144SPeter Crosthwaite 11524a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 1153f1241144SPeter Crosthwaite 1154f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 1155f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1156f1241144SPeter Crosthwaite 1157f1241144SPeter Crosthwaite /* instruction */ 11584a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 11594a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 11604a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 1161f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 1162f1241144SPeter Crosthwaite /* read address */ 11634a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 1164fbfaa507SFrancisco Iglesias if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_ADDR4) { 1165fbfaa507SFrancisco Iglesias fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 24)); 1166fbfaa507SFrancisco Iglesias } 1167f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 1168f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 1169f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 1170f1241144SPeter Crosthwaite /* mode bits */ 1171f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 1172f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 1173f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 1174f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 1175f1241144SPeter Crosthwaite } 1176f1241144SPeter Crosthwaite /* dummy bytes */ 1177f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 1178f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 11794a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 1180f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 1181f1241144SPeter Crosthwaite } 1182c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1183f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1184f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1185f1241144SPeter Crosthwaite 11864a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 1187f1241144SPeter Crosthwaite 1188b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 1189b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11902fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 1, false); 1191a66418f6SPeter Crosthwaite } 1192f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1193b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 11942fdd171eSFrancisco Iglesias rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1); 1195a66418f6SPeter Crosthwaite } 1196f1241144SPeter Crosthwaite } 1197f1241144SPeter Crosthwaite 119815408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 119915408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 1200f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1201f1241144SPeter Crosthwaite 1202b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 1203252b99baSKONRAD Frederic } 1204252b99baSKONRAD Frederic } 1205252b99baSKONRAD Frederic 12065937bd50SPhilippe Mathieu-Daudé static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, 12075937bd50SPhilippe Mathieu-Daudé unsigned size, MemTxAttrs attrs) 1208252b99baSKONRAD Frederic { 12095937bd50SPhilippe Mathieu-Daudé XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1210252b99baSKONRAD Frederic 1211252b99baSKONRAD Frederic if (addr >= q->lqspi_cached_addr && 1212252b99baSKONRAD Frederic addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1213252b99baSKONRAD Frederic uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 12145937bd50SPhilippe Mathieu-Daudé *value = cpu_to_le32(*(uint32_t *)retp); 12155937bd50SPhilippe Mathieu-Daudé DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n", 12165937bd50SPhilippe Mathieu-Daudé addr, *value); 12175937bd50SPhilippe Mathieu-Daudé return MEMTX_OK; 1218f1241144SPeter Crosthwaite } 12195937bd50SPhilippe Mathieu-Daudé 12205937bd50SPhilippe Mathieu-Daudé lqspi_load_cache(opaque, addr); 12215937bd50SPhilippe Mathieu-Daudé return lqspi_read(opaque, addr, value, size, attrs); 1222f1241144SPeter Crosthwaite } 1223f1241144SPeter Crosthwaite 1224936a236cSPhilippe Mathieu-Daudé static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value, 1225936a236cSPhilippe Mathieu-Daudé unsigned size, MemTxAttrs attrs) 1226936a236cSPhilippe Mathieu-Daudé { 1227936a236cSPhilippe Mathieu-Daudé /* 1228936a236cSPhilippe Mathieu-Daudé * From UG1085, Chapter 24 (Quad-SPI controllers): 1229936a236cSPhilippe Mathieu-Daudé * - Writes are ignored 1230936a236cSPhilippe Mathieu-Daudé * - AXI writes generate an external AXI slave error (SLVERR) 1231936a236cSPhilippe Mathieu-Daudé */ 1232936a236cSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64 1233936a236cSPhilippe Mathieu-Daudé " (value: 0x%" PRIx64 "\n", 1234936a236cSPhilippe Mathieu-Daudé __func__, size << 3, offset, value); 1235936a236cSPhilippe Mathieu-Daudé 1236936a236cSPhilippe Mathieu-Daudé return MEMTX_ERROR; 1237936a236cSPhilippe Mathieu-Daudé } 1238936a236cSPhilippe Mathieu-Daudé 1239f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 12405937bd50SPhilippe Mathieu-Daudé .read_with_attrs = lqspi_read, 1241936a236cSPhilippe Mathieu-Daudé .write_with_attrs = lqspi_write, 1242f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 1243526668c7SPhilippe Mathieu-Daudé .impl = { 1244526668c7SPhilippe Mathieu-Daudé .min_access_size = 4, 1245526668c7SPhilippe Mathieu-Daudé .max_access_size = 4, 1246526668c7SPhilippe Mathieu-Daudé }, 1247f1241144SPeter Crosthwaite .valid = { 1248b0b7ae62SPeter Crosthwaite .min_access_size = 1, 1249f1241144SPeter Crosthwaite .max_access_size = 4 1250f1241144SPeter Crosthwaite } 1251f1241144SPeter Crosthwaite }; 1252f1241144SPeter Crosthwaite 1253f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 125494befa45SPeter A. G. Crosthwaite { 1255f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 1256f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 125710e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1258c8cccba3SPaolo Bonzini qemu_irq *cs; 125994befa45SPeter A. G. Crosthwaite int i; 126094befa45SPeter A. G. Crosthwaite 12614a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 126294befa45SPeter A. G. Crosthwaite 1263fbe5dac7SFrancisco Iglesias if (s->num_busses > MAX_NUM_BUSSES) { 1264fbe5dac7SFrancisco Iglesias error_setg(errp, 1265fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u exceeds maximum %d", 1266fbe5dac7SFrancisco Iglesias s->num_busses, MAX_NUM_BUSSES); 1267fbe5dac7SFrancisco Iglesias return; 1268fbe5dac7SFrancisco Iglesias } 1269fbe5dac7SFrancisco Iglesias if (s->num_busses < MIN_NUM_BUSSES) { 1270fbe5dac7SFrancisco Iglesias error_setg(errp, 1271fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u is below minimum %d", 1272fbe5dac7SFrancisco Iglesias s->num_busses, MIN_NUM_BUSSES); 1273fbe5dac7SFrancisco Iglesias return; 1274fbe5dac7SFrancisco Iglesias } 1275fbe5dac7SFrancisco Iglesias 1276f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 1277f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 1278f1241144SPeter Crosthwaite char bus_name[16]; 1279f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 1280f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 1281f1241144SPeter Crosthwaite } 1282b4ae3cfaSPeter Crosthwaite 12832790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 1284ef06ca39SFrancisco Iglesias s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses); 1285c8cccba3SPaolo Bonzini for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) { 1286c8cccba3SPaolo Bonzini ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]); 1287c8cccba3SPaolo Bonzini } 1288c8cccba3SPaolo Bonzini 1289f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 1290f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 1291f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 129294befa45SPeter A. G. Crosthwaite } 129394befa45SPeter A. G. Crosthwaite 129429776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 1295c95997a3SFrancisco Iglesias "spi", XLNX_ZYNQMP_SPIPS_R_MAX * 4); 1296f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 129794befa45SPeter A. G. Crosthwaite 12986b91f015SPeter Crosthwaite s->irqline = -1; 12996b91f015SPeter Crosthwaite 130010e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 130110e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 13026b91f015SPeter Crosthwaite } 13036b91f015SPeter Crosthwaite 13046b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 13056b91f015SPeter Crosthwaite { 13066b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 13076b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 13086b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 13096b91f015SPeter Crosthwaite 13104a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 13116b91f015SPeter Crosthwaite 13126b91f015SPeter Crosthwaite s->num_busses = 2; 13136b91f015SPeter Crosthwaite s->num_cs = 2; 13146b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 13156b91f015SPeter Crosthwaite 13166b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 131729776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 1318f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 1319f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 1320f1241144SPeter Crosthwaite 13216b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 132294befa45SPeter A. G. Crosthwaite } 132394befa45SPeter A. G. Crosthwaite 1324c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_realize(DeviceState *dev, Error **errp) 1325c95997a3SFrancisco Iglesias { 1326c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(dev); 1327c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1328c95997a3SFrancisco Iglesias 132921d887cdSSai Pavan Boddu if (s->dma_burst_size > QSPI_DMA_MAX_BURST_SIZE) { 133021d887cdSSai Pavan Boddu error_setg(errp, 133121d887cdSSai Pavan Boddu "qspi dma burst size %u exceeds maximum limit %d", 133221d887cdSSai Pavan Boddu s->dma_burst_size, QSPI_DMA_MAX_BURST_SIZE); 133321d887cdSSai Pavan Boddu return; 133421d887cdSSai Pavan Boddu } 1335c95997a3SFrancisco Iglesias xilinx_qspips_realize(dev, errp); 1336c95997a3SFrancisco Iglesias fifo8_create(&s->rx_fifo_g, xsc->rx_fifo_size); 1337c95997a3SFrancisco Iglesias fifo8_create(&s->tx_fifo_g, xsc->tx_fifo_size); 1338c95997a3SFrancisco Iglesias fifo32_create(&s->fifo_g, 32); 1339c95997a3SFrancisco Iglesias } 1340c95997a3SFrancisco Iglesias 1341c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_init(Object *obj) 1342c95997a3SFrancisco Iglesias { 1343c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(obj); 1344c95997a3SFrancisco Iglesias 1345c95997a3SFrancisco Iglesias object_property_add_link(obj, "stream-connected-dma", TYPE_STREAM_SLAVE, 1346c95997a3SFrancisco Iglesias (Object **)&rq->dma, 1347c95997a3SFrancisco Iglesias object_property_allow_set_link, 1348265b578cSMarc-André Lureau OBJ_PROP_LINK_STRONG, 1349c95997a3SFrancisco Iglesias NULL); 1350c95997a3SFrancisco Iglesias } 1351c95997a3SFrancisco Iglesias 135294befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 135394befa45SPeter A. G. Crosthwaite { 135494befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 135594befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 135694befa45SPeter A. G. Crosthwaite return 0; 135794befa45SPeter A. G. Crosthwaite } 135894befa45SPeter A. G. Crosthwaite 135994befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 136094befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 1361f1241144SPeter Crosthwaite .version_id = 2, 1362f1241144SPeter Crosthwaite .minimum_version_id = 2, 136394befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 136494befa45SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 136594befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 136694befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 13676363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 1368f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 136994befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 137094befa45SPeter A. G. Crosthwaite } 137194befa45SPeter A. G. Crosthwaite }; 137294befa45SPeter A. G. Crosthwaite 1373c95997a3SFrancisco Iglesias static int xlnx_zynqmp_qspips_post_load(void *opaque, int version_id) 1374c95997a3SFrancisco Iglesias { 1375c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = (XlnxZynqMPQSPIPS *)opaque; 1376c95997a3SFrancisco Iglesias XilinxSPIPS *qs = XILINX_SPIPS(s); 1377c95997a3SFrancisco Iglesias 1378c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN) && 1379c95997a3SFrancisco Iglesias fifo8_is_empty(&qs->rx_fifo) && fifo8_is_empty(&qs->tx_fifo)) { 1380c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1381c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1382c95997a3SFrancisco Iglesias } 1383c95997a3SFrancisco Iglesias return 0; 1384c95997a3SFrancisco Iglesias } 1385c95997a3SFrancisco Iglesias 1386c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xilinx_qspips = { 1387c95997a3SFrancisco Iglesias .name = "xilinx_qspips", 1388c95997a3SFrancisco Iglesias .version_id = 1, 1389c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1390c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1391c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XilinxQSPIPS, 0, 1392c95997a3SFrancisco Iglesias vmstate_xilinx_spips, XilinxSPIPS), 1393c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1394c95997a3SFrancisco Iglesias } 1395c95997a3SFrancisco Iglesias }; 1396c95997a3SFrancisco Iglesias 1397c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xlnx_zynqmp_qspips = { 1398c95997a3SFrancisco Iglesias .name = "xlnx_zynqmp_qspips", 1399c95997a3SFrancisco Iglesias .version_id = 1, 1400c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1401c95997a3SFrancisco Iglesias .post_load = xlnx_zynqmp_qspips_post_load, 1402c95997a3SFrancisco Iglesias .fields = (VMStateField[]) { 1403c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XlnxZynqMPQSPIPS, 0, 1404c95997a3SFrancisco Iglesias vmstate_xilinx_qspips, XilinxQSPIPS), 1405c95997a3SFrancisco Iglesias VMSTATE_FIFO8(tx_fifo_g, XlnxZynqMPQSPIPS), 1406c95997a3SFrancisco Iglesias VMSTATE_FIFO8(rx_fifo_g, XlnxZynqMPQSPIPS), 1407c95997a3SFrancisco Iglesias VMSTATE_FIFO32(fifo_g, XlnxZynqMPQSPIPS), 1408c95997a3SFrancisco Iglesias VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPQSPIPS, XLNX_ZYNQMP_SPIPS_R_MAX), 1409c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1410c95997a3SFrancisco Iglesias } 1411c95997a3SFrancisco Iglesias }; 1412c95997a3SFrancisco Iglesias 141321d887cdSSai Pavan Boddu static Property xilinx_zynqmp_qspips_properties[] = { 141421d887cdSSai Pavan Boddu DEFINE_PROP_UINT32("dma-burst-size", XlnxZynqMPQSPIPS, dma_burst_size, 64), 141521d887cdSSai Pavan Boddu DEFINE_PROP_END_OF_LIST(), 141621d887cdSSai Pavan Boddu }; 141721d887cdSSai Pavan Boddu 1418f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = { 1419f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 1420f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 1421f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 1422f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 1423f1241144SPeter Crosthwaite }; 14246b91f015SPeter Crosthwaite 14256b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 14266b91f015SPeter Crosthwaite { 14276b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 142810e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 14296b91f015SPeter Crosthwaite 14306b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 1431b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 143210e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 143310e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 14346b91f015SPeter Crosthwaite } 14356b91f015SPeter Crosthwaite 143694befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 143794befa45SPeter A. G. Crosthwaite { 143894befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 143910e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 144094befa45SPeter A. G. Crosthwaite 1441f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 144294befa45SPeter A. G. Crosthwaite dc->reset = xilinx_spips_reset; 1443f1241144SPeter Crosthwaite dc->props = xilinx_spips_properties; 144494befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 144510e60b35SPeter Crosthwaite 1446b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 144710e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 144810e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 144994befa45SPeter A. G. Crosthwaite } 145094befa45SPeter A. G. Crosthwaite 1451c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_class_init(ObjectClass *klass, void * data) 1452c95997a3SFrancisco Iglesias { 1453c95997a3SFrancisco Iglesias DeviceClass *dc = DEVICE_CLASS(klass); 1454c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 1455c95997a3SFrancisco Iglesias 1456c95997a3SFrancisco Iglesias dc->realize = xlnx_zynqmp_qspips_realize; 1457c95997a3SFrancisco Iglesias dc->reset = xlnx_zynqmp_qspips_reset; 1458c95997a3SFrancisco Iglesias dc->vmsd = &vmstate_xlnx_zynqmp_qspips; 145921d887cdSSai Pavan Boddu dc->props = xilinx_zynqmp_qspips_properties; 1460c95997a3SFrancisco Iglesias xsc->reg_ops = &xlnx_zynqmp_qspips_ops; 1461c95997a3SFrancisco Iglesias xsc->rx_fifo_size = RXFF_A_Q; 1462c95997a3SFrancisco Iglesias xsc->tx_fifo_size = TXFF_A_Q; 1463c95997a3SFrancisco Iglesias } 1464c95997a3SFrancisco Iglesias 146594befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 1466f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 146794befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 146894befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 146994befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 147010e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 147194befa45SPeter A. G. Crosthwaite }; 147294befa45SPeter A. G. Crosthwaite 14736b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 14746b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 14756b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 14766b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 14776b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 14786b91f015SPeter Crosthwaite }; 14796b91f015SPeter Crosthwaite 1480c95997a3SFrancisco Iglesias static const TypeInfo xlnx_zynqmp_qspips_info = { 1481c95997a3SFrancisco Iglesias .name = TYPE_XLNX_ZYNQMP_QSPIPS, 1482c95997a3SFrancisco Iglesias .parent = TYPE_XILINX_QSPIPS, 1483c95997a3SFrancisco Iglesias .instance_size = sizeof(XlnxZynqMPQSPIPS), 1484c95997a3SFrancisco Iglesias .instance_init = xlnx_zynqmp_qspips_init, 1485c95997a3SFrancisco Iglesias .class_init = xlnx_zynqmp_qspips_class_init, 1486c95997a3SFrancisco Iglesias }; 1487c95997a3SFrancisco Iglesias 148894befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 148994befa45SPeter A. G. Crosthwaite { 149094befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 14916b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 1492c95997a3SFrancisco Iglesias type_register_static(&xlnx_zynqmp_qspips_info); 149394befa45SPeter A. G. Crosthwaite } 149494befa45SPeter A. G. Crosthwaite 149594befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 1496