194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 258ef94f0bSPeter Maydell #include "qemu/osdep.h" 2683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 2764552b6bSMarkus Armbruster #include "hw/irq.h" 2883c9f4caSPaolo Bonzini #include "hw/ptimer.h" 29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 301de7afc9SPaolo Bonzini #include "qemu/log.h" 310b8fa32fSMarkus Armbruster #include "qemu/module.h" 321de7afc9SPaolo Bonzini #include "qemu/bitops.h" 336363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h" 3483c3a1f6SKONRAD Frederic #include "qapi/error.h" 35ef06ca39SFrancisco Iglesias #include "hw/register.h" 36*32cad1ffSPhilippe Mathieu-Daudé #include "system/dma.h" 3783c3a1f6SKONRAD Frederic #include "migration/blocker.h" 38d6454270SMarkus Armbruster #include "migration/vmstate.h" 3994befa45SPeter A. G. Crosthwaite 404a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG 414a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0 424a5b6fa8SPeter Crosthwaite #endif 434a5b6fa8SPeter Crosthwaite 444a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \ 454a5b6fa8SPeter Crosthwaite if (XILINX_SPIPS_ERR_DEBUG > (level)) { \ 4694befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 4794befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 484a5b6fa8SPeter Crosthwaite } \ 492562755eSEric Blake } while (0) 5094befa45SPeter A. G. Crosthwaite 5194befa45SPeter A. G. Crosthwaite /* config register */ 5294befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 53c8f8f9fbSPeter Maydell #define IFMODE (1U << 31) 542fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN (1 << 26) 5594befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 5694befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 5794befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 5894befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5994befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 6094befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 6194befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 6294befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 6394befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 6494befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 6594befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 6694befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 6794befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 682133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6994befa45SPeter A. G. Crosthwaite 7094befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 7194befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 724f0da466SAlistair Francis #define R_INTR_STATUS_RESET (0x104) 7394befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 7494befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 7594befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 7694befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 77c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 78c95997a3SFrancisco Iglesias #define IXR_RX_FIFO_EMPTY (1 << 11) 79c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_FULL (1 << 10) 80c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_NOT_FULL (1 << 9) 81c95997a3SFrancisco Iglesias #define IXR_TX_FIFO_EMPTY (1 << 8) 82c95997a3SFrancisco Iglesias #define IXR_GENERIC_FIFO_EMPTY (1 << 7) 8394befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 8494befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 8594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 8694befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 8794befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 8894befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 89c95997a3SFrancisco Iglesias #define IXR_ALL ((1 << 13) - 1) 90c95997a3SFrancisco Iglesias #define GQSPI_IXR_MASK 0xFBE 91c95997a3SFrancisco Iglesias #define IXR_SELF_CLEAR \ 92c95997a3SFrancisco Iglesias (IXR_GENERIC_FIFO_EMPTY \ 93c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_FULL \ 94c95997a3SFrancisco Iglesias | IXR_GENERIC_FIFO_NOT_FULL \ 95c95997a3SFrancisco Iglesias | IXR_TX_FIFO_EMPTY \ 96c95997a3SFrancisco Iglesias | IXR_TX_FIFO_FULL \ 97c95997a3SFrancisco Iglesias | IXR_TX_FIFO_NOT_FULL \ 98c95997a3SFrancisco Iglesias | IXR_RX_FIFO_EMPTY \ 99c95997a3SFrancisco Iglesias | IXR_RX_FIFO_FULL \ 100c95997a3SFrancisco Iglesias | IXR_RX_FIFO_NOT_EMPTY) 10194befa45SPeter A. G. Crosthwaite 10294befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 10394befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 10494befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 10594befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 10694befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 10794befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 10894befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 1094f0da466SAlistair Francis #define R_GPIO (0x30 / 4) 1104f0da466SAlistair Francis #define R_LPBK_DLY_ADJ (0x38 / 4) 1114f0da466SAlistair Francis #define R_LPBK_DLY_ADJ_RESET (0x33) 1123a6606c7SSai Pavan Boddu #define R_IOU_TAPDLY_BYPASS (0x3C / 4) 113f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 114f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 115f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 116f1241144SPeter Crosthwaite 117f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 118f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 119c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE (1U << 31) 120f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 121fbfaa507SFrancisco Iglesias #define LQSPI_CFG_SEP_BUS (1 << 29) 122f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 123fbfaa507SFrancisco Iglesias #define LQSPI_CFG_ADDR4 (1 << 27) 124f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 125f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 126f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 127f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 128f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 129f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 130f1241144SPeter Crosthwaite 131ef06ca39SFrancisco Iglesias #define R_CMND (0xc0 / 4) 132ef06ca39SFrancisco Iglesias #define R_CMND_RXFIFO_DRAIN (1 << 19) 133ef06ca39SFrancisco Iglesias FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3) 134ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD (1 << 15) 135ef06ca39SFrancisco Iglesias FIELD(CMND, RX_DISCARD, 8, 7) 136ef06ca39SFrancisco Iglesias FIELD(CMND, DUMMY_CYCLES, 2, 6) 137ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN (1 << 1) 138ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT (1 << 0) 139275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE (0xc4 / 4) 140f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 141f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 142f1241144SPeter Crosthwaite 1433a6606c7SSai Pavan Boddu #define R_DUMMY_CYCLE_EN (0xC8 / 4) 1443a6606c7SSai Pavan Boddu #define R_ECO (0xF8 / 4) 14594befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 14694befa45SPeter A. G. Crosthwaite 147c95997a3SFrancisco Iglesias #define R_GQSPI_SELECT (0x144 / 4) 148c95997a3SFrancisco Iglesias FIELD(GQSPI_SELECT, GENERIC_QSPI_EN, 0, 1) 149c95997a3SFrancisco Iglesias #define R_GQSPI_ISR (0x104 / 4) 150c95997a3SFrancisco Iglesias #define R_GQSPI_IER (0x108 / 4) 151c95997a3SFrancisco Iglesias #define R_GQSPI_IDR (0x10c / 4) 152c95997a3SFrancisco Iglesias #define R_GQSPI_IMR (0x110 / 4) 1534f0da466SAlistair Francis #define R_GQSPI_IMR_RESET (0xfbe) 154c95997a3SFrancisco Iglesias #define R_GQSPI_TX_THRESH (0x128 / 4) 155c95997a3SFrancisco Iglesias #define R_GQSPI_RX_THRESH (0x12c / 4) 1564f0da466SAlistair Francis #define R_GQSPI_GPIO (0x130 / 4) 1574f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ (0x138 / 4) 1584f0da466SAlistair Francis #define R_GQSPI_LPBK_DLY_ADJ_RESET (0x33) 159c95997a3SFrancisco Iglesias #define R_GQSPI_CNFG (0x100 / 4) 160c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, MODE_EN, 30, 2) 161c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START_MODE, 29, 1) 162c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, GEN_FIFO_START, 28, 1) 163c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, ENDIAN, 26, 1) 164c95997a3SFrancisco Iglesias /* Poll timeout not implemented */ 165c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, EN_POLL_TIMEOUT, 20, 1) 1669b4b4e51SMichael Tokarev /* QEMU doesn't care about any of these last three */ 167c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, BR, 3, 3) 168c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPH, 2, 1) 169c95997a3SFrancisco Iglesias FIELD(GQSPI_CNFG, CPL, 1, 1) 170c95997a3SFrancisco Iglesias #define R_GQSPI_GEN_FIFO (0x140 / 4) 171c95997a3SFrancisco Iglesias #define R_GQSPI_TXD (0x11c / 4) 172c95997a3SFrancisco Iglesias #define R_GQSPI_RXD (0x120 / 4) 173c95997a3SFrancisco Iglesias #define R_GQSPI_FIFO_CTRL (0x14c / 4) 174c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, RX_FIFO_RESET, 2, 1) 175c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, TX_FIFO_RESET, 1, 1) 176c95997a3SFrancisco Iglesias FIELD(GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET, 0, 1) 177c95997a3SFrancisco Iglesias #define R_GQSPI_GFIFO_THRESH (0x150 / 4) 178c95997a3SFrancisco Iglesias #define R_GQSPI_DATA_STS (0x15c / 4) 1793754eed4SXuzhou Cheng /* 1803754eed4SXuzhou Cheng * We use the snapshot register to hold the core state for the currently 181c95997a3SFrancisco Iglesias * or most recently executed command. So the generic fifo format is defined 182c95997a3SFrancisco Iglesias * for the snapshot register 183c95997a3SFrancisco Iglesias */ 184c95997a3SFrancisco Iglesias #define R_GQSPI_GF_SNAPSHOT (0x160 / 4) 185c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, POLL, 19, 1) 186c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, STRIPE, 18, 1) 187c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, RECIEVE, 17, 1) 188c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, TRANSMIT, 16, 1) 189c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT, 14, 2) 190c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, CHIP_SELECT, 12, 2) 191c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, SPI_MODE, 10, 2) 192c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, EXPONENT, 9, 1) 193c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, DATA_XFER, 8, 1) 194c95997a3SFrancisco Iglesias FIELD(GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA, 0, 8) 1954f0da466SAlistair Francis #define R_GQSPI_MOD_ID (0x1fc / 4) 1964f0da466SAlistair Francis #define R_GQSPI_MOD_ID_RESET (0x10a0000) 1974f0da466SAlistair Francis 19894befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 199c95997a3SFrancisco Iglesias #define RXFF_A (128) 200c95997a3SFrancisco Iglesias #define TXFF_A (128) 20194befa45SPeter A. G. Crosthwaite 20210e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 20310e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 20410e60b35SPeter Crosthwaite 205f1241144SPeter Crosthwaite /* 16MB per linear region */ 206f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 207f1241144SPeter Crosthwaite 208f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 209ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0 210ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE 211f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 212f1241144SPeter Crosthwaite 213fbe5dac7SFrancisco Iglesias #define MIN_NUM_BUSSES 1 214fbe5dac7SFrancisco Iglesias #define MAX_NUM_BUSSES 2 215fbe5dac7SFrancisco Iglesias 216f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 217f1241144SPeter Crosthwaite { 218e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 219e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 220f1241144SPeter Crosthwaite } 221f1241144SPeter Crosthwaite 222c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs(XilinxSPIPS *s, int field) 223c4f08ffeSPeter Crosthwaite { 224c95997a3SFrancisco Iglesias int i; 22594befa45SPeter A. G. Crosthwaite 2260c4a94b8SFrancisco Iglesias for (i = 0; i < s->num_cs * s->num_busses; i++) { 227c95997a3SFrancisco Iglesias bool old_state = s->cs_lines_state[i]; 228c95997a3SFrancisco Iglesias bool new_state = field & (1 << i); 229f1241144SPeter Crosthwaite 230c95997a3SFrancisco Iglesias if (old_state != new_state) { 231c95997a3SFrancisco Iglesias s->cs_lines_state[i] = new_state; 232ef06ca39SFrancisco Iglesias s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD); 233ec7e429bSPhilippe Mathieu-Daudé DB_PRINT_L(1, "%sselecting peripheral %d\n", 234ec7e429bSPhilippe Mathieu-Daudé new_state ? "" : "de", i); 235ef06ca39SFrancisco Iglesias } 236c95997a3SFrancisco Iglesias qemu_set_irq(s->cs_lines[i], !new_state); 23794befa45SPeter A. G. Crosthwaite } 2380c4a94b8SFrancisco Iglesias if (!(field & ((1 << (s->num_cs * s->num_busses)) - 1))) { 239f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 240ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 241ef06ca39SFrancisco Iglesias s->link_state = 1; 242ef06ca39SFrancisco Iglesias s->link_state_next = 1; 243ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 2444a5b6fa8SPeter Crosthwaite DB_PRINT_L(1, "moving to snoop check state\n"); 245f1241144SPeter Crosthwaite } 24694befa45SPeter A. G. Crosthwaite } 24794befa45SPeter A. G. Crosthwaite 248c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_cs_lines(XlnxZynqMPQSPIPS *s) 249c95997a3SFrancisco Iglesias { 250c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_GF_SNAPSHOT]) { 251c95997a3SFrancisco Iglesias int field = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, CHIP_SELECT); 2520c4a94b8SFrancisco Iglesias bool upper_cs_sel = field & (1 << 1); 2530c4a94b8SFrancisco Iglesias bool lower_cs_sel = field & 1; 2540c4a94b8SFrancisco Iglesias bool bus0_enabled; 2550c4a94b8SFrancisco Iglesias bool bus1_enabled; 2560c4a94b8SFrancisco Iglesias uint8_t buses; 2570c4a94b8SFrancisco Iglesias int cs = 0; 2580c4a94b8SFrancisco Iglesias 2590c4a94b8SFrancisco Iglesias buses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 2600c4a94b8SFrancisco Iglesias bus0_enabled = buses & 1; 2610c4a94b8SFrancisco Iglesias bus1_enabled = buses & (1 << 1); 2620c4a94b8SFrancisco Iglesias 2630c4a94b8SFrancisco Iglesias if (bus0_enabled && bus1_enabled) { 2640c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2650c4a94b8SFrancisco Iglesias cs |= 1; 2660c4a94b8SFrancisco Iglesias } 2670c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2680c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2690c4a94b8SFrancisco Iglesias } 2700c4a94b8SFrancisco Iglesias } else if (bus0_enabled) { 2710c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2720c4a94b8SFrancisco Iglesias cs |= 1; 2730c4a94b8SFrancisco Iglesias } 2740c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2750c4a94b8SFrancisco Iglesias cs |= 1 << 1; 2760c4a94b8SFrancisco Iglesias } 2770c4a94b8SFrancisco Iglesias } else if (bus1_enabled) { 2780c4a94b8SFrancisco Iglesias if (lower_cs_sel) { 2790c4a94b8SFrancisco Iglesias cs |= 1 << 2; 2800c4a94b8SFrancisco Iglesias } 2810c4a94b8SFrancisco Iglesias if (upper_cs_sel) { 2820c4a94b8SFrancisco Iglesias cs |= 1 << 3; 2830c4a94b8SFrancisco Iglesias } 2840c4a94b8SFrancisco Iglesias } 2850c4a94b8SFrancisco Iglesias xilinx_spips_update_cs(XILINX_SPIPS(s), cs); 286c95997a3SFrancisco Iglesias } 287c95997a3SFrancisco Iglesias } 288c95997a3SFrancisco Iglesias 289c95997a3SFrancisco Iglesias static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 290c95997a3SFrancisco Iglesias { 291c95997a3SFrancisco Iglesias int field = ~((s->regs[R_CONFIG] & CS) >> CS_SHIFT); 292c95997a3SFrancisco Iglesias 293c95997a3SFrancisco Iglesias /* In dual parallel, mirror low CS to both */ 294c95997a3SFrancisco Iglesias if (num_effective_busses(s) == 2) { 295c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 296c95997a3SFrancisco Iglesias field &= 0x1; 2970c4a94b8SFrancisco Iglesias field |= field << 3; 298c95997a3SFrancisco Iglesias /* Dual stack U-Page */ 299c95997a3SFrancisco Iglesias } else if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM && 300c95997a3SFrancisco Iglesias s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE) { 301c95997a3SFrancisco Iglesias /* Single bit chip-select for qspi */ 302c95997a3SFrancisco Iglesias field &= 0x1; 303c95997a3SFrancisco Iglesias /* change from CS0 to CS1 */ 304c95997a3SFrancisco Iglesias field <<= 1; 305c95997a3SFrancisco Iglesias } 306c95997a3SFrancisco Iglesias /* Auto CS */ 307c95997a3SFrancisco Iglesias if (!(s->regs[R_CONFIG] & MANUAL_CS) && 308c95997a3SFrancisco Iglesias fifo8_is_empty(&s->tx_fifo)) { 309c95997a3SFrancisco Iglesias field = 0; 310c95997a3SFrancisco Iglesias } 311c95997a3SFrancisco Iglesias xilinx_spips_update_cs(s, field); 312c95997a3SFrancisco Iglesias } 313c95997a3SFrancisco Iglesias 31494befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 31594befa45SPeter A. G. Crosthwaite { 316c95997a3SFrancisco Iglesias if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 317c95997a3SFrancisco Iglesias s->regs[R_INTR_STATUS] &= ~IXR_SELF_CLEAR; 31894befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 31994befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 320c95997a3SFrancisco Iglesias (s->rx_fifo.num >= s->regs[R_RX_THRES] ? 321c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 32294befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 323c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo) ? IXR_TX_FIFO_EMPTY : 0) | 32494befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 325c95997a3SFrancisco Iglesias } 32694befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 32794befa45SPeter A. G. Crosthwaite IXR_ALL); 32894befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 32994befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 33094befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 33194befa45SPeter A. G. Crosthwaite } 33294befa45SPeter A. G. Crosthwaite } 33394befa45SPeter A. G. Crosthwaite 334c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_update_ixr(XlnxZynqMPQSPIPS *s) 335c95997a3SFrancisco Iglesias { 336c95997a3SFrancisco Iglesias uint32_t gqspi_int; 337c95997a3SFrancisco Iglesias int new_irqline; 338c95997a3SFrancisco Iglesias 339c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~IXR_SELF_CLEAR; 340c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] |= 341c95997a3SFrancisco Iglesias (fifo32_is_empty(&s->fifo_g) ? IXR_GENERIC_FIFO_EMPTY : 0) | 342c95997a3SFrancisco Iglesias (fifo32_is_full(&s->fifo_g) ? IXR_GENERIC_FIFO_FULL : 0) | 343c95997a3SFrancisco Iglesias (s->fifo_g.fifo.num < s->regs[R_GQSPI_GFIFO_THRESH] ? 344c95997a3SFrancisco Iglesias IXR_GENERIC_FIFO_NOT_FULL : 0) | 345c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->rx_fifo_g) ? IXR_RX_FIFO_EMPTY : 0) | 346c95997a3SFrancisco Iglesias (fifo8_is_full(&s->rx_fifo_g) ? IXR_RX_FIFO_FULL : 0) | 347c95997a3SFrancisco Iglesias (s->rx_fifo_g.num >= s->regs[R_GQSPI_RX_THRESH] ? 348c95997a3SFrancisco Iglesias IXR_RX_FIFO_NOT_EMPTY : 0) | 349c95997a3SFrancisco Iglesias (fifo8_is_empty(&s->tx_fifo_g) ? IXR_TX_FIFO_EMPTY : 0) | 350c95997a3SFrancisco Iglesias (fifo8_is_full(&s->tx_fifo_g) ? IXR_TX_FIFO_FULL : 0) | 351c95997a3SFrancisco Iglesias (s->tx_fifo_g.num < s->regs[R_GQSPI_TX_THRESH] ? 352c95997a3SFrancisco Iglesias IXR_TX_FIFO_NOT_FULL : 0); 353c95997a3SFrancisco Iglesias 354c95997a3SFrancisco Iglesias /* GQSPI Interrupt Trigger Status */ 355c95997a3SFrancisco Iglesias gqspi_int = (~s->regs[R_GQSPI_IMR]) & s->regs[R_GQSPI_ISR] & GQSPI_IXR_MASK; 356c95997a3SFrancisco Iglesias new_irqline = !!(gqspi_int & IXR_ALL); 357c95997a3SFrancisco Iglesias 358c95997a3SFrancisco Iglesias /* drive external interrupt pin */ 359c95997a3SFrancisco Iglesias if (new_irqline != s->gqspi_irqline) { 360c95997a3SFrancisco Iglesias s->gqspi_irqline = new_irqline; 361c95997a3SFrancisco Iglesias qemu_set_irq(XILINX_SPIPS(s)->irq, s->gqspi_irqline); 362c95997a3SFrancisco Iglesias } 363c95997a3SFrancisco Iglesias } 364c95997a3SFrancisco Iglesias 36594befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 36694befa45SPeter A. G. Crosthwaite { 367f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 36894befa45SPeter A. G. Crosthwaite 369d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 37094befa45SPeter A. G. Crosthwaite 37194befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 37294befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 37394befa45SPeter A. G. Crosthwaite /* non zero resets */ 37494befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 37594befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 37694befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 37794befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 37894befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 37994befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 380f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 381ef06ca39SFrancisco Iglesias s->link_state = 1; 382ef06ca39SFrancisco Iglesias s->link_state_next = 1; 383ef06ca39SFrancisco Iglesias s->link_state_next_when = 0; 384f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 385ef06ca39SFrancisco Iglesias s->cmd_dummies = 0; 386275e28ccSFrancisco Iglesias s->man_start_com = false; 38794befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 38894befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 38994befa45SPeter A. G. Crosthwaite } 39094befa45SPeter A. G. Crosthwaite 391c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_reset(DeviceState *d) 392c95997a3SFrancisco Iglesias { 393c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(d); 394c95997a3SFrancisco Iglesias 395c95997a3SFrancisco Iglesias xilinx_spips_reset(d); 396c95997a3SFrancisco Iglesias 397d3c348b6SAlistair Francis memset(s->regs, 0, sizeof(s->regs)); 398d3c348b6SAlistair Francis 399c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 400c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 401c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 4024f0da466SAlistair Francis s->regs[R_INTR_STATUS] = R_INTR_STATUS_RESET; 4034f0da466SAlistair Francis s->regs[R_GPIO] = 1; 4044f0da466SAlistair Francis s->regs[R_LPBK_DLY_ADJ] = R_LPBK_DLY_ADJ_RESET; 4054f0da466SAlistair Francis s->regs[R_GQSPI_GFIFO_THRESH] = 0x10; 4064f0da466SAlistair Francis s->regs[R_MOD_ID] = 0x01090101; 4074f0da466SAlistair Francis s->regs[R_GQSPI_IMR] = R_GQSPI_IMR_RESET; 408c95997a3SFrancisco Iglesias s->regs[R_GQSPI_TX_THRESH] = 1; 409c95997a3SFrancisco Iglesias s->regs[R_GQSPI_RX_THRESH] = 1; 4104f0da466SAlistair Francis s->regs[R_GQSPI_GPIO] = 1; 4114f0da466SAlistair Francis s->regs[R_GQSPI_LPBK_DLY_ADJ] = R_GQSPI_LPBK_DLY_ADJ_RESET; 4124f0da466SAlistair Francis s->regs[R_GQSPI_MOD_ID] = R_GQSPI_MOD_ID_RESET; 413c95997a3SFrancisco Iglesias s->man_start_com_g = false; 414c95997a3SFrancisco Iglesias s->gqspi_irqline = 0; 415c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 416c95997a3SFrancisco Iglesias } 417c95997a3SFrancisco Iglesias 4183754eed4SXuzhou Cheng /* 4193754eed4SXuzhou Cheng * N way (num) in place bit striper. Lay out row wise bits (MSB to LSB) 4209151da25SPeter Crosthwaite * column wise (from element 0 to N-1). num is the length of x, and dir 4219151da25SPeter Crosthwaite * reverses the direction of the transform. Best illustrated by example: 4229151da25SPeter Crosthwaite * Each digit in the below array is a single bit (num == 3): 4239151da25SPeter Crosthwaite * 424c3725b85SFrancisco Iglesias * {{ 76543210, } ----- stripe (dir == false) -----> {{ 741gdaFC, } 425c3725b85SFrancisco Iglesias * { hgfedcba, } { 630fcHEB, } 426c3725b85SFrancisco Iglesias * { HGFEDCBA, }} <---- upstripe (dir == true) ----- { 52hebGDA, }} 4279151da25SPeter Crosthwaite */ 4289151da25SPeter Crosthwaite 4299151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir) 4309151da25SPeter Crosthwaite { 431aa64cfaeSPeter Maydell uint8_t r[MAX_NUM_BUSSES]; 4329151da25SPeter Crosthwaite int idx[2] = {0, 0}; 433c3725b85SFrancisco Iglesias int bit[2] = {0, 7}; 4349151da25SPeter Crosthwaite int d = dir; 4359151da25SPeter Crosthwaite 436aa64cfaeSPeter Maydell assert(num <= MAX_NUM_BUSSES); 437aa64cfaeSPeter Maydell memset(r, 0, sizeof(uint8_t) * num); 438aa64cfaeSPeter Maydell 4399151da25SPeter Crosthwaite for (idx[0] = 0; idx[0] < num; ++idx[0]) { 440c3725b85SFrancisco Iglesias for (bit[0] = 7; bit[0] >= 0; bit[0]--) { 441c3725b85SFrancisco Iglesias r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0; 4429151da25SPeter Crosthwaite idx[1] = (idx[1] + 1) % num; 4439151da25SPeter Crosthwaite if (!idx[1]) { 444c3725b85SFrancisco Iglesias bit[1]--; 4459151da25SPeter Crosthwaite } 4469151da25SPeter Crosthwaite } 4479151da25SPeter Crosthwaite } 4489151da25SPeter Crosthwaite memcpy(x, r, sizeof(uint8_t) * num); 4499151da25SPeter Crosthwaite } 4509151da25SPeter Crosthwaite 451c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_flush_fifo_g(XlnxZynqMPQSPIPS *s) 452c95997a3SFrancisco Iglesias { 453c95997a3SFrancisco Iglesias while (s->regs[R_GQSPI_DATA_STS] || !fifo32_is_empty(&s->fifo_g)) { 454c95997a3SFrancisco Iglesias uint8_t tx_rx[2] = { 0 }; 455c95997a3SFrancisco Iglesias int num_stripes = 1; 456c95997a3SFrancisco Iglesias uint8_t busses; 457c95997a3SFrancisco Iglesias int i; 458c95997a3SFrancisco Iglesias 459c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 460c95997a3SFrancisco Iglesias uint8_t imm; 461c95997a3SFrancisco Iglesias 462c95997a3SFrancisco Iglesias s->regs[R_GQSPI_GF_SNAPSHOT] = fifo32_pop(&s->fifo_g); 463c95997a3SFrancisco Iglesias DB_PRINT_L(0, "GQSPI command: %x\n", s->regs[R_GQSPI_GF_SNAPSHOT]); 464c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_GF_SNAPSHOT]) { 465c95997a3SFrancisco Iglesias DB_PRINT_L(0, "Dummy GQSPI Delay Command Entry, Do nothing"); 466c95997a3SFrancisco Iglesias continue; 467c95997a3SFrancisco Iglesias } 468c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 469c95997a3SFrancisco Iglesias 470c95997a3SFrancisco Iglesias imm = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 471c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 4729b4b4e51SMichael Tokarev /* immediate transfer */ 473c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 474c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 475c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1; 476c95997a3SFrancisco Iglesias /* CS setup/hold - do nothing */ 477c95997a3SFrancisco Iglesias } else { 478c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 0; 479c95997a3SFrancisco Iglesias } 480c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, EXPONENT)) { 481c95997a3SFrancisco Iglesias if (imm > 31) { 482c95997a3SFrancisco Iglesias qemu_log_mask(LOG_UNIMP, "QSPI exponential transfer too" 483c95997a3SFrancisco Iglesias " long - 2 ^ %" PRId8 " requested\n", imm); 484c95997a3SFrancisco Iglesias } 485c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = 1ul << imm; 486c95997a3SFrancisco Iglesias } else { 487c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] = imm; 488c95997a3SFrancisco Iglesias } 489c95997a3SFrancisco Iglesias } 490c95997a3SFrancisco Iglesias /* Zero length transfer check */ 491c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 492c95997a3SFrancisco Iglesias continue; 493c95997a3SFrancisco Iglesias } 494c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE) && 495c95997a3SFrancisco Iglesias fifo8_is_full(&s->rx_fifo_g)) { 496c95997a3SFrancisco Iglesias /* No space in RX fifo for transfer - try again later */ 497c95997a3SFrancisco Iglesias return; 498c95997a3SFrancisco Iglesias } 499c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, STRIPE) && 500c95997a3SFrancisco Iglesias (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT) || 501c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE))) { 502c95997a3SFrancisco Iglesias num_stripes = 2; 503c95997a3SFrancisco Iglesias } 504c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_XFER)) { 505c95997a3SFrancisco Iglesias tx_rx[0] = ARRAY_FIELD_EX32(s->regs, 506c95997a3SFrancisco Iglesias GQSPI_GF_SNAPSHOT, IMMEDIATE_DATA); 507c95997a3SFrancisco Iglesias } else if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, TRANSMIT)) { 508c95997a3SFrancisco Iglesias for (i = 0; i < num_stripes; ++i) { 509c95997a3SFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo_g)) { 510c95997a3SFrancisco Iglesias tx_rx[i] = fifo8_pop(&s->tx_fifo_g); 511c95997a3SFrancisco Iglesias s->tx_fifo_g_align++; 512c95997a3SFrancisco Iglesias } else { 513c95997a3SFrancisco Iglesias return; 514c95997a3SFrancisco Iglesias } 515c95997a3SFrancisco Iglesias } 516c95997a3SFrancisco Iglesias } 517c95997a3SFrancisco Iglesias if (num_stripes == 1) { 518c95997a3SFrancisco Iglesias /* mirror */ 519c95997a3SFrancisco Iglesias tx_rx[1] = tx_rx[0]; 520c95997a3SFrancisco Iglesias } 521c95997a3SFrancisco Iglesias busses = ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, DATA_BUS_SELECT); 522c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 523c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d tx = %02x\n", i, tx_rx[i]); 524c95997a3SFrancisco Iglesias tx_rx[i] = ssi_transfer(XILINX_SPIPS(s)->spi[i], tx_rx[i]); 525c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d rx = %02x\n", i, tx_rx[i]); 526c95997a3SFrancisco Iglesias } 527c95997a3SFrancisco Iglesias if (s->regs[R_GQSPI_DATA_STS] > 1 && 528c95997a3SFrancisco Iglesias busses == 0x3 && num_stripes == 2) { 529c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS] -= 2; 530c95997a3SFrancisco Iglesias } else if (s->regs[R_GQSPI_DATA_STS] > 0) { 531c95997a3SFrancisco Iglesias s->regs[R_GQSPI_DATA_STS]--; 532c95997a3SFrancisco Iglesias } 533c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_GF_SNAPSHOT, RECIEVE)) { 534c95997a3SFrancisco Iglesias for (i = 0; i < 2; ++i) { 535c95997a3SFrancisco Iglesias if (busses & (1 << i)) { 536c95997a3SFrancisco Iglesias DB_PRINT_L(1, "bus %d push_byte = %02x\n", i, tx_rx[i]); 537c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, tx_rx[i]); 538c95997a3SFrancisco Iglesias s->rx_fifo_g_align++; 539c95997a3SFrancisco Iglesias } 540c95997a3SFrancisco Iglesias } 541c95997a3SFrancisco Iglesias } 542c95997a3SFrancisco Iglesias if (!s->regs[R_GQSPI_DATA_STS]) { 543c95997a3SFrancisco Iglesias for (; s->tx_fifo_g_align % 4; s->tx_fifo_g_align++) { 544c95997a3SFrancisco Iglesias fifo8_pop(&s->tx_fifo_g); 545c95997a3SFrancisco Iglesias } 546c95997a3SFrancisco Iglesias for (; s->rx_fifo_g_align % 4; s->rx_fifo_g_align++) { 547c95997a3SFrancisco Iglesias fifo8_push(&s->rx_fifo_g, 0); 548c95997a3SFrancisco Iglesias } 549c95997a3SFrancisco Iglesias } 550c95997a3SFrancisco Iglesias } 551c95997a3SFrancisco Iglesias } 552c95997a3SFrancisco Iglesias 553ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command) 554ef06ca39SFrancisco Iglesias { 555ef06ca39SFrancisco Iglesias if (!qs) { 556ef06ca39SFrancisco Iglesias /* The SPI device is not a QSPI device */ 557ef06ca39SFrancisco Iglesias return -1; 558ef06ca39SFrancisco Iglesias } 559ef06ca39SFrancisco Iglesias 560ef06ca39SFrancisco Iglesias switch (command) { /* check for dummies */ 561ef06ca39SFrancisco Iglesias case READ: /* no dummy bytes/cycles */ 562ef06ca39SFrancisco Iglesias case PP: 563ef06ca39SFrancisco Iglesias case DPP: 564ef06ca39SFrancisco Iglesias case QPP: 565ef06ca39SFrancisco Iglesias case READ_4: 566ef06ca39SFrancisco Iglesias case PP_4: 567ef06ca39SFrancisco Iglesias case QPP_4: 568ef06ca39SFrancisco Iglesias return 0; 569ef06ca39SFrancisco Iglesias case FAST_READ: 570ef06ca39SFrancisco Iglesias case DOR: 571ef06ca39SFrancisco Iglesias case QOR: 57233e2c4d8SFrancisco Iglesias case FAST_READ_4: 573ef06ca39SFrancisco Iglesias case DOR_4: 574ef06ca39SFrancisco Iglesias case QOR_4: 575ef06ca39SFrancisco Iglesias return 1; 576ef06ca39SFrancisco Iglesias case DIOR: 577ef06ca39SFrancisco Iglesias case DIOR_4: 578ef06ca39SFrancisco Iglesias return 2; 579ef06ca39SFrancisco Iglesias case QIOR: 580ef06ca39SFrancisco Iglesias case QIOR_4: 581b8cc8503SFrancisco Iglesias return 4; 582ef06ca39SFrancisco Iglesias default: 583ef06ca39SFrancisco Iglesias return -1; 584ef06ca39SFrancisco Iglesias } 585ef06ca39SFrancisco Iglesias } 586ef06ca39SFrancisco Iglesias 587ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd) 588ef06ca39SFrancisco Iglesias { 589ef06ca39SFrancisco Iglesias switch (cmd) { 590ef06ca39SFrancisco Iglesias case PP_4: 591ef06ca39SFrancisco Iglesias case QPP_4: 592ef06ca39SFrancisco Iglesias case READ_4: 593ef06ca39SFrancisco Iglesias case QIOR_4: 594ef06ca39SFrancisco Iglesias case FAST_READ_4: 595ef06ca39SFrancisco Iglesias case DOR_4: 596ef06ca39SFrancisco Iglesias case QOR_4: 597ef06ca39SFrancisco Iglesias case DIOR_4: 598ef06ca39SFrancisco Iglesias return 4; 599ef06ca39SFrancisco Iglesias default: 600ef06ca39SFrancisco Iglesias return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3; 601ef06ca39SFrancisco Iglesias } 602ef06ca39SFrancisco Iglesias } 603ef06ca39SFrancisco Iglesias 60494befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 60594befa45SPeter A. G. Crosthwaite { 6064a5b6fa8SPeter Crosthwaite int debug_level = 0; 607ef06ca39SFrancisco Iglesias XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s), 608ef06ca39SFrancisco Iglesias TYPE_XILINX_QSPIPS); 6094a5b6fa8SPeter Crosthwaite 61094befa45SPeter A. G. Crosthwaite for (;;) { 611f1241144SPeter Crosthwaite int i; 612f1241144SPeter Crosthwaite uint8_t tx = 0; 613fbe5dac7SFrancisco Iglesias uint8_t tx_rx[MAX_NUM_BUSSES] = { 0 }; 614ef06ca39SFrancisco Iglesias uint8_t dummy_cycles = 0; 615ef06ca39SFrancisco Iglesias uint8_t addr_length; 61694befa45SPeter A. G. Crosthwaite 61794befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 618f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 619f1241144SPeter Crosthwaite return; 620fbf32752SSai Pavan Boddu } else if (s->snoop_state == SNOOP_STRIPING || 621fbf32752SSai Pavan Boddu s->snoop_state == SNOOP_NONE) { 6229151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 623a8cc1443SShiva sagar Myana if (!fifo8_is_empty(&s->tx_fifo)) { 6249151da25SPeter Crosthwaite tx_rx[i] = fifo8_pop(&s->tx_fifo); 6259151da25SPeter Crosthwaite } 626a8cc1443SShiva sagar Myana } 6279151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), false); 628ef06ca39SFrancisco Iglesias } else if (s->snoop_state >= SNOOP_ADDR) { 629f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 6309151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6319151da25SPeter Crosthwaite tx_rx[i] = tx; 63294befa45SPeter A. G. Crosthwaite } 633ef06ca39SFrancisco Iglesias } else { 6343754eed4SXuzhou Cheng /* 6353754eed4SXuzhou Cheng * Extract a dummy byte and generate dummy cycles according to the 6363754eed4SXuzhou Cheng * link state 6373754eed4SXuzhou Cheng */ 638ef06ca39SFrancisco Iglesias tx = fifo8_pop(&s->tx_fifo); 639ef06ca39SFrancisco Iglesias dummy_cycles = 8 / s->link_state; 640f1241144SPeter Crosthwaite } 6419151da25SPeter Crosthwaite 6429151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 643c3725b85SFrancisco Iglesias int bus = num_effective_busses(s) - 1 - i; 644ef06ca39SFrancisco Iglesias if (dummy_cycles) { 645ef06ca39SFrancisco Iglesias int d; 646ef06ca39SFrancisco Iglesias for (d = 0; d < dummy_cycles; ++d) { 647ef06ca39SFrancisco Iglesias tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]); 648ef06ca39SFrancisco Iglesias } 649ef06ca39SFrancisco Iglesias } else { 6504a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]); 651c3725b85SFrancisco Iglesias tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]); 6524a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]); 6539151da25SPeter Crosthwaite } 654ef06ca39SFrancisco Iglesias } 6559151da25SPeter Crosthwaite 656ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 657ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding drained rx byte\n"); 658ef06ca39SFrancisco Iglesias /* Do nothing */ 659ef06ca39SFrancisco Iglesias } else if (s->rx_discard) { 660ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "dircarding discarded rx byte\n"); 661ef06ca39SFrancisco Iglesias s->rx_discard -= 8 / s->link_state; 662ef06ca39SFrancisco Iglesias } else if (fifo8_is_full(&s->rx_fifo)) { 66394befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 6644a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "rx FIFO overflow"); 6659151da25SPeter Crosthwaite } else if (s->snoop_state == SNOOP_STRIPING) { 6669151da25SPeter Crosthwaite stripe8(tx_rx, num_effective_busses(s), true); 6679151da25SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 6689151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]); 669ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing striped rx byte\n"); 6709151da25SPeter Crosthwaite } 67194befa45SPeter A. G. Crosthwaite } else { 672ef06ca39SFrancisco Iglesias DB_PRINT_L(debug_level, "pushing unstriped rx byte\n"); 6739151da25SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]); 674f1241144SPeter Crosthwaite } 675f1241144SPeter Crosthwaite 676ef06ca39SFrancisco Iglesias if (s->link_state_next_when) { 677ef06ca39SFrancisco Iglesias s->link_state_next_when--; 678ef06ca39SFrancisco Iglesias if (!s->link_state_next_when) { 679ef06ca39SFrancisco Iglesias s->link_state = s->link_state_next; 680ef06ca39SFrancisco Iglesias } 681ef06ca39SFrancisco Iglesias } 682ef06ca39SFrancisco Iglesias 6834a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "initial snoop state: %x\n", 6844a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 685f1241144SPeter Crosthwaite switch (s->snoop_state) { 686f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 687ef06ca39SFrancisco Iglesias /* Store the count of dummy bytes in the txfifo */ 688ef06ca39SFrancisco Iglesias s->cmd_dummies = xilinx_spips_num_dummies(q, tx); 689ef06ca39SFrancisco Iglesias addr_length = get_addr_length(s, tx); 690ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 691f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 692ef06ca39SFrancisco Iglesias } else { 693ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_ADDR + addr_length - 1; 694ef06ca39SFrancisco Iglesias } 695ef06ca39SFrancisco Iglesias switch (tx) { 696ef06ca39SFrancisco Iglesias case DPP: 697ef06ca39SFrancisco Iglesias case DOR: 698ef06ca39SFrancisco Iglesias case DOR_4: 699ef06ca39SFrancisco Iglesias s->link_state_next = 2; 700ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 701ef06ca39SFrancisco Iglesias break; 702ef06ca39SFrancisco Iglesias case QPP: 703ef06ca39SFrancisco Iglesias case QPP_4: 704ef06ca39SFrancisco Iglesias case QOR: 705ef06ca39SFrancisco Iglesias case QOR_4: 706ef06ca39SFrancisco Iglesias s->link_state_next = 4; 707ef06ca39SFrancisco Iglesias s->link_state_next_when = addr_length + s->cmd_dummies; 708ef06ca39SFrancisco Iglesias break; 709ef06ca39SFrancisco Iglesias case DIOR: 710ef06ca39SFrancisco Iglesias case DIOR_4: 711ef06ca39SFrancisco Iglesias s->link_state = 2; 712ef06ca39SFrancisco Iglesias break; 713ef06ca39SFrancisco Iglesias case QIOR: 714ef06ca39SFrancisco Iglesias case QIOR_4: 715ef06ca39SFrancisco Iglesias s->link_state = 4; 716ef06ca39SFrancisco Iglesias break; 717ef06ca39SFrancisco Iglesias } 718ef06ca39SFrancisco Iglesias break; 719ef06ca39SFrancisco Iglesias case (SNOOP_ADDR): 7203754eed4SXuzhou Cheng /* 7213754eed4SXuzhou Cheng * Address has been transmitted, transmit dummy cycles now if needed 7223754eed4SXuzhou Cheng */ 723ef06ca39SFrancisco Iglesias if (s->cmd_dummies < 0) { 724ef06ca39SFrancisco Iglesias s->snoop_state = SNOOP_NONE; 725ef06ca39SFrancisco Iglesias } else { 726ef06ca39SFrancisco Iglesias s->snoop_state = s->cmd_dummies; 727f1241144SPeter Crosthwaite } 728f1241144SPeter Crosthwaite break; 729f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 730f1241144SPeter Crosthwaite case (SNOOP_NONE): 7314a5b6fa8SPeter Crosthwaite /* Once we hit the boring stuff - squelch debug noise */ 7324a5b6fa8SPeter Crosthwaite if (!debug_level) { 7334a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "squelching debug info ....\n"); 7344a5b6fa8SPeter Crosthwaite debug_level = 1; 7354a5b6fa8SPeter Crosthwaite } 736f1241144SPeter Crosthwaite break; 737f1241144SPeter Crosthwaite default: 738f1241144SPeter Crosthwaite s->snoop_state--; 739f1241144SPeter Crosthwaite } 7404a5b6fa8SPeter Crosthwaite DB_PRINT_L(debug_level, "final snoop state: %x\n", 7414a5b6fa8SPeter Crosthwaite (unsigned)s->snoop_state); 742f1241144SPeter Crosthwaite } 743f1241144SPeter Crosthwaite } 744f1241144SPeter Crosthwaite 7452fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be) 7462fdd171eSFrancisco Iglesias { 7472fdd171eSFrancisco Iglesias int i; 7482fdd171eSFrancisco Iglesias for (i = 0; i < num && !fifo8_is_full(fifo); ++i) { 7492fdd171eSFrancisco Iglesias if (be) { 7502fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)(value >> 24)); 7512fdd171eSFrancisco Iglesias value <<= 8; 7522fdd171eSFrancisco Iglesias } else { 7532fdd171eSFrancisco Iglesias fifo8_push(fifo, (uint8_t)value); 7542fdd171eSFrancisco Iglesias value >>= 8; 7552fdd171eSFrancisco Iglesias } 7562fdd171eSFrancisco Iglesias } 7572fdd171eSFrancisco Iglesias } 7582fdd171eSFrancisco Iglesias 759275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s) 760275e28ccSFrancisco Iglesias { 761275e28ccSFrancisco Iglesias if (!s->regs[R_TRANSFER_SIZE]) { 762275e28ccSFrancisco Iglesias return; 763275e28ccSFrancisco Iglesias } 764275e28ccSFrancisco Iglesias if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) { 765275e28ccSFrancisco Iglesias return; 766275e28ccSFrancisco Iglesias } 767275e28ccSFrancisco Iglesias /* 768275e28ccSFrancisco Iglesias * The zero pump must never fill tx fifo such that rx overflow is 769275e28ccSFrancisco Iglesias * possible 770275e28ccSFrancisco Iglesias */ 771275e28ccSFrancisco Iglesias while (s->regs[R_TRANSFER_SIZE] && 772275e28ccSFrancisco Iglesias s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) { 7739b4b4e51SMichael Tokarev /* endianness just doesn't matter when zero pumping */ 774275e28ccSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 4, false); 775275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] &= ~0x03ull; 776275e28ccSFrancisco Iglesias s->regs[R_TRANSFER_SIZE] -= 4; 777275e28ccSFrancisco Iglesias } 778275e28ccSFrancisco Iglesias } 779275e28ccSFrancisco Iglesias 780275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s) 781275e28ccSFrancisco Iglesias { 782275e28ccSFrancisco Iglesias if (s->man_start_com || 783275e28ccSFrancisco Iglesias (!fifo8_is_empty(&s->tx_fifo) && 784275e28ccSFrancisco Iglesias !(s->regs[R_CONFIG] & MAN_START_EN))) { 785275e28ccSFrancisco Iglesias xilinx_spips_check_zero_pump(s); 786275e28ccSFrancisco Iglesias xilinx_spips_flush_txfifo(s); 787275e28ccSFrancisco Iglesias } 788275e28ccSFrancisco Iglesias if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) { 789275e28ccSFrancisco Iglesias s->man_start_com = false; 790275e28ccSFrancisco Iglesias } 791275e28ccSFrancisco Iglesias xilinx_spips_update_ixr(s); 792275e28ccSFrancisco Iglesias } 793275e28ccSFrancisco Iglesias 794c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_check_flush(XlnxZynqMPQSPIPS *s) 795c95997a3SFrancisco Iglesias { 796c95997a3SFrancisco Iglesias bool gqspi_has_work = s->regs[R_GQSPI_DATA_STS] || 797c95997a3SFrancisco Iglesias !fifo32_is_empty(&s->fifo_g); 798c95997a3SFrancisco Iglesias 799c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 800c95997a3SFrancisco Iglesias if (s->man_start_com_g || (gqspi_has_work && 801c95997a3SFrancisco Iglesias !ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE))) { 802c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_flush_fifo_g(s); 803c95997a3SFrancisco Iglesias } 804c95997a3SFrancisco Iglesias } else { 805c95997a3SFrancisco Iglesias xilinx_spips_check_flush(XILINX_SPIPS(s)); 806c95997a3SFrancisco Iglesias } 807c95997a3SFrancisco Iglesias if (!gqspi_has_work) { 808c95997a3SFrancisco Iglesias s->man_start_com_g = false; 809c95997a3SFrancisco Iglesias } 810c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 811c95997a3SFrancisco Iglesias } 812c95997a3SFrancisco Iglesias 8132fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max) 814f1241144SPeter Crosthwaite { 815f1241144SPeter Crosthwaite int i; 816f1241144SPeter Crosthwaite 8172fdd171eSFrancisco Iglesias for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) { 8182fdd171eSFrancisco Iglesias value[i] = fifo8_pop(fifo); 819f1241144SPeter Crosthwaite } 8202fdd171eSFrancisco Iglesias return max - i; 82194befa45SPeter A. G. Crosthwaite } 82294befa45SPeter A. G. Crosthwaite 823c95997a3SFrancisco Iglesias static const void *pop_buf(Fifo8 *fifo, uint32_t max, uint32_t *num) 824c95997a3SFrancisco Iglesias { 825c95997a3SFrancisco Iglesias void *ret; 826c95997a3SFrancisco Iglesias 827c95997a3SFrancisco Iglesias if (max == 0 || max > fifo->num) { 828c95997a3SFrancisco Iglesias abort(); 829c95997a3SFrancisco Iglesias } 830c95997a3SFrancisco Iglesias *num = MIN(fifo->capacity - fifo->head, max); 831c95997a3SFrancisco Iglesias ret = &fifo->data[fifo->head]; 832c95997a3SFrancisco Iglesias fifo->head += *num; 833c95997a3SFrancisco Iglesias fifo->head %= fifo->capacity; 834c95997a3SFrancisco Iglesias fifo->num -= *num; 835c95997a3SFrancisco Iglesias return ret; 836c95997a3SFrancisco Iglesias } 837c95997a3SFrancisco Iglesias 838c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_notify(void *opaque) 839c95997a3SFrancisco Iglesias { 840c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(opaque); 841c95997a3SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(rq); 842c95997a3SFrancisco Iglesias Fifo8 *recv_fifo; 843c95997a3SFrancisco Iglesias 844c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(rq->regs, GQSPI_SELECT, GENERIC_QSPI_EN)) { 845c95997a3SFrancisco Iglesias if (!(ARRAY_FIELD_EX32(rq->regs, GQSPI_CNFG, MODE_EN) == 2)) { 846c95997a3SFrancisco Iglesias return; 847c95997a3SFrancisco Iglesias } 848c95997a3SFrancisco Iglesias recv_fifo = &rq->rx_fifo_g; 849c95997a3SFrancisco Iglesias } else { 850c95997a3SFrancisco Iglesias if (!(s->regs[R_CMND] & R_CMND_DMA_EN)) { 851c95997a3SFrancisco Iglesias return; 852c95997a3SFrancisco Iglesias } 853c95997a3SFrancisco Iglesias recv_fifo = &s->rx_fifo; 854c95997a3SFrancisco Iglesias } 855c95997a3SFrancisco Iglesias while (recv_fifo->num >= 4 856c95997a3SFrancisco Iglesias && stream_can_push(rq->dma, xlnx_zynqmp_qspips_notify, rq)) 857c95997a3SFrancisco Iglesias { 858c95997a3SFrancisco Iglesias size_t ret; 859c95997a3SFrancisco Iglesias uint32_t num; 86021d887cdSSai Pavan Boddu const void *rxd; 86121d887cdSSai Pavan Boddu int len; 86221d887cdSSai Pavan Boddu 86321d887cdSSai Pavan Boddu len = recv_fifo->num >= rq->dma_burst_size ? rq->dma_burst_size : 86421d887cdSSai Pavan Boddu recv_fifo->num; 86521d887cdSSai Pavan Boddu rxd = pop_buf(recv_fifo, len, &num); 866c95997a3SFrancisco Iglesias 867c95997a3SFrancisco Iglesias memcpy(rq->dma_buf, rxd, num); 868c95997a3SFrancisco Iglesias 86951b19950SEdgar E. Iglesias ret = stream_push(rq->dma, rq->dma_buf, num, false); 87021d887cdSSai Pavan Boddu assert(ret == num); 871c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(rq); 872c95997a3SFrancisco Iglesias } 873c95997a3SFrancisco Iglesias } 874c95997a3SFrancisco Iglesias 875a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 87694befa45SPeter A. G. Crosthwaite unsigned size) 87794befa45SPeter A. G. Crosthwaite { 87894befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 87994befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 88094befa45SPeter A. G. Crosthwaite uint32_t ret; 881b0b7ae62SPeter Crosthwaite uint8_t rx_buf[4]; 8822fdd171eSFrancisco Iglesias int shortfall; 88394befa45SPeter A. G. Crosthwaite 88494befa45SPeter A. G. Crosthwaite addr >>= 2; 88594befa45SPeter A. G. Crosthwaite switch (addr) { 88694befa45SPeter A. G. Crosthwaite case R_CONFIG: 8872133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 88894befa45SPeter A. G. Crosthwaite break; 88994befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 89087920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 89187920b44SPeter Crosthwaite s->regs[addr] = 0; 892883f2c59SPhilippe Mathieu-Daudé DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr * 4, ret); 8932e1cf2c9SFrancisco Iglesias xilinx_spips_update_ixr(s); 89487920b44SPeter Crosthwaite return ret; 89594befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 89694befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 89794befa45SPeter A. G. Crosthwaite break; 89894befa45SPeter A. G. Crosthwaite case R_EN: 89994befa45SPeter A. G. Crosthwaite mask = 0x1; 90094befa45SPeter A. G. Crosthwaite break; 90194befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 90294befa45SPeter A. G. Crosthwaite mask = 0xFF; 90394befa45SPeter A. G. Crosthwaite break; 90494befa45SPeter A. G. Crosthwaite case R_MOD_ID: 90594befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 90694befa45SPeter A. G. Crosthwaite break; 90794befa45SPeter A. G. Crosthwaite case R_INTR_EN: 90894befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 90994befa45SPeter A. G. Crosthwaite case R_TX_DATA: 91094befa45SPeter A. G. Crosthwaite mask = 0; 91194befa45SPeter A. G. Crosthwaite break; 91294befa45SPeter A. G. Crosthwaite case R_RX_DATA: 913b0b7ae62SPeter Crosthwaite memset(rx_buf, 0, sizeof(rx_buf)); 9142fdd171eSFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes); 9152fdd171eSFrancisco Iglesias ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ? 9162fdd171eSFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 9172fdd171eSFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 9182fdd171eSFrancisco Iglesias if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) { 9192fdd171eSFrancisco Iglesias ret <<= 8 * shortfall; 9202fdd171eSFrancisco Iglesias } 921883f2c59SPhilippe Mathieu-Daudé DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr * 4, ret); 922c95997a3SFrancisco Iglesias xilinx_spips_check_flush(s); 92394befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 92494befa45SPeter A. G. Crosthwaite return ret; 92594befa45SPeter A. G. Crosthwaite } 926883f2c59SPhilippe Mathieu-Daudé DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr * 4, 9274a5b6fa8SPeter Crosthwaite s->regs[addr] & mask); 92894befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 92994befa45SPeter A. G. Crosthwaite 93094befa45SPeter A. G. Crosthwaite } 93194befa45SPeter A. G. Crosthwaite 932c95997a3SFrancisco Iglesias static uint64_t xlnx_zynqmp_qspips_read(void *opaque, 933c95997a3SFrancisco Iglesias hwaddr addr, unsigned size) 934c95997a3SFrancisco Iglesias { 935c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 936c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 937c95997a3SFrancisco Iglesias uint32_t ret; 938c95997a3SFrancisco Iglesias uint8_t rx_buf[4]; 939c95997a3SFrancisco Iglesias int shortfall; 940c95997a3SFrancisco Iglesias 941c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 942c95997a3SFrancisco Iglesias return xilinx_spips_read(opaque, addr, size); 943c95997a3SFrancisco Iglesias } else { 944c95997a3SFrancisco Iglesias switch (reg) { 945c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 946c95997a3SFrancisco Iglesias if (fifo8_is_empty(&s->rx_fifo_g)) { 947c95997a3SFrancisco Iglesias qemu_log_mask(LOG_GUEST_ERROR, 948c95997a3SFrancisco Iglesias "Read from empty GQSPI RX FIFO\n"); 949c95997a3SFrancisco Iglesias return 0; 950c95997a3SFrancisco Iglesias } 951c95997a3SFrancisco Iglesias memset(rx_buf, 0, sizeof(rx_buf)); 952c95997a3SFrancisco Iglesias shortfall = rx_data_bytes(&s->rx_fifo_g, rx_buf, 953c95997a3SFrancisco Iglesias XILINX_SPIPS(s)->num_txrx_bytes); 954c95997a3SFrancisco Iglesias ret = ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN) ? 955c95997a3SFrancisco Iglesias cpu_to_be32(*(uint32_t *)rx_buf) : 956c95997a3SFrancisco Iglesias cpu_to_le32(*(uint32_t *)rx_buf); 957c95997a3SFrancisco Iglesias if (!ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)) { 958c95997a3SFrancisco Iglesias ret <<= 8 * shortfall; 959c95997a3SFrancisco Iglesias } 960c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 961c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 962c95997a3SFrancisco Iglesias return ret; 963c95997a3SFrancisco Iglesias default: 964c95997a3SFrancisco Iglesias return s->regs[reg]; 965c95997a3SFrancisco Iglesias } 966c95997a3SFrancisco Iglesias } 967c95997a3SFrancisco Iglesias } 968c95997a3SFrancisco Iglesias 969a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 97094befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 97194befa45SPeter A. G. Crosthwaite { 97294befa45SPeter A. G. Crosthwaite int mask = ~0; 97394befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 9743a6606c7SSai Pavan Boddu bool try_flush = true; 97594befa45SPeter A. G. Crosthwaite 976883f2c59SPhilippe Mathieu-Daudé DB_PRINT_L(0, "addr=" HWADDR_FMT_plx " = %x\n", addr, (unsigned)value); 97794befa45SPeter A. G. Crosthwaite addr >>= 2; 97890bb6d67SFrederic Konrad assert(addr < XLNX_SPIPS_R_MAX); 97990bb6d67SFrederic Konrad 98094befa45SPeter A. G. Crosthwaite switch (addr) { 98194befa45SPeter A. G. Crosthwaite case R_CONFIG: 9822133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 983275e28ccSFrancisco Iglesias if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) { 984275e28ccSFrancisco Iglesias s->man_start_com = true; 98594befa45SPeter A. G. Crosthwaite } 98694befa45SPeter A. G. Crosthwaite break; 98794befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 98894befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 98994befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 99094befa45SPeter A. G. Crosthwaite goto no_reg_update; 99194befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 99294befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 99394befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 99494befa45SPeter A. G. Crosthwaite goto no_reg_update; 99594befa45SPeter A. G. Crosthwaite case R_INTR_EN: 99694befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 99794befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 99894befa45SPeter A. G. Crosthwaite goto no_reg_update; 99994befa45SPeter A. G. Crosthwaite case R_EN: 100094befa45SPeter A. G. Crosthwaite mask = 0x1; 100194befa45SPeter A. G. Crosthwaite break; 100294befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 100394befa45SPeter A. G. Crosthwaite mask = 0xFF; 100494befa45SPeter A. G. Crosthwaite break; 100594befa45SPeter A. G. Crosthwaite case R_RX_DATA: 100694befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 100794befa45SPeter A. G. Crosthwaite case R_MOD_ID: 100894befa45SPeter A. G. Crosthwaite mask = 0; 100994befa45SPeter A. G. Crosthwaite break; 101094befa45SPeter A. G. Crosthwaite case R_TX_DATA: 10112fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes, 10122fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 1013f1241144SPeter Crosthwaite goto no_reg_update; 1014f1241144SPeter Crosthwaite case R_TXD1: 10152fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1, 10162fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 1017f1241144SPeter Crosthwaite goto no_reg_update; 1018f1241144SPeter Crosthwaite case R_TXD2: 10192fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2, 10202fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 1021f1241144SPeter Crosthwaite goto no_reg_update; 1022f1241144SPeter Crosthwaite case R_TXD3: 10232fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3, 10242fdd171eSFrancisco Iglesias s->regs[R_CONFIG] & R_CONFIG_ENDIAN); 102594befa45SPeter A. G. Crosthwaite goto no_reg_update; 10263a6606c7SSai Pavan Boddu /* Skip SPI bus update for below registers writes */ 10273a6606c7SSai Pavan Boddu case R_GPIO: 10283a6606c7SSai Pavan Boddu case R_LPBK_DLY_ADJ: 10293a6606c7SSai Pavan Boddu case R_IOU_TAPDLY_BYPASS: 10303a6606c7SSai Pavan Boddu case R_DUMMY_CYCLE_EN: 10313a6606c7SSai Pavan Boddu case R_ECO: 10323a6606c7SSai Pavan Boddu try_flush = false; 10333a6606c7SSai Pavan Boddu break; 103494befa45SPeter A. G. Crosthwaite } 103594befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 103694befa45SPeter A. G. Crosthwaite no_reg_update: 10373a6606c7SSai Pavan Boddu if (try_flush) { 1038c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1039275e28ccSFrancisco Iglesias xilinx_spips_check_flush(s); 104094befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 1041c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 104294befa45SPeter A. G. Crosthwaite } 10433a6606c7SSai Pavan Boddu } 104494befa45SPeter A. G. Crosthwaite 104594befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 104694befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 104794befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 104894befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 104994befa45SPeter A. G. Crosthwaite }; 105094befa45SPeter A. G. Crosthwaite 1051252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q) 1052252b99baSKONRAD Frederic { 105383c3a1f6SKONRAD Frederic q->lqspi_cached_addr = ~0ULL; 1054252b99baSKONRAD Frederic } 1055252b99baSKONRAD Frederic 1056b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 1057b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 1058b5cd9143SPeter Crosthwaite { 1059b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1060ef06ca39SFrancisco Iglesias XilinxSPIPS *s = XILINX_SPIPS(opaque); 1061b5cd9143SPeter Crosthwaite 1062b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 1063b5cd9143SPeter Crosthwaite addr >>= 2; 1064b5cd9143SPeter Crosthwaite 1065b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 1066252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 1067b5cd9143SPeter Crosthwaite } 1068ef06ca39SFrancisco Iglesias if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) { 1069ef06ca39SFrancisco Iglesias fifo8_reset(&s->rx_fifo); 1070ef06ca39SFrancisco Iglesias } 1071b5cd9143SPeter Crosthwaite } 1072b5cd9143SPeter Crosthwaite 1073c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_write(void *opaque, hwaddr addr, 1074c95997a3SFrancisco Iglesias uint64_t value, unsigned size) 1075c95997a3SFrancisco Iglesias { 1076c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(opaque); 1077c95997a3SFrancisco Iglesias uint32_t reg = addr / 4; 1078c95997a3SFrancisco Iglesias 1079c95997a3SFrancisco Iglesias if (reg <= R_MOD_ID) { 1080c95997a3SFrancisco Iglesias xilinx_qspips_write(opaque, addr, value, size); 1081c95997a3SFrancisco Iglesias } else { 1082c95997a3SFrancisco Iglesias switch (reg) { 1083c95997a3SFrancisco Iglesias case R_GQSPI_CNFG: 1084c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_CNFG, GEN_FIFO_START) && 1085c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, GEN_FIFO_START_MODE)) { 1086c95997a3SFrancisco Iglesias s->man_start_com_g = true; 1087c95997a3SFrancisco Iglesias } 1088c95997a3SFrancisco Iglesias s->regs[reg] = value & ~(R_GQSPI_CNFG_GEN_FIFO_START_MASK); 1089c95997a3SFrancisco Iglesias break; 1090c95997a3SFrancisco Iglesias case R_GQSPI_GEN_FIFO: 1091c95997a3SFrancisco Iglesias if (!fifo32_is_full(&s->fifo_g)) { 1092c95997a3SFrancisco Iglesias fifo32_push(&s->fifo_g, value); 1093c95997a3SFrancisco Iglesias } 1094c95997a3SFrancisco Iglesias break; 1095c95997a3SFrancisco Iglesias case R_GQSPI_TXD: 1096c95997a3SFrancisco Iglesias tx_data_bytes(&s->tx_fifo_g, (uint32_t)value, 4, 1097c95997a3SFrancisco Iglesias ARRAY_FIELD_EX32(s->regs, GQSPI_CNFG, ENDIAN)); 1098c95997a3SFrancisco Iglesias break; 1099c95997a3SFrancisco Iglesias case R_GQSPI_FIFO_CTRL: 1100c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, GENERIC_FIFO_RESET)) { 1101c95997a3SFrancisco Iglesias fifo32_reset(&s->fifo_g); 1102c95997a3SFrancisco Iglesias } 1103c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, TX_FIFO_RESET)) { 1104c95997a3SFrancisco Iglesias fifo8_reset(&s->tx_fifo_g); 1105c95997a3SFrancisco Iglesias } 1106c95997a3SFrancisco Iglesias if (FIELD_EX32(value, GQSPI_FIFO_CTRL, RX_FIFO_RESET)) { 1107c95997a3SFrancisco Iglesias fifo8_reset(&s->rx_fifo_g); 1108c95997a3SFrancisco Iglesias } 1109c95997a3SFrancisco Iglesias break; 1110c95997a3SFrancisco Iglesias case R_GQSPI_IDR: 1111c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] |= value; 1112c95997a3SFrancisco Iglesias break; 1113c95997a3SFrancisco Iglesias case R_GQSPI_IER: 1114c95997a3SFrancisco Iglesias s->regs[R_GQSPI_IMR] &= ~value; 1115c95997a3SFrancisco Iglesias break; 1116c95997a3SFrancisco Iglesias case R_GQSPI_ISR: 1117c95997a3SFrancisco Iglesias s->regs[R_GQSPI_ISR] &= ~value; 1118c95997a3SFrancisco Iglesias break; 1119c95997a3SFrancisco Iglesias case R_GQSPI_IMR: 1120c95997a3SFrancisco Iglesias case R_GQSPI_RXD: 1121c95997a3SFrancisco Iglesias case R_GQSPI_GF_SNAPSHOT: 1122c95997a3SFrancisco Iglesias case R_GQSPI_MOD_ID: 1123c95997a3SFrancisco Iglesias break; 1124c95997a3SFrancisco Iglesias default: 1125c95997a3SFrancisco Iglesias s->regs[reg] = value; 1126c95997a3SFrancisco Iglesias break; 1127c95997a3SFrancisco Iglesias } 1128c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1129c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_check_flush(s); 1130c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1131c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1132c95997a3SFrancisco Iglesias } 1133c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_notify(s); 1134c95997a3SFrancisco Iglesias } 1135c95997a3SFrancisco Iglesias 1136b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 1137b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 1138b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 1139b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 1140b5cd9143SPeter Crosthwaite }; 1141b5cd9143SPeter Crosthwaite 1142c95997a3SFrancisco Iglesias static const MemoryRegionOps xlnx_zynqmp_qspips_ops = { 1143c95997a3SFrancisco Iglesias .read = xlnx_zynqmp_qspips_read, 1144c95997a3SFrancisco Iglesias .write = xlnx_zynqmp_qspips_write, 1145c95997a3SFrancisco Iglesias .endianness = DEVICE_LITTLE_ENDIAN, 1146c95997a3SFrancisco Iglesias }; 1147c95997a3SFrancisco Iglesias 1148f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 1149f1241144SPeter Crosthwaite 1150252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr) 1151f1241144SPeter Crosthwaite { 11526b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 1153f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 1154252b99baSKONRAD Frederic int i; 1155252b99baSKONRAD Frederic int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1)) 1156252b99baSKONRAD Frederic / num_effective_busses(s)); 1157ec7e429bSPhilippe Mathieu-Daudé int peripheral = flash_addr >> LQSPI_ADDRESS_BITS; 1158f1241144SPeter Crosthwaite int cache_entry = 0; 115915408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 116015408b42SPeter Crosthwaite 1161252b99baSKONRAD Frederic if (addr < q->lqspi_cached_addr || 1162252b99baSKONRAD Frederic addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1163252b99baSKONRAD Frederic xilinx_qspips_invalidate_mmio_ptr(q); 116415408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 1165ec7e429bSPhilippe Mathieu-Daudé s->regs[R_LQSPI_STS] |= peripheral ? LQSPI_CFG_U_PAGE : 0; 1166f1241144SPeter Crosthwaite 11674a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 1168f1241144SPeter Crosthwaite 1169f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 1170f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1171f1241144SPeter Crosthwaite 1172f1241144SPeter Crosthwaite /* instruction */ 11734a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read instruction: %02x\n", 11744a5b6fa8SPeter Crosthwaite (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] & 11754a5b6fa8SPeter Crosthwaite LQSPI_CFG_INST_CODE)); 1176f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 1177f1241144SPeter Crosthwaite /* read address */ 11784a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing read address %06x\n", flash_addr); 1179fbfaa507SFrancisco Iglesias if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_ADDR4) { 1180fbfaa507SFrancisco Iglesias fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 24)); 1181fbfaa507SFrancisco Iglesias } 1182f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 1183f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 1184f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 1185f1241144SPeter Crosthwaite /* mode bits */ 1186f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 1187f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 1188f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 1189f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 1190f1241144SPeter Crosthwaite } 1191f1241144SPeter Crosthwaite /* dummy bytes */ 1192f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 1193f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 11944a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "pushing dummy byte\n"); 1195f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 1196f1241144SPeter Crosthwaite } 1197c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1198f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1199f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 1200f1241144SPeter Crosthwaite 12014a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "starting QSPI data read\n"); 1202f1241144SPeter Crosthwaite 1203b0b7ae62SPeter Crosthwaite while (cache_entry < LQSPI_CACHE_SIZE) { 1204b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 12052fdd171eSFrancisco Iglesias tx_data_bytes(&s->tx_fifo, 0, 1, false); 1206a66418f6SPeter Crosthwaite } 1207f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 1208b0b7ae62SPeter Crosthwaite for (i = 0; i < 64; ++i) { 12092fdd171eSFrancisco Iglesias rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1); 1210a66418f6SPeter Crosthwaite } 1211f1241144SPeter Crosthwaite } 1212f1241144SPeter Crosthwaite 121315408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 121415408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 1215f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 1216f1241144SPeter Crosthwaite 1217b0b7ae62SPeter Crosthwaite q->lqspi_cached_addr = flash_addr * num_effective_busses(s); 1218252b99baSKONRAD Frederic } 1219252b99baSKONRAD Frederic } 1220252b99baSKONRAD Frederic 12215937bd50SPhilippe Mathieu-Daudé static MemTxResult lqspi_read(void *opaque, hwaddr addr, uint64_t *value, 12225937bd50SPhilippe Mathieu-Daudé unsigned size, MemTxAttrs attrs) 1223252b99baSKONRAD Frederic { 12245937bd50SPhilippe Mathieu-Daudé XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 1225252b99baSKONRAD Frederic 1226252b99baSKONRAD Frederic if (addr >= q->lqspi_cached_addr && 1227252b99baSKONRAD Frederic addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 1228252b99baSKONRAD Frederic uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr]; 12295937bd50SPhilippe Mathieu-Daudé *value = cpu_to_le32(*(uint32_t *)retp); 12305937bd50SPhilippe Mathieu-Daudé DB_PRINT_L(1, "addr: %08" HWADDR_PRIx ", data: %08" PRIx64 "\n", 12315937bd50SPhilippe Mathieu-Daudé addr, *value); 12325937bd50SPhilippe Mathieu-Daudé return MEMTX_OK; 1233f1241144SPeter Crosthwaite } 12345937bd50SPhilippe Mathieu-Daudé 12355937bd50SPhilippe Mathieu-Daudé lqspi_load_cache(opaque, addr); 12365937bd50SPhilippe Mathieu-Daudé return lqspi_read(opaque, addr, value, size, attrs); 1237f1241144SPeter Crosthwaite } 1238f1241144SPeter Crosthwaite 1239936a236cSPhilippe Mathieu-Daudé static MemTxResult lqspi_write(void *opaque, hwaddr offset, uint64_t value, 1240936a236cSPhilippe Mathieu-Daudé unsigned size, MemTxAttrs attrs) 1241936a236cSPhilippe Mathieu-Daudé { 1242936a236cSPhilippe Mathieu-Daudé /* 1243936a236cSPhilippe Mathieu-Daudé * From UG1085, Chapter 24 (Quad-SPI controllers): 1244936a236cSPhilippe Mathieu-Daudé * - Writes are ignored 1245936a236cSPhilippe Mathieu-Daudé * - AXI writes generate an external AXI slave error (SLVERR) 1246936a236cSPhilippe Mathieu-Daudé */ 1247936a236cSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s Unexpected %u-bit access to 0x%" PRIx64 1248936a236cSPhilippe Mathieu-Daudé " (value: 0x%" PRIx64 "\n", 1249936a236cSPhilippe Mathieu-Daudé __func__, size << 3, offset, value); 1250936a236cSPhilippe Mathieu-Daudé 1251936a236cSPhilippe Mathieu-Daudé return MEMTX_ERROR; 1252936a236cSPhilippe Mathieu-Daudé } 1253936a236cSPhilippe Mathieu-Daudé 1254f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 12555937bd50SPhilippe Mathieu-Daudé .read_with_attrs = lqspi_read, 1256936a236cSPhilippe Mathieu-Daudé .write_with_attrs = lqspi_write, 1257f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 1258526668c7SPhilippe Mathieu-Daudé .impl = { 1259526668c7SPhilippe Mathieu-Daudé .min_access_size = 4, 1260526668c7SPhilippe Mathieu-Daudé .max_access_size = 4, 1261526668c7SPhilippe Mathieu-Daudé }, 1262f1241144SPeter Crosthwaite .valid = { 1263b0b7ae62SPeter Crosthwaite .min_access_size = 1, 1264f1241144SPeter Crosthwaite .max_access_size = 4 1265f1241144SPeter Crosthwaite } 1266f1241144SPeter Crosthwaite }; 1267f1241144SPeter Crosthwaite 1268f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 126994befa45SPeter A. G. Crosthwaite { 1270f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 1271f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 127210e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 127394befa45SPeter A. G. Crosthwaite int i; 127494befa45SPeter A. G. Crosthwaite 12754a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized spips\n"); 127694befa45SPeter A. G. Crosthwaite 1277fbe5dac7SFrancisco Iglesias if (s->num_busses > MAX_NUM_BUSSES) { 1278fbe5dac7SFrancisco Iglesias error_setg(errp, 1279fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u exceeds maximum %d", 1280fbe5dac7SFrancisco Iglesias s->num_busses, MAX_NUM_BUSSES); 1281fbe5dac7SFrancisco Iglesias return; 1282fbe5dac7SFrancisco Iglesias } 1283fbe5dac7SFrancisco Iglesias if (s->num_busses < MIN_NUM_BUSSES) { 1284fbe5dac7SFrancisco Iglesias error_setg(errp, 1285fbe5dac7SFrancisco Iglesias "requested number of SPI busses %u is below minimum %d", 1286fbe5dac7SFrancisco Iglesias s->num_busses, MIN_NUM_BUSSES); 1287fbe5dac7SFrancisco Iglesias return; 1288fbe5dac7SFrancisco Iglesias } 1289fbe5dac7SFrancisco Iglesias 1290f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 1291f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 1292f1241144SPeter Crosthwaite char bus_name[16]; 1293f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 1294f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 1295f1241144SPeter Crosthwaite } 1296b4ae3cfaSPeter Crosthwaite 12972790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 1298ef06ca39SFrancisco Iglesias s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses); 1299c8cccba3SPaolo Bonzini 1300f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 1301f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 1302f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 130394befa45SPeter A. G. Crosthwaite } 130494befa45SPeter A. G. Crosthwaite 130529776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s, 130690bb6d67SFrederic Konrad "spi", xsc->reg_size); 1307f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 130894befa45SPeter A. G. Crosthwaite 13096b91f015SPeter Crosthwaite s->irqline = -1; 13106b91f015SPeter Crosthwaite 131110e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 131210e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 13136b91f015SPeter Crosthwaite } 13146b91f015SPeter Crosthwaite 13156b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 13166b91f015SPeter Crosthwaite { 13176b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 13186b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 13196b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 13206b91f015SPeter Crosthwaite 13214a5b6fa8SPeter Crosthwaite DB_PRINT_L(0, "realized qspips\n"); 13226b91f015SPeter Crosthwaite 13236b91f015SPeter Crosthwaite s->num_busses = 2; 13246b91f015SPeter Crosthwaite s->num_cs = 2; 13256b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 13266b91f015SPeter Crosthwaite 13276b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 132829776739SPaolo Bonzini memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi", 1329f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 1330f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 1331f1241144SPeter Crosthwaite 13326b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 133394befa45SPeter A. G. Crosthwaite } 133494befa45SPeter A. G. Crosthwaite 1335c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_realize(DeviceState *dev, Error **errp) 1336c95997a3SFrancisco Iglesias { 1337c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = XLNX_ZYNQMP_QSPIPS(dev); 1338c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 1339c95997a3SFrancisco Iglesias 134021d887cdSSai Pavan Boddu if (s->dma_burst_size > QSPI_DMA_MAX_BURST_SIZE) { 134121d887cdSSai Pavan Boddu error_setg(errp, 134221d887cdSSai Pavan Boddu "qspi dma burst size %u exceeds maximum limit %d", 134321d887cdSSai Pavan Boddu s->dma_burst_size, QSPI_DMA_MAX_BURST_SIZE); 134421d887cdSSai Pavan Boddu return; 134521d887cdSSai Pavan Boddu } 1346c95997a3SFrancisco Iglesias xilinx_qspips_realize(dev, errp); 1347c95997a3SFrancisco Iglesias fifo8_create(&s->rx_fifo_g, xsc->rx_fifo_size); 1348c95997a3SFrancisco Iglesias fifo8_create(&s->tx_fifo_g, xsc->tx_fifo_size); 1349c95997a3SFrancisco Iglesias fifo32_create(&s->fifo_g, 32); 1350c95997a3SFrancisco Iglesias } 1351c95997a3SFrancisco Iglesias 1352c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_init(Object *obj) 1353c95997a3SFrancisco Iglesias { 1354c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *rq = XLNX_ZYNQMP_QSPIPS(obj); 1355c95997a3SFrancisco Iglesias 1356cfbef3f4SPhilippe Mathieu-Daudé object_property_add_link(obj, "stream-connected-dma", TYPE_STREAM_SINK, 1357c95997a3SFrancisco Iglesias (Object **)&rq->dma, 1358c95997a3SFrancisco Iglesias object_property_allow_set_link, 1359d2623129SMarkus Armbruster OBJ_PROP_LINK_STRONG); 1360c95997a3SFrancisco Iglesias } 1361c95997a3SFrancisco Iglesias 136294befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 136394befa45SPeter A. G. Crosthwaite { 136494befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 136594befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 136694befa45SPeter A. G. Crosthwaite return 0; 136794befa45SPeter A. G. Crosthwaite } 136894befa45SPeter A. G. Crosthwaite 136994befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 137094befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 1371f1241144SPeter Crosthwaite .version_id = 2, 1372f1241144SPeter Crosthwaite .minimum_version_id = 2, 137394befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 13740aa6c7dfSRichard Henderson .fields = (const VMStateField[]) { 137594befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 137694befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 13776363235bSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX), 1378f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 137994befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 138094befa45SPeter A. G. Crosthwaite } 138194befa45SPeter A. G. Crosthwaite }; 138294befa45SPeter A. G. Crosthwaite 1383c95997a3SFrancisco Iglesias static int xlnx_zynqmp_qspips_post_load(void *opaque, int version_id) 1384c95997a3SFrancisco Iglesias { 1385c95997a3SFrancisco Iglesias XlnxZynqMPQSPIPS *s = (XlnxZynqMPQSPIPS *)opaque; 1386c95997a3SFrancisco Iglesias XilinxSPIPS *qs = XILINX_SPIPS(s); 1387c95997a3SFrancisco Iglesias 1388c95997a3SFrancisco Iglesias if (ARRAY_FIELD_EX32(s->regs, GQSPI_SELECT, GENERIC_QSPI_EN) && 1389c95997a3SFrancisco Iglesias fifo8_is_empty(&qs->rx_fifo) && fifo8_is_empty(&qs->tx_fifo)) { 1390c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_ixr(s); 1391c95997a3SFrancisco Iglesias xlnx_zynqmp_qspips_update_cs_lines(s); 1392c95997a3SFrancisco Iglesias } 1393c95997a3SFrancisco Iglesias return 0; 1394c95997a3SFrancisco Iglesias } 1395c95997a3SFrancisco Iglesias 1396c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xilinx_qspips = { 1397c95997a3SFrancisco Iglesias .name = "xilinx_qspips", 1398c95997a3SFrancisco Iglesias .version_id = 1, 1399c95997a3SFrancisco Iglesias .minimum_version_id = 1, 14000aa6c7dfSRichard Henderson .fields = (const VMStateField[]) { 1401c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XilinxQSPIPS, 0, 1402c95997a3SFrancisco Iglesias vmstate_xilinx_spips, XilinxSPIPS), 1403c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1404c95997a3SFrancisco Iglesias } 1405c95997a3SFrancisco Iglesias }; 1406c95997a3SFrancisco Iglesias 1407c95997a3SFrancisco Iglesias static const VMStateDescription vmstate_xlnx_zynqmp_qspips = { 1408c95997a3SFrancisco Iglesias .name = "xlnx_zynqmp_qspips", 1409c95997a3SFrancisco Iglesias .version_id = 1, 1410c95997a3SFrancisco Iglesias .minimum_version_id = 1, 1411c95997a3SFrancisco Iglesias .post_load = xlnx_zynqmp_qspips_post_load, 14120aa6c7dfSRichard Henderson .fields = (const VMStateField[]) { 1413c95997a3SFrancisco Iglesias VMSTATE_STRUCT(parent_obj, XlnxZynqMPQSPIPS, 0, 1414c95997a3SFrancisco Iglesias vmstate_xilinx_qspips, XilinxQSPIPS), 1415c95997a3SFrancisco Iglesias VMSTATE_FIFO8(tx_fifo_g, XlnxZynqMPQSPIPS), 1416c95997a3SFrancisco Iglesias VMSTATE_FIFO8(rx_fifo_g, XlnxZynqMPQSPIPS), 1417c95997a3SFrancisco Iglesias VMSTATE_FIFO32(fifo_g, XlnxZynqMPQSPIPS), 1418c95997a3SFrancisco Iglesias VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPQSPIPS, XLNX_ZYNQMP_SPIPS_R_MAX), 1419c95997a3SFrancisco Iglesias VMSTATE_END_OF_LIST() 1420c95997a3SFrancisco Iglesias } 1421c95997a3SFrancisco Iglesias }; 1422c95997a3SFrancisco Iglesias 1423dc418eb2SRichard Henderson static const Property xilinx_zynqmp_qspips_properties[] = { 142421d887cdSSai Pavan Boddu DEFINE_PROP_UINT32("dma-burst-size", XlnxZynqMPQSPIPS, dma_burst_size, 64), 142521d887cdSSai Pavan Boddu DEFINE_PROP_END_OF_LIST(), 142621d887cdSSai Pavan Boddu }; 142721d887cdSSai Pavan Boddu 1428dc418eb2SRichard Henderson static const Property xilinx_spips_properties[] = { 1429f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 1430f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 1431f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 1432f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 1433f1241144SPeter Crosthwaite }; 14346b91f015SPeter Crosthwaite 14356b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 14366b91f015SPeter Crosthwaite { 14376b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 143810e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 14396b91f015SPeter Crosthwaite 14406b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 1441b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 144290bb6d67SFrederic Konrad xsc->reg_size = XLNX_SPIPS_R_MAX * 4; 144310e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 144410e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 14456b91f015SPeter Crosthwaite } 14466b91f015SPeter Crosthwaite 144794befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 144894befa45SPeter A. G. Crosthwaite { 144994befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 145010e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 145194befa45SPeter A. G. Crosthwaite 1452f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 1453e3d08143SPeter Maydell device_class_set_legacy_reset(dc, xilinx_spips_reset); 14544f67d30bSMarc-André Lureau device_class_set_props(dc, xilinx_spips_properties); 145594befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 145610e60b35SPeter Crosthwaite 1457b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 145890bb6d67SFrederic Konrad xsc->reg_size = XLNX_SPIPS_R_MAX * 4; 145910e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 146010e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 146194befa45SPeter A. G. Crosthwaite } 146294befa45SPeter A. G. Crosthwaite 1463c95997a3SFrancisco Iglesias static void xlnx_zynqmp_qspips_class_init(ObjectClass *klass, void * data) 1464c95997a3SFrancisco Iglesias { 1465c95997a3SFrancisco Iglesias DeviceClass *dc = DEVICE_CLASS(klass); 1466c95997a3SFrancisco Iglesias XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 1467c95997a3SFrancisco Iglesias 1468c95997a3SFrancisco Iglesias dc->realize = xlnx_zynqmp_qspips_realize; 1469e3d08143SPeter Maydell device_class_set_legacy_reset(dc, xlnx_zynqmp_qspips_reset); 1470c95997a3SFrancisco Iglesias dc->vmsd = &vmstate_xlnx_zynqmp_qspips; 14714f67d30bSMarc-André Lureau device_class_set_props(dc, xilinx_zynqmp_qspips_properties); 1472c95997a3SFrancisco Iglesias xsc->reg_ops = &xlnx_zynqmp_qspips_ops; 147390bb6d67SFrederic Konrad xsc->reg_size = XLNX_ZYNQMP_SPIPS_R_MAX * 4; 1474c95997a3SFrancisco Iglesias xsc->rx_fifo_size = RXFF_A_Q; 1475c95997a3SFrancisco Iglesias xsc->tx_fifo_size = TXFF_A_Q; 1476c95997a3SFrancisco Iglesias } 1477c95997a3SFrancisco Iglesias 147894befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 1479f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 148094befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 148194befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 148294befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 148310e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 148494befa45SPeter A. G. Crosthwaite }; 148594befa45SPeter A. G. Crosthwaite 14866b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 14876b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 14886b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 14896b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 14906b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 14916b91f015SPeter Crosthwaite }; 14926b91f015SPeter Crosthwaite 1493c95997a3SFrancisco Iglesias static const TypeInfo xlnx_zynqmp_qspips_info = { 1494c95997a3SFrancisco Iglesias .name = TYPE_XLNX_ZYNQMP_QSPIPS, 1495c95997a3SFrancisco Iglesias .parent = TYPE_XILINX_QSPIPS, 1496c95997a3SFrancisco Iglesias .instance_size = sizeof(XlnxZynqMPQSPIPS), 1497c95997a3SFrancisco Iglesias .instance_init = xlnx_zynqmp_qspips_init, 1498c95997a3SFrancisco Iglesias .class_init = xlnx_zynqmp_qspips_class_init, 1499c95997a3SFrancisco Iglesias }; 1500c95997a3SFrancisco Iglesias 150194befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 150294befa45SPeter A. G. Crosthwaite { 150394befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 15046b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 1505c95997a3SFrancisco Iglesias type_register_static(&xlnx_zynqmp_qspips_info); 150694befa45SPeter A. G. Crosthwaite } 150794befa45SPeter A. G. Crosthwaite 150894befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 1509