xref: /qemu/hw/ssi/xilinx_spips.c (revision 275e28cccc1a915cc1ac6bdf367aa71555593bb4)
194befa45SPeter A. G. Crosthwaite /*
294befa45SPeter A. G. Crosthwaite  * QEMU model of the Xilinx Zynq SPI controller
394befa45SPeter A. G. Crosthwaite  *
494befa45SPeter A. G. Crosthwaite  * Copyright (c) 2012 Peter A. G. Crosthwaite
594befa45SPeter A. G. Crosthwaite  *
694befa45SPeter A. G. Crosthwaite  * Permission is hereby granted, free of charge, to any person obtaining a copy
794befa45SPeter A. G. Crosthwaite  * of this software and associated documentation files (the "Software"), to deal
894befa45SPeter A. G. Crosthwaite  * in the Software without restriction, including without limitation the rights
994befa45SPeter A. G. Crosthwaite  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1094befa45SPeter A. G. Crosthwaite  * copies of the Software, and to permit persons to whom the Software is
1194befa45SPeter A. G. Crosthwaite  * furnished to do so, subject to the following conditions:
1294befa45SPeter A. G. Crosthwaite  *
1394befa45SPeter A. G. Crosthwaite  * The above copyright notice and this permission notice shall be included in
1494befa45SPeter A. G. Crosthwaite  * all copies or substantial portions of the Software.
1594befa45SPeter A. G. Crosthwaite  *
1694befa45SPeter A. G. Crosthwaite  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1794befa45SPeter A. G. Crosthwaite  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1894befa45SPeter A. G. Crosthwaite  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1994befa45SPeter A. G. Crosthwaite  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2094befa45SPeter A. G. Crosthwaite  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2194befa45SPeter A. G. Crosthwaite  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2294befa45SPeter A. G. Crosthwaite  * THE SOFTWARE.
2394befa45SPeter A. G. Crosthwaite  */
2494befa45SPeter A. G. Crosthwaite 
258ef94f0bSPeter Maydell #include "qemu/osdep.h"
2683c9f4caSPaolo Bonzini #include "hw/sysbus.h"
279c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
2883c9f4caSPaolo Bonzini #include "hw/ptimer.h"
291de7afc9SPaolo Bonzini #include "qemu/log.h"
301de7afc9SPaolo Bonzini #include "qemu/bitops.h"
316363235bSAlistair Francis #include "hw/ssi/xilinx_spips.h"
3283c3a1f6SKONRAD Frederic #include "qapi/error.h"
33ef06ca39SFrancisco Iglesias #include "hw/register.h"
3483c3a1f6SKONRAD Frederic #include "migration/blocker.h"
3594befa45SPeter A. G. Crosthwaite 
364a5b6fa8SPeter Crosthwaite #ifndef XILINX_SPIPS_ERR_DEBUG
374a5b6fa8SPeter Crosthwaite #define XILINX_SPIPS_ERR_DEBUG 0
384a5b6fa8SPeter Crosthwaite #endif
394a5b6fa8SPeter Crosthwaite 
404a5b6fa8SPeter Crosthwaite #define DB_PRINT_L(level, ...) do { \
414a5b6fa8SPeter Crosthwaite     if (XILINX_SPIPS_ERR_DEBUG > (level)) { \
4294befa45SPeter A. G. Crosthwaite         fprintf(stderr,  ": %s: ", __func__); \
4394befa45SPeter A. G. Crosthwaite         fprintf(stderr, ## __VA_ARGS__); \
444a5b6fa8SPeter Crosthwaite     } \
4594befa45SPeter A. G. Crosthwaite } while (0);
4694befa45SPeter A. G. Crosthwaite 
4794befa45SPeter A. G. Crosthwaite /* config register */
4894befa45SPeter A. G. Crosthwaite #define R_CONFIG            (0x00 / 4)
49c8f8f9fbSPeter Maydell #define IFMODE              (1U << 31)
502fdd171eSFrancisco Iglesias #define R_CONFIG_ENDIAN     (1 << 26)
5194befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN     (1 << 17)
5294befa45SPeter A. G. Crosthwaite #define MAN_START_COM       (1 << 16)
5394befa45SPeter A. G. Crosthwaite #define MAN_START_EN        (1 << 15)
5494befa45SPeter A. G. Crosthwaite #define MANUAL_CS           (1 << 14)
5594befa45SPeter A. G. Crosthwaite #define CS                  (0xF << 10)
5694befa45SPeter A. G. Crosthwaite #define CS_SHIFT            (10)
5794befa45SPeter A. G. Crosthwaite #define PERI_SEL            (1 << 9)
5894befa45SPeter A. G. Crosthwaite #define REF_CLK             (1 << 8)
5994befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH          (3 << 6)
6094befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV       (7 << 3)
6194befa45SPeter A. G. Crosthwaite #define CLK_PH              (1 << 2)
6294befa45SPeter A. G. Crosthwaite #define CLK_POL             (1 << 1)
6394befa45SPeter A. G. Crosthwaite #define MODE_SEL            (1 << 0)
642133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD       (0x7bf40000)
6594befa45SPeter A. G. Crosthwaite 
6694befa45SPeter A. G. Crosthwaite /* interrupt mechanism */
6794befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS       (0x04 / 4)
6894befa45SPeter A. G. Crosthwaite #define R_INTR_EN           (0x08 / 4)
6994befa45SPeter A. G. Crosthwaite #define R_INTR_DIS          (0x0C / 4)
7094befa45SPeter A. G. Crosthwaite #define R_INTR_MASK         (0x10 / 4)
7194befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW   (1 << 6)
7294befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL        (1 << 5)
7394befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY   (1 << 4)
7494befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL        (1 << 3)
7594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL    (1 << 2)
7694befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL   (1 << 1)
7794befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW    (1 << 0)
7894befa45SPeter A. G. Crosthwaite #define IXR_ALL                 ((IXR_TX_FIFO_UNDERFLOW<<1)-1)
7994befa45SPeter A. G. Crosthwaite 
8094befa45SPeter A. G. Crosthwaite #define R_EN                (0x14 / 4)
8194befa45SPeter A. G. Crosthwaite #define R_DELAY             (0x18 / 4)
8294befa45SPeter A. G. Crosthwaite #define R_TX_DATA           (0x1C / 4)
8394befa45SPeter A. G. Crosthwaite #define R_RX_DATA           (0x20 / 4)
8494befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT  (0x24 / 4)
8594befa45SPeter A. G. Crosthwaite #define R_TX_THRES          (0x28 / 4)
8694befa45SPeter A. G. Crosthwaite #define R_RX_THRES          (0x2C / 4)
87f1241144SPeter Crosthwaite #define R_TXD1              (0x80 / 4)
88f1241144SPeter Crosthwaite #define R_TXD2              (0x84 / 4)
89f1241144SPeter Crosthwaite #define R_TXD3              (0x88 / 4)
90f1241144SPeter Crosthwaite 
91f1241144SPeter Crosthwaite #define R_LQSPI_CFG         (0xa0 / 4)
92f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET       0x03A002EB
93c8f8f9fbSPeter Maydell #define LQSPI_CFG_LQ_MODE       (1U << 31)
94f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM       (1 << 30)
95f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS       (1 << 30)
96f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE        (1 << 28)
97f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN       (1 << 25)
98f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH    8
99f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT    16
100f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH   3
101f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT   8
102f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE     0xFF
103f1241144SPeter Crosthwaite 
104ef06ca39SFrancisco Iglesias #define R_CMND        (0xc0 / 4)
105ef06ca39SFrancisco Iglesias     #define R_CMND_RXFIFO_DRAIN   (1 << 19)
106ef06ca39SFrancisco Iglesias     FIELD(CMND, PARTIAL_BYTE_LEN, 16, 3)
107ef06ca39SFrancisco Iglesias #define R_CMND_EXT_ADD        (1 << 15)
108ef06ca39SFrancisco Iglesias     FIELD(CMND, RX_DISCARD, 8, 7)
109ef06ca39SFrancisco Iglesias     FIELD(CMND, DUMMY_CYCLES, 2, 6)
110ef06ca39SFrancisco Iglesias #define R_CMND_DMA_EN         (1 << 1)
111ef06ca39SFrancisco Iglesias #define R_CMND_PUSH_WAIT      (1 << 0)
112*275e28ccSFrancisco Iglesias #define R_TRANSFER_SIZE     (0xc4 / 4)
113f1241144SPeter Crosthwaite #define R_LQSPI_STS         (0xA4 / 4)
114f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD      (1 << 1)
115f1241144SPeter Crosthwaite 
11694befa45SPeter A. G. Crosthwaite #define R_MOD_ID            (0xFC / 4)
11794befa45SPeter A. G. Crosthwaite 
11894befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */
11994befa45SPeter A. G. Crosthwaite #define RXFF_A          32
12094befa45SPeter A. G. Crosthwaite #define TXFF_A          32
12194befa45SPeter A. G. Crosthwaite 
12210e60b35SPeter Crosthwaite #define RXFF_A_Q          (64 * 4)
12310e60b35SPeter Crosthwaite #define TXFF_A_Q          (64 * 4)
12410e60b35SPeter Crosthwaite 
125f1241144SPeter Crosthwaite /* 16MB per linear region */
126f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24
127f1241144SPeter Crosthwaite 
128f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF
129ef06ca39SFrancisco Iglesias #define SNOOP_ADDR 0xF0
130ef06ca39SFrancisco Iglesias #define SNOOP_NONE 0xEE
131f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0
132f1241144SPeter Crosthwaite 
133f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s)
134f1241144SPeter Crosthwaite {
135e0891bd8SNathan Rossi     return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS &&
136e0891bd8SNathan Rossi             s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1;
137f1241144SPeter Crosthwaite }
138f1241144SPeter Crosthwaite 
139c4f08ffeSPeter Crosthwaite static inline bool xilinx_spips_cs_is_set(XilinxSPIPS *s, int i, int field)
140c4f08ffeSPeter Crosthwaite {
141c4f08ffeSPeter Crosthwaite     return ~field & (1 << i) && (s->regs[R_CONFIG] & MANUAL_CS
142c4f08ffeSPeter Crosthwaite                     || !fifo8_is_empty(&s->tx_fifo));
143c4f08ffeSPeter Crosthwaite }
144c4f08ffeSPeter Crosthwaite 
14594befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s)
14694befa45SPeter A. G. Crosthwaite {
147f1241144SPeter Crosthwaite     int i, j;
14894befa45SPeter A. G. Crosthwaite     bool found = false;
14994befa45SPeter A. G. Crosthwaite     int field = s->regs[R_CONFIG] >> CS_SHIFT;
15094befa45SPeter A. G. Crosthwaite 
151f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs; i++) {
152f1241144SPeter Crosthwaite         for (j = 0; j < num_effective_busses(s); j++) {
153f1241144SPeter Crosthwaite             int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE);
154f1241144SPeter Crosthwaite             int cs_to_set = (j * s->num_cs + i + upage) %
155f1241144SPeter Crosthwaite                                 (s->num_cs * s->num_busses);
156f1241144SPeter Crosthwaite 
157c4f08ffeSPeter Crosthwaite             if (xilinx_spips_cs_is_set(s, i, field) && !found) {
1584a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "selecting slave %d\n", i);
159f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 0);
160ef06ca39SFrancisco Iglesias                 if (s->cs_lines_state[cs_to_set]) {
161ef06ca39SFrancisco Iglesias                     s->cs_lines_state[cs_to_set] = false;
162ef06ca39SFrancisco Iglesias                     s->rx_discard = ARRAY_FIELD_EX32(s->regs, CMND, RX_DISCARD);
163ef06ca39SFrancisco Iglesias                 }
16494befa45SPeter A. G. Crosthwaite             } else {
1654a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "deselecting slave %d\n", i);
166f1241144SPeter Crosthwaite                 qemu_set_irq(s->cs_lines[cs_to_set], 1);
167ef06ca39SFrancisco Iglesias                 s->cs_lines_state[cs_to_set] = true;
16894befa45SPeter A. G. Crosthwaite             }
16994befa45SPeter A. G. Crosthwaite         }
170c4f08ffeSPeter Crosthwaite         if (xilinx_spips_cs_is_set(s, i, field)) {
171f1241144SPeter Crosthwaite             found = true;
172f1241144SPeter Crosthwaite         }
173f1241144SPeter Crosthwaite     }
174f1241144SPeter Crosthwaite     if (!found) {
175f1241144SPeter Crosthwaite         s->snoop_state = SNOOP_CHECKING;
176ef06ca39SFrancisco Iglesias         s->cmd_dummies = 0;
177ef06ca39SFrancisco Iglesias         s->link_state = 1;
178ef06ca39SFrancisco Iglesias         s->link_state_next = 1;
179ef06ca39SFrancisco Iglesias         s->link_state_next_when = 0;
1804a5b6fa8SPeter Crosthwaite         DB_PRINT_L(1, "moving to snoop check state\n");
181f1241144SPeter Crosthwaite     }
18294befa45SPeter A. G. Crosthwaite }
18394befa45SPeter A. G. Crosthwaite 
18494befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s)
18594befa45SPeter A. G. Crosthwaite {
1863ea728d0SPeter Crosthwaite     if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) {
1873ea728d0SPeter Crosthwaite         return;
1883ea728d0SPeter Crosthwaite     }
18994befa45SPeter A. G. Crosthwaite     /* These are set/cleared as they occur */
19094befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW |
19194befa45SPeter A. G. Crosthwaite                                 IXR_TX_FIFO_MODE_FAIL);
19294befa45SPeter A. G. Crosthwaite     /* these are pure functions of fifo state, set them here */
19394befa45SPeter A. G. Crosthwaite     s->regs[R_INTR_STATUS] |=
19494befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) |
19594befa45SPeter A. G. Crosthwaite         (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) |
19694befa45SPeter A. G. Crosthwaite         (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) |
19794befa45SPeter A. G. Crosthwaite         (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0);
19894befa45SPeter A. G. Crosthwaite     /* drive external interrupt pin */
19994befa45SPeter A. G. Crosthwaite     int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] &
20094befa45SPeter A. G. Crosthwaite                                                                 IXR_ALL);
20194befa45SPeter A. G. Crosthwaite     if (new_irqline != s->irqline) {
20294befa45SPeter A. G. Crosthwaite         s->irqline = new_irqline;
20394befa45SPeter A. G. Crosthwaite         qemu_set_irq(s->irq, s->irqline);
20494befa45SPeter A. G. Crosthwaite     }
20594befa45SPeter A. G. Crosthwaite }
20694befa45SPeter A. G. Crosthwaite 
20794befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d)
20894befa45SPeter A. G. Crosthwaite {
209f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(d);
21094befa45SPeter A. G. Crosthwaite 
21194befa45SPeter A. G. Crosthwaite     int i;
2126363235bSAlistair Francis     for (i = 0; i < XLNX_SPIPS_R_MAX; i++) {
21394befa45SPeter A. G. Crosthwaite         s->regs[i] = 0;
21494befa45SPeter A. G. Crosthwaite     }
21594befa45SPeter A. G. Crosthwaite 
21694befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
21794befa45SPeter A. G. Crosthwaite     fifo8_reset(&s->rx_fifo);
21894befa45SPeter A. G. Crosthwaite     /* non zero resets */
21994befa45SPeter A. G. Crosthwaite     s->regs[R_CONFIG] |= MODEFAIL_GEN_EN;
22094befa45SPeter A. G. Crosthwaite     s->regs[R_SLAVE_IDLE_COUNT] = 0xFF;
22194befa45SPeter A. G. Crosthwaite     s->regs[R_TX_THRES] = 1;
22294befa45SPeter A. G. Crosthwaite     s->regs[R_RX_THRES] = 1;
22394befa45SPeter A. G. Crosthwaite     /* FIXME: move magic number definition somewhere sensible */
22494befa45SPeter A. G. Crosthwaite     s->regs[R_MOD_ID] = 0x01090106;
225f1241144SPeter Crosthwaite     s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET;
226ef06ca39SFrancisco Iglesias     s->link_state = 1;
227ef06ca39SFrancisco Iglesias     s->link_state_next = 1;
228ef06ca39SFrancisco Iglesias     s->link_state_next_when = 0;
229f1241144SPeter Crosthwaite     s->snoop_state = SNOOP_CHECKING;
230ef06ca39SFrancisco Iglesias     s->cmd_dummies = 0;
231*275e28ccSFrancisco Iglesias     s->man_start_com = false;
23294befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr(s);
23394befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
23494befa45SPeter A. G. Crosthwaite }
23594befa45SPeter A. G. Crosthwaite 
236c3725b85SFrancisco Iglesias /* N way (num) in place bit striper. Lay out row wise bits (MSB to LSB)
2379151da25SPeter Crosthwaite  * column wise (from element 0 to N-1). num is the length of x, and dir
2389151da25SPeter Crosthwaite  * reverses the direction of the transform. Best illustrated by example:
2399151da25SPeter Crosthwaite  * Each digit in the below array is a single bit (num == 3):
2409151da25SPeter Crosthwaite  *
241c3725b85SFrancisco Iglesias  * {{ 76543210, }  ----- stripe (dir == false) -----> {{ 741gdaFC, }
242c3725b85SFrancisco Iglesias  *  { hgfedcba, }                                      { 630fcHEB, }
243c3725b85SFrancisco Iglesias  *  { HGFEDCBA, }} <---- upstripe (dir == true) -----  { 52hebGDA, }}
2449151da25SPeter Crosthwaite  */
2459151da25SPeter Crosthwaite 
2469151da25SPeter Crosthwaite static inline void stripe8(uint8_t *x, int num, bool dir)
2479151da25SPeter Crosthwaite {
2489151da25SPeter Crosthwaite     uint8_t r[num];
2499151da25SPeter Crosthwaite     memset(r, 0, sizeof(uint8_t) * num);
2509151da25SPeter Crosthwaite     int idx[2] = {0, 0};
251c3725b85SFrancisco Iglesias     int bit[2] = {0, 7};
2529151da25SPeter Crosthwaite     int d = dir;
2539151da25SPeter Crosthwaite 
2549151da25SPeter Crosthwaite     for (idx[0] = 0; idx[0] < num; ++idx[0]) {
255c3725b85SFrancisco Iglesias         for (bit[0] = 7; bit[0] >= 0; bit[0]--) {
256c3725b85SFrancisco Iglesias             r[idx[!d]] |= x[idx[d]] & 1 << bit[d] ? 1 << bit[!d] : 0;
2579151da25SPeter Crosthwaite             idx[1] = (idx[1] + 1) % num;
2589151da25SPeter Crosthwaite             if (!idx[1]) {
259c3725b85SFrancisco Iglesias                 bit[1]--;
2609151da25SPeter Crosthwaite             }
2619151da25SPeter Crosthwaite         }
2629151da25SPeter Crosthwaite     }
2639151da25SPeter Crosthwaite     memcpy(x, r, sizeof(uint8_t) * num);
2649151da25SPeter Crosthwaite }
2659151da25SPeter Crosthwaite 
266ef06ca39SFrancisco Iglesias static int xilinx_spips_num_dummies(XilinxQSPIPS *qs, uint8_t command)
267ef06ca39SFrancisco Iglesias {
268ef06ca39SFrancisco Iglesias     if (!qs) {
269ef06ca39SFrancisco Iglesias         /* The SPI device is not a QSPI device */
270ef06ca39SFrancisco Iglesias         return -1;
271ef06ca39SFrancisco Iglesias     }
272ef06ca39SFrancisco Iglesias 
273ef06ca39SFrancisco Iglesias     switch (command) { /* check for dummies */
274ef06ca39SFrancisco Iglesias     case READ: /* no dummy bytes/cycles */
275ef06ca39SFrancisco Iglesias     case PP:
276ef06ca39SFrancisco Iglesias     case DPP:
277ef06ca39SFrancisco Iglesias     case QPP:
278ef06ca39SFrancisco Iglesias     case READ_4:
279ef06ca39SFrancisco Iglesias     case PP_4:
280ef06ca39SFrancisco Iglesias     case QPP_4:
281ef06ca39SFrancisco Iglesias         return 0;
282ef06ca39SFrancisco Iglesias     case FAST_READ:
283ef06ca39SFrancisco Iglesias     case DOR:
284ef06ca39SFrancisco Iglesias     case QOR:
285ef06ca39SFrancisco Iglesias     case DOR_4:
286ef06ca39SFrancisco Iglesias     case QOR_4:
287ef06ca39SFrancisco Iglesias         return 1;
288ef06ca39SFrancisco Iglesias     case DIOR:
289ef06ca39SFrancisco Iglesias     case FAST_READ_4:
290ef06ca39SFrancisco Iglesias     case DIOR_4:
291ef06ca39SFrancisco Iglesias         return 2;
292ef06ca39SFrancisco Iglesias     case QIOR:
293ef06ca39SFrancisco Iglesias     case QIOR_4:
294ef06ca39SFrancisco Iglesias         return 5;
295ef06ca39SFrancisco Iglesias     default:
296ef06ca39SFrancisco Iglesias         return -1;
297ef06ca39SFrancisco Iglesias     }
298ef06ca39SFrancisco Iglesias }
299ef06ca39SFrancisco Iglesias 
300ef06ca39SFrancisco Iglesias static inline uint8_t get_addr_length(XilinxSPIPS *s, uint8_t cmd)
301ef06ca39SFrancisco Iglesias {
302ef06ca39SFrancisco Iglesias    switch (cmd) {
303ef06ca39SFrancisco Iglesias    case PP_4:
304ef06ca39SFrancisco Iglesias    case QPP_4:
305ef06ca39SFrancisco Iglesias    case READ_4:
306ef06ca39SFrancisco Iglesias    case QIOR_4:
307ef06ca39SFrancisco Iglesias    case FAST_READ_4:
308ef06ca39SFrancisco Iglesias    case DOR_4:
309ef06ca39SFrancisco Iglesias    case QOR_4:
310ef06ca39SFrancisco Iglesias    case DIOR_4:
311ef06ca39SFrancisco Iglesias        return 4;
312ef06ca39SFrancisco Iglesias    default:
313ef06ca39SFrancisco Iglesias        return (s->regs[R_CMND] & R_CMND_EXT_ADD) ? 4 : 3;
314ef06ca39SFrancisco Iglesias    }
315ef06ca39SFrancisco Iglesias }
316ef06ca39SFrancisco Iglesias 
31794befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s)
31894befa45SPeter A. G. Crosthwaite {
3194a5b6fa8SPeter Crosthwaite     int debug_level = 0;
320ef06ca39SFrancisco Iglesias     XilinxQSPIPS *q = (XilinxQSPIPS *) object_dynamic_cast(OBJECT(s),
321ef06ca39SFrancisco Iglesias                                                            TYPE_XILINX_QSPIPS);
3224a5b6fa8SPeter Crosthwaite 
32394befa45SPeter A. G. Crosthwaite     for (;;) {
324f1241144SPeter Crosthwaite         int i;
325f1241144SPeter Crosthwaite         uint8_t tx = 0;
3269151da25SPeter Crosthwaite         uint8_t tx_rx[num_effective_busses(s)];
327ef06ca39SFrancisco Iglesias         uint8_t dummy_cycles = 0;
328ef06ca39SFrancisco Iglesias         uint8_t addr_length;
32994befa45SPeter A. G. Crosthwaite 
33094befa45SPeter A. G. Crosthwaite         if (fifo8_is_empty(&s->tx_fifo)) {
3313ea728d0SPeter Crosthwaite             if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) {
33294befa45SPeter A. G. Crosthwaite                 s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW;
3333ea728d0SPeter Crosthwaite             }
334f1241144SPeter Crosthwaite             xilinx_spips_update_ixr(s);
335f1241144SPeter Crosthwaite             return;
3369151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
3379151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3389151da25SPeter Crosthwaite                 tx_rx[i] = fifo8_pop(&s->tx_fifo);
3399151da25SPeter Crosthwaite             }
3409151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), false);
341ef06ca39SFrancisco Iglesias         } else if (s->snoop_state >= SNOOP_ADDR) {
342f1241144SPeter Crosthwaite             tx = fifo8_pop(&s->tx_fifo);
3439151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3449151da25SPeter Crosthwaite                 tx_rx[i] = tx;
34594befa45SPeter A. G. Crosthwaite             }
346ef06ca39SFrancisco Iglesias         } else {
347ef06ca39SFrancisco Iglesias             /* Extract a dummy byte and generate dummy cycles according to the
348ef06ca39SFrancisco Iglesias              * link state */
349ef06ca39SFrancisco Iglesias             tx = fifo8_pop(&s->tx_fifo);
350ef06ca39SFrancisco Iglesias             dummy_cycles = 8 / s->link_state;
351f1241144SPeter Crosthwaite         }
3529151da25SPeter Crosthwaite 
3539151da25SPeter Crosthwaite         for (i = 0; i < num_effective_busses(s); ++i) {
354c3725b85SFrancisco Iglesias             int bus = num_effective_busses(s) - 1 - i;
355ef06ca39SFrancisco Iglesias             if (dummy_cycles) {
356ef06ca39SFrancisco Iglesias                 int d;
357ef06ca39SFrancisco Iglesias                 for (d = 0; d < dummy_cycles; ++d) {
358ef06ca39SFrancisco Iglesias                     tx_rx[0] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[0]);
359ef06ca39SFrancisco Iglesias                 }
360ef06ca39SFrancisco Iglesias             } else {
3614a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(debug_level, "tx = %02x\n", tx_rx[i]);
362c3725b85SFrancisco Iglesias                 tx_rx[i] = ssi_transfer(s->spi[bus], (uint32_t)tx_rx[i]);
3634a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(debug_level, "rx = %02x\n", tx_rx[i]);
3649151da25SPeter Crosthwaite             }
365ef06ca39SFrancisco Iglesias         }
3669151da25SPeter Crosthwaite 
367ef06ca39SFrancisco Iglesias         if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) {
368ef06ca39SFrancisco Iglesias             DB_PRINT_L(debug_level, "dircarding drained rx byte\n");
369ef06ca39SFrancisco Iglesias             /* Do nothing */
370ef06ca39SFrancisco Iglesias         } else if (s->rx_discard) {
371ef06ca39SFrancisco Iglesias             DB_PRINT_L(debug_level, "dircarding discarded rx byte\n");
372ef06ca39SFrancisco Iglesias             s->rx_discard -= 8 / s->link_state;
373ef06ca39SFrancisco Iglesias         } else if (fifo8_is_full(&s->rx_fifo)) {
37494befa45SPeter A. G. Crosthwaite             s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW;
3754a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "rx FIFO overflow");
3769151da25SPeter Crosthwaite         } else if (s->snoop_state == SNOOP_STRIPING) {
3779151da25SPeter Crosthwaite             stripe8(tx_rx, num_effective_busses(s), true);
3789151da25SPeter Crosthwaite             for (i = 0; i < num_effective_busses(s); ++i) {
3799151da25SPeter Crosthwaite                 fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[i]);
380ef06ca39SFrancisco Iglesias                 DB_PRINT_L(debug_level, "pushing striped rx byte\n");
3819151da25SPeter Crosthwaite             }
38294befa45SPeter A. G. Crosthwaite         } else {
383ef06ca39SFrancisco Iglesias            DB_PRINT_L(debug_level, "pushing unstriped rx byte\n");
3849151da25SPeter Crosthwaite            fifo8_push(&s->rx_fifo, (uint8_t)tx_rx[0]);
385f1241144SPeter Crosthwaite         }
386f1241144SPeter Crosthwaite 
387ef06ca39SFrancisco Iglesias         if (s->link_state_next_when) {
388ef06ca39SFrancisco Iglesias             s->link_state_next_when--;
389ef06ca39SFrancisco Iglesias             if (!s->link_state_next_when) {
390ef06ca39SFrancisco Iglesias                 s->link_state = s->link_state_next;
391ef06ca39SFrancisco Iglesias             }
392ef06ca39SFrancisco Iglesias         }
393ef06ca39SFrancisco Iglesias 
3944a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "initial snoop state: %x\n",
3954a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
396f1241144SPeter Crosthwaite         switch (s->snoop_state) {
397f1241144SPeter Crosthwaite         case (SNOOP_CHECKING):
398ef06ca39SFrancisco Iglesias             /* Store the count of dummy bytes in the txfifo */
399ef06ca39SFrancisco Iglesias             s->cmd_dummies = xilinx_spips_num_dummies(q, tx);
400ef06ca39SFrancisco Iglesias             addr_length = get_addr_length(s, tx);
401ef06ca39SFrancisco Iglesias             if (s->cmd_dummies < 0) {
402f1241144SPeter Crosthwaite                 s->snoop_state = SNOOP_NONE;
403ef06ca39SFrancisco Iglesias             } else {
404ef06ca39SFrancisco Iglesias                 s->snoop_state = SNOOP_ADDR + addr_length - 1;
405ef06ca39SFrancisco Iglesias             }
406ef06ca39SFrancisco Iglesias             switch (tx) {
407ef06ca39SFrancisco Iglesias             case DPP:
408ef06ca39SFrancisco Iglesias             case DOR:
409ef06ca39SFrancisco Iglesias             case DOR_4:
410ef06ca39SFrancisco Iglesias                 s->link_state_next = 2;
411ef06ca39SFrancisco Iglesias                 s->link_state_next_when = addr_length + s->cmd_dummies;
412ef06ca39SFrancisco Iglesias                 break;
413ef06ca39SFrancisco Iglesias             case QPP:
414ef06ca39SFrancisco Iglesias             case QPP_4:
415ef06ca39SFrancisco Iglesias             case QOR:
416ef06ca39SFrancisco Iglesias             case QOR_4:
417ef06ca39SFrancisco Iglesias                 s->link_state_next = 4;
418ef06ca39SFrancisco Iglesias                 s->link_state_next_when = addr_length + s->cmd_dummies;
419ef06ca39SFrancisco Iglesias                 break;
420ef06ca39SFrancisco Iglesias             case DIOR:
421ef06ca39SFrancisco Iglesias             case DIOR_4:
422ef06ca39SFrancisco Iglesias                 s->link_state = 2;
423ef06ca39SFrancisco Iglesias                 break;
424ef06ca39SFrancisco Iglesias             case QIOR:
425ef06ca39SFrancisco Iglesias             case QIOR_4:
426ef06ca39SFrancisco Iglesias                 s->link_state = 4;
427ef06ca39SFrancisco Iglesias                 break;
428ef06ca39SFrancisco Iglesias             }
429ef06ca39SFrancisco Iglesias             break;
430ef06ca39SFrancisco Iglesias         case (SNOOP_ADDR):
431ef06ca39SFrancisco Iglesias             /* Address has been transmitted, transmit dummy cycles now if
432ef06ca39SFrancisco Iglesias              * needed */
433ef06ca39SFrancisco Iglesias             if (s->cmd_dummies < 0) {
434ef06ca39SFrancisco Iglesias                 s->snoop_state = SNOOP_NONE;
435ef06ca39SFrancisco Iglesias             } else {
436ef06ca39SFrancisco Iglesias                 s->snoop_state = s->cmd_dummies;
437f1241144SPeter Crosthwaite             }
438f1241144SPeter Crosthwaite             break;
439f1241144SPeter Crosthwaite         case (SNOOP_STRIPING):
440f1241144SPeter Crosthwaite         case (SNOOP_NONE):
4414a5b6fa8SPeter Crosthwaite             /* Once we hit the boring stuff - squelch debug noise */
4424a5b6fa8SPeter Crosthwaite             if (!debug_level) {
4434a5b6fa8SPeter Crosthwaite                 DB_PRINT_L(0, "squelching debug info ....\n");
4444a5b6fa8SPeter Crosthwaite                 debug_level = 1;
4454a5b6fa8SPeter Crosthwaite             }
446f1241144SPeter Crosthwaite             break;
447f1241144SPeter Crosthwaite         default:
448f1241144SPeter Crosthwaite             s->snoop_state--;
449f1241144SPeter Crosthwaite         }
4504a5b6fa8SPeter Crosthwaite         DB_PRINT_L(debug_level, "final snoop state: %x\n",
4514a5b6fa8SPeter Crosthwaite                    (unsigned)s->snoop_state);
452f1241144SPeter Crosthwaite     }
453f1241144SPeter Crosthwaite }
454f1241144SPeter Crosthwaite 
4552fdd171eSFrancisco Iglesias static inline void tx_data_bytes(Fifo8 *fifo, uint32_t value, int num, bool be)
4562fdd171eSFrancisco Iglesias {
4572fdd171eSFrancisco Iglesias     int i;
4582fdd171eSFrancisco Iglesias     for (i = 0; i < num && !fifo8_is_full(fifo); ++i) {
4592fdd171eSFrancisco Iglesias         if (be) {
4602fdd171eSFrancisco Iglesias             fifo8_push(fifo, (uint8_t)(value >> 24));
4612fdd171eSFrancisco Iglesias             value <<= 8;
4622fdd171eSFrancisco Iglesias         } else {
4632fdd171eSFrancisco Iglesias             fifo8_push(fifo, (uint8_t)value);
4642fdd171eSFrancisco Iglesias             value >>= 8;
4652fdd171eSFrancisco Iglesias         }
4662fdd171eSFrancisco Iglesias     }
4672fdd171eSFrancisco Iglesias }
4682fdd171eSFrancisco Iglesias 
469*275e28ccSFrancisco Iglesias static void xilinx_spips_check_zero_pump(XilinxSPIPS *s)
470*275e28ccSFrancisco Iglesias {
471*275e28ccSFrancisco Iglesias     if (!s->regs[R_TRANSFER_SIZE]) {
472*275e28ccSFrancisco Iglesias         return;
473*275e28ccSFrancisco Iglesias     }
474*275e28ccSFrancisco Iglesias     if (!fifo8_is_empty(&s->tx_fifo) && s->regs[R_CMND] & R_CMND_PUSH_WAIT) {
475*275e28ccSFrancisco Iglesias         return;
476*275e28ccSFrancisco Iglesias     }
477*275e28ccSFrancisco Iglesias     /*
478*275e28ccSFrancisco Iglesias      * The zero pump must never fill tx fifo such that rx overflow is
479*275e28ccSFrancisco Iglesias      * possible
480*275e28ccSFrancisco Iglesias      */
481*275e28ccSFrancisco Iglesias     while (s->regs[R_TRANSFER_SIZE] &&
482*275e28ccSFrancisco Iglesias            s->rx_fifo.num + s->tx_fifo.num < RXFF_A_Q - 3) {
483*275e28ccSFrancisco Iglesias         /* endianess just doesn't matter when zero pumping */
484*275e28ccSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, 0, 4, false);
485*275e28ccSFrancisco Iglesias         s->regs[R_TRANSFER_SIZE] &= ~0x03ull;
486*275e28ccSFrancisco Iglesias         s->regs[R_TRANSFER_SIZE] -= 4;
487*275e28ccSFrancisco Iglesias     }
488*275e28ccSFrancisco Iglesias }
489*275e28ccSFrancisco Iglesias 
490*275e28ccSFrancisco Iglesias static void xilinx_spips_check_flush(XilinxSPIPS *s)
491*275e28ccSFrancisco Iglesias {
492*275e28ccSFrancisco Iglesias     if (s->man_start_com ||
493*275e28ccSFrancisco Iglesias         (!fifo8_is_empty(&s->tx_fifo) &&
494*275e28ccSFrancisco Iglesias          !(s->regs[R_CONFIG] & MAN_START_EN))) {
495*275e28ccSFrancisco Iglesias         xilinx_spips_check_zero_pump(s);
496*275e28ccSFrancisco Iglesias         xilinx_spips_flush_txfifo(s);
497*275e28ccSFrancisco Iglesias     }
498*275e28ccSFrancisco Iglesias     if (fifo8_is_empty(&s->tx_fifo) && !s->regs[R_TRANSFER_SIZE]) {
499*275e28ccSFrancisco Iglesias         s->man_start_com = false;
500*275e28ccSFrancisco Iglesias     }
501*275e28ccSFrancisco Iglesias     xilinx_spips_update_ixr(s);
502*275e28ccSFrancisco Iglesias }
503*275e28ccSFrancisco Iglesias 
5042fdd171eSFrancisco Iglesias static inline int rx_data_bytes(Fifo8 *fifo, uint8_t *value, int max)
505f1241144SPeter Crosthwaite {
506f1241144SPeter Crosthwaite     int i;
507f1241144SPeter Crosthwaite 
5082fdd171eSFrancisco Iglesias     for (i = 0; i < max && !fifo8_is_empty(fifo); ++i) {
5092fdd171eSFrancisco Iglesias         value[i] = fifo8_pop(fifo);
510f1241144SPeter Crosthwaite     }
5112fdd171eSFrancisco Iglesias     return max - i;
51294befa45SPeter A. G. Crosthwaite }
51394befa45SPeter A. G. Crosthwaite 
514a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr,
51594befa45SPeter A. G. Crosthwaite                                                         unsigned size)
51694befa45SPeter A. G. Crosthwaite {
51794befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
51894befa45SPeter A. G. Crosthwaite     uint32_t mask = ~0;
51994befa45SPeter A. G. Crosthwaite     uint32_t ret;
520b0b7ae62SPeter Crosthwaite     uint8_t rx_buf[4];
5212fdd171eSFrancisco Iglesias     int shortfall;
52294befa45SPeter A. G. Crosthwaite 
52394befa45SPeter A. G. Crosthwaite     addr >>= 2;
52494befa45SPeter A. G. Crosthwaite     switch (addr) {
52594befa45SPeter A. G. Crosthwaite     case R_CONFIG:
5262133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
52794befa45SPeter A. G. Crosthwaite         break;
52894befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
52987920b44SPeter Crosthwaite         ret = s->regs[addr] & IXR_ALL;
53087920b44SPeter Crosthwaite         s->regs[addr] = 0;
5314a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
53287920b44SPeter Crosthwaite         return ret;
53394befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
53494befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
53594befa45SPeter A. G. Crosthwaite         break;
53694befa45SPeter A. G. Crosthwaite     case  R_EN:
53794befa45SPeter A. G. Crosthwaite         mask = 0x1;
53894befa45SPeter A. G. Crosthwaite         break;
53994befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
54094befa45SPeter A. G. Crosthwaite         mask = 0xFF;
54194befa45SPeter A. G. Crosthwaite         break;
54294befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
54394befa45SPeter A. G. Crosthwaite         mask = 0x01FFFFFF;
54494befa45SPeter A. G. Crosthwaite         break;
54594befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
54694befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
54794befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
54894befa45SPeter A. G. Crosthwaite         mask = 0;
54994befa45SPeter A. G. Crosthwaite         break;
55094befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
551b0b7ae62SPeter Crosthwaite         memset(rx_buf, 0, sizeof(rx_buf));
5522fdd171eSFrancisco Iglesias         shortfall = rx_data_bytes(&s->rx_fifo, rx_buf, s->num_txrx_bytes);
5532fdd171eSFrancisco Iglesias         ret = s->regs[R_CONFIG] & R_CONFIG_ENDIAN ?
5542fdd171eSFrancisco Iglesias                         cpu_to_be32(*(uint32_t *)rx_buf) :
5552fdd171eSFrancisco Iglesias                         cpu_to_le32(*(uint32_t *)rx_buf);
5562fdd171eSFrancisco Iglesias         if (!(s->regs[R_CONFIG] & R_CONFIG_ENDIAN)) {
5572fdd171eSFrancisco Iglesias             ret <<= 8 * shortfall;
5582fdd171eSFrancisco Iglesias         }
5594a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret);
56094befa45SPeter A. G. Crosthwaite         xilinx_spips_update_ixr(s);
56194befa45SPeter A. G. Crosthwaite         return ret;
56294befa45SPeter A. G. Crosthwaite     }
5634a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr * 4,
5644a5b6fa8SPeter Crosthwaite                s->regs[addr] & mask);
56594befa45SPeter A. G. Crosthwaite     return s->regs[addr] & mask;
56694befa45SPeter A. G. Crosthwaite 
56794befa45SPeter A. G. Crosthwaite }
56894befa45SPeter A. G. Crosthwaite 
569a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr,
57094befa45SPeter A. G. Crosthwaite                                         uint64_t value, unsigned size)
57194befa45SPeter A. G. Crosthwaite {
57294befa45SPeter A. G. Crosthwaite     int mask = ~0;
57394befa45SPeter A. G. Crosthwaite     XilinxSPIPS *s = opaque;
57494befa45SPeter A. G. Crosthwaite 
5754a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value);
57694befa45SPeter A. G. Crosthwaite     addr >>= 2;
57794befa45SPeter A. G. Crosthwaite     switch (addr) {
57894befa45SPeter A. G. Crosthwaite     case R_CONFIG:
5792133a5f6SPeter Crosthwaite         mask = ~(R_CONFIG_RSVD | MAN_START_COM);
580*275e28ccSFrancisco Iglesias         if ((value & MAN_START_COM) && (s->regs[R_CONFIG] & MAN_START_EN)) {
581*275e28ccSFrancisco Iglesias             s->man_start_com = true;
58294befa45SPeter A. G. Crosthwaite         }
58394befa45SPeter A. G. Crosthwaite         break;
58494befa45SPeter A. G. Crosthwaite     case R_INTR_STATUS:
58594befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
58694befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_STATUS] &= ~(mask & value);
58794befa45SPeter A. G. Crosthwaite         goto no_reg_update;
58894befa45SPeter A. G. Crosthwaite     case R_INTR_DIS:
58994befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
59094befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] &= ~(mask & value);
59194befa45SPeter A. G. Crosthwaite         goto no_reg_update;
59294befa45SPeter A. G. Crosthwaite     case R_INTR_EN:
59394befa45SPeter A. G. Crosthwaite         mask = IXR_ALL;
59494befa45SPeter A. G. Crosthwaite         s->regs[R_INTR_MASK] |= mask & value;
59594befa45SPeter A. G. Crosthwaite         goto no_reg_update;
59694befa45SPeter A. G. Crosthwaite     case R_EN:
59794befa45SPeter A. G. Crosthwaite         mask = 0x1;
59894befa45SPeter A. G. Crosthwaite         break;
59994befa45SPeter A. G. Crosthwaite     case R_SLAVE_IDLE_COUNT:
60094befa45SPeter A. G. Crosthwaite         mask = 0xFF;
60194befa45SPeter A. G. Crosthwaite         break;
60294befa45SPeter A. G. Crosthwaite     case R_RX_DATA:
60394befa45SPeter A. G. Crosthwaite     case R_INTR_MASK:
60494befa45SPeter A. G. Crosthwaite     case R_MOD_ID:
60594befa45SPeter A. G. Crosthwaite         mask = 0;
60694befa45SPeter A. G. Crosthwaite         break;
60794befa45SPeter A. G. Crosthwaite     case R_TX_DATA:
6082fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, s->num_txrx_bytes,
6092fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
610f1241144SPeter Crosthwaite         goto no_reg_update;
611f1241144SPeter Crosthwaite     case R_TXD1:
6122fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, 1,
6132fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
614f1241144SPeter Crosthwaite         goto no_reg_update;
615f1241144SPeter Crosthwaite     case R_TXD2:
6162fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, 2,
6172fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
618f1241144SPeter Crosthwaite         goto no_reg_update;
619f1241144SPeter Crosthwaite     case R_TXD3:
6202fdd171eSFrancisco Iglesias         tx_data_bytes(&s->tx_fifo, (uint32_t)value, 3,
6212fdd171eSFrancisco Iglesias                       s->regs[R_CONFIG] & R_CONFIG_ENDIAN);
62294befa45SPeter A. G. Crosthwaite         goto no_reg_update;
62394befa45SPeter A. G. Crosthwaite     }
62494befa45SPeter A. G. Crosthwaite     s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask);
62594befa45SPeter A. G. Crosthwaite no_reg_update:
626c4f08ffeSPeter Crosthwaite     xilinx_spips_update_cs_lines(s);
627*275e28ccSFrancisco Iglesias     xilinx_spips_check_flush(s);
62894befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines(s);
629c4f08ffeSPeter Crosthwaite     xilinx_spips_update_ixr(s);
63094befa45SPeter A. G. Crosthwaite }
63194befa45SPeter A. G. Crosthwaite 
63294befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = {
63394befa45SPeter A. G. Crosthwaite     .read = xilinx_spips_read,
63494befa45SPeter A. G. Crosthwaite     .write = xilinx_spips_write,
63594befa45SPeter A. G. Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
63694befa45SPeter A. G. Crosthwaite };
63794befa45SPeter A. G. Crosthwaite 
638252b99baSKONRAD Frederic static void xilinx_qspips_invalidate_mmio_ptr(XilinxQSPIPS *q)
639252b99baSKONRAD Frederic {
640252b99baSKONRAD Frederic     XilinxSPIPS *s = &q->parent_obj;
641252b99baSKONRAD Frederic 
64283c3a1f6SKONRAD Frederic     if ((q->mmio_execution_enabled) && (q->lqspi_cached_addr != ~0ULL)) {
643252b99baSKONRAD Frederic         /* Invalidate the current mapped mmio */
644252b99baSKONRAD Frederic         memory_region_invalidate_mmio_ptr(&s->mmlqspi, q->lqspi_cached_addr,
645252b99baSKONRAD Frederic                                           LQSPI_CACHE_SIZE);
646252b99baSKONRAD Frederic     }
64783c3a1f6SKONRAD Frederic 
64883c3a1f6SKONRAD Frederic     q->lqspi_cached_addr = ~0ULL;
649252b99baSKONRAD Frederic }
650252b99baSKONRAD Frederic 
651b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr,
652b5cd9143SPeter Crosthwaite                                 uint64_t value, unsigned size)
653b5cd9143SPeter Crosthwaite {
654b5cd9143SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(opaque);
655ef06ca39SFrancisco Iglesias     XilinxSPIPS *s = XILINX_SPIPS(opaque);
656b5cd9143SPeter Crosthwaite 
657b5cd9143SPeter Crosthwaite     xilinx_spips_write(opaque, addr, value, size);
658b5cd9143SPeter Crosthwaite     addr >>= 2;
659b5cd9143SPeter Crosthwaite 
660b5cd9143SPeter Crosthwaite     if (addr == R_LQSPI_CFG) {
661252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
662b5cd9143SPeter Crosthwaite     }
663ef06ca39SFrancisco Iglesias     if (s->regs[R_CMND] & R_CMND_RXFIFO_DRAIN) {
664ef06ca39SFrancisco Iglesias         fifo8_reset(&s->rx_fifo);
665ef06ca39SFrancisco Iglesias     }
666b5cd9143SPeter Crosthwaite }
667b5cd9143SPeter Crosthwaite 
668b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = {
669b5cd9143SPeter Crosthwaite     .read = xilinx_spips_read,
670b5cd9143SPeter Crosthwaite     .write = xilinx_qspips_write,
671b5cd9143SPeter Crosthwaite     .endianness = DEVICE_LITTLE_ENDIAN,
672b5cd9143SPeter Crosthwaite };
673b5cd9143SPeter Crosthwaite 
674f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024
675f1241144SPeter Crosthwaite 
676252b99baSKONRAD Frederic static void lqspi_load_cache(void *opaque, hwaddr addr)
677f1241144SPeter Crosthwaite {
6786b91f015SPeter Crosthwaite     XilinxQSPIPS *q = opaque;
679f1241144SPeter Crosthwaite     XilinxSPIPS *s = opaque;
680252b99baSKONRAD Frederic     int i;
681252b99baSKONRAD Frederic     int flash_addr = ((addr & ~(LQSPI_CACHE_SIZE - 1))
682252b99baSKONRAD Frederic                    / num_effective_busses(s));
683f1241144SPeter Crosthwaite     int slave = flash_addr >> LQSPI_ADDRESS_BITS;
684f1241144SPeter Crosthwaite     int cache_entry = 0;
68515408b42SPeter Crosthwaite     uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE;
68615408b42SPeter Crosthwaite 
687252b99baSKONRAD Frederic     if (addr < q->lqspi_cached_addr ||
688252b99baSKONRAD Frederic             addr > q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
689252b99baSKONRAD Frederic         xilinx_qspips_invalidate_mmio_ptr(q);
69015408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
69115408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0;
692f1241144SPeter Crosthwaite 
6934a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "config reg status: %08x\n", s->regs[R_LQSPI_CFG]);
694f1241144SPeter Crosthwaite 
695f1241144SPeter Crosthwaite         fifo8_reset(&s->tx_fifo);
696f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
697f1241144SPeter Crosthwaite 
698f1241144SPeter Crosthwaite         /* instruction */
6994a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read instruction: %02x\n",
7004a5b6fa8SPeter Crosthwaite                    (unsigned)(uint8_t)(s->regs[R_LQSPI_CFG] &
7014a5b6fa8SPeter Crosthwaite                                        LQSPI_CFG_INST_CODE));
702f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE);
703f1241144SPeter Crosthwaite         /* read address */
7044a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "pushing read address %06x\n", flash_addr);
705f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16));
706f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8));
707f1241144SPeter Crosthwaite         fifo8_push(&s->tx_fifo, (uint8_t)flash_addr);
708f1241144SPeter Crosthwaite         /* mode bits */
709f1241144SPeter Crosthwaite         if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) {
710f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG],
711f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_SHIFT,
712f1241144SPeter Crosthwaite                                               LQSPI_CFG_MODE_WIDTH));
713f1241144SPeter Crosthwaite         }
714f1241144SPeter Crosthwaite         /* dummy bytes */
715f1241144SPeter Crosthwaite         for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT,
716f1241144SPeter Crosthwaite                                    LQSPI_CFG_DUMMY_WIDTH)); ++i) {
7174a5b6fa8SPeter Crosthwaite             DB_PRINT_L(0, "pushing dummy byte\n");
718f1241144SPeter Crosthwaite             fifo8_push(&s->tx_fifo, 0);
719f1241144SPeter Crosthwaite         }
720c4f08ffeSPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
721f1241144SPeter Crosthwaite         xilinx_spips_flush_txfifo(s);
722f1241144SPeter Crosthwaite         fifo8_reset(&s->rx_fifo);
723f1241144SPeter Crosthwaite 
7244a5b6fa8SPeter Crosthwaite         DB_PRINT_L(0, "starting QSPI data read\n");
725f1241144SPeter Crosthwaite 
726b0b7ae62SPeter Crosthwaite         while (cache_entry < LQSPI_CACHE_SIZE) {
727b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
7282fdd171eSFrancisco Iglesias                 tx_data_bytes(&s->tx_fifo, 0, 1, false);
729a66418f6SPeter Crosthwaite             }
730f1241144SPeter Crosthwaite             xilinx_spips_flush_txfifo(s);
731b0b7ae62SPeter Crosthwaite             for (i = 0; i < 64; ++i) {
7322fdd171eSFrancisco Iglesias                 rx_data_bytes(&s->rx_fifo, &q->lqspi_buf[cache_entry++], 1);
733a66418f6SPeter Crosthwaite             }
734f1241144SPeter Crosthwaite         }
735f1241144SPeter Crosthwaite 
73615408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE;
73715408b42SPeter Crosthwaite         s->regs[R_LQSPI_STS] |= u_page_save;
738f1241144SPeter Crosthwaite         xilinx_spips_update_cs_lines(s);
739f1241144SPeter Crosthwaite 
740b0b7ae62SPeter Crosthwaite         q->lqspi_cached_addr = flash_addr * num_effective_busses(s);
741252b99baSKONRAD Frederic     }
742252b99baSKONRAD Frederic }
743252b99baSKONRAD Frederic 
744252b99baSKONRAD Frederic static void *lqspi_request_mmio_ptr(void *opaque, hwaddr addr, unsigned *size,
745252b99baSKONRAD Frederic                                     unsigned *offset)
746252b99baSKONRAD Frederic {
747252b99baSKONRAD Frederic     XilinxQSPIPS *q = opaque;
74883c3a1f6SKONRAD Frederic     hwaddr offset_within_the_region;
749252b99baSKONRAD Frederic 
75083c3a1f6SKONRAD Frederic     if (!q->mmio_execution_enabled) {
75183c3a1f6SKONRAD Frederic         return NULL;
75283c3a1f6SKONRAD Frederic     }
75383c3a1f6SKONRAD Frederic 
75483c3a1f6SKONRAD Frederic     offset_within_the_region = addr & ~(LQSPI_CACHE_SIZE - 1);
755252b99baSKONRAD Frederic     lqspi_load_cache(opaque, offset_within_the_region);
756252b99baSKONRAD Frederic     *size = LQSPI_CACHE_SIZE;
757252b99baSKONRAD Frederic     *offset = offset_within_the_region;
758252b99baSKONRAD Frederic     return q->lqspi_buf;
759252b99baSKONRAD Frederic }
760252b99baSKONRAD Frederic 
761252b99baSKONRAD Frederic static uint64_t
762252b99baSKONRAD Frederic lqspi_read(void *opaque, hwaddr addr, unsigned int size)
763252b99baSKONRAD Frederic {
764252b99baSKONRAD Frederic     XilinxQSPIPS *q = opaque;
765252b99baSKONRAD Frederic     uint32_t ret;
766252b99baSKONRAD Frederic 
767252b99baSKONRAD Frederic     if (addr >= q->lqspi_cached_addr &&
768252b99baSKONRAD Frederic             addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) {
769252b99baSKONRAD Frederic         uint8_t *retp = &q->lqspi_buf[addr - q->lqspi_cached_addr];
770252b99baSKONRAD Frederic         ret = cpu_to_le32(*(uint32_t *)retp);
771252b99baSKONRAD Frederic         DB_PRINT_L(1, "addr: %08x, data: %08x\n", (unsigned)addr,
772252b99baSKONRAD Frederic                    (unsigned)ret);
773252b99baSKONRAD Frederic         return ret;
774252b99baSKONRAD Frederic     } else {
775252b99baSKONRAD Frederic         lqspi_load_cache(opaque, addr);
776f1241144SPeter Crosthwaite         return lqspi_read(opaque, addr, size);
777f1241144SPeter Crosthwaite     }
778f1241144SPeter Crosthwaite }
779f1241144SPeter Crosthwaite 
780f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = {
781f1241144SPeter Crosthwaite     .read = lqspi_read,
782252b99baSKONRAD Frederic     .request_ptr = lqspi_request_mmio_ptr,
783f1241144SPeter Crosthwaite     .endianness = DEVICE_NATIVE_ENDIAN,
784f1241144SPeter Crosthwaite     .valid = {
785b0b7ae62SPeter Crosthwaite         .min_access_size = 1,
786f1241144SPeter Crosthwaite         .max_access_size = 4
787f1241144SPeter Crosthwaite     }
788f1241144SPeter Crosthwaite };
789f1241144SPeter Crosthwaite 
790f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp)
79194befa45SPeter A. G. Crosthwaite {
792f8b9fe24SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
793f8b9fe24SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
79410e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s);
795c8cccba3SPaolo Bonzini     qemu_irq *cs;
79694befa45SPeter A. G. Crosthwaite     int i;
79794befa45SPeter A. G. Crosthwaite 
7984a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized spips\n");
79994befa45SPeter A. G. Crosthwaite 
800f1241144SPeter Crosthwaite     s->spi = g_new(SSIBus *, s->num_busses);
801f1241144SPeter Crosthwaite     for (i = 0; i < s->num_busses; ++i) {
802f1241144SPeter Crosthwaite         char bus_name[16];
803f1241144SPeter Crosthwaite         snprintf(bus_name, 16, "spi%d", i);
804f8b9fe24SPeter Crosthwaite         s->spi[i] = ssi_create_bus(dev, bus_name);
805f1241144SPeter Crosthwaite     }
806b4ae3cfaSPeter Crosthwaite 
8072790cd91SPeter Crosthwaite     s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses);
808ef06ca39SFrancisco Iglesias     s->cs_lines_state = g_new0(bool, s->num_cs * s->num_busses);
809c8cccba3SPaolo Bonzini     for (i = 0, cs = s->cs_lines; i < s->num_busses; ++i, cs += s->num_cs) {
810c8cccba3SPaolo Bonzini         ssi_auto_connect_slaves(DEVICE(s), cs, s->spi[i]);
811c8cccba3SPaolo Bonzini     }
812c8cccba3SPaolo Bonzini 
813f8b9fe24SPeter Crosthwaite     sysbus_init_irq(sbd, &s->irq);
814f1241144SPeter Crosthwaite     for (i = 0; i < s->num_cs * s->num_busses; ++i) {
815f8b9fe24SPeter Crosthwaite         sysbus_init_irq(sbd, &s->cs_lines[i]);
81694befa45SPeter A. G. Crosthwaite     }
81794befa45SPeter A. G. Crosthwaite 
81829776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), xsc->reg_ops, s,
8196363235bSAlistair Francis                           "spi", XLNX_SPIPS_R_MAX * 4);
820f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->iomem);
82194befa45SPeter A. G. Crosthwaite 
8226b91f015SPeter Crosthwaite     s->irqline = -1;
8236b91f015SPeter Crosthwaite 
82410e60b35SPeter Crosthwaite     fifo8_create(&s->rx_fifo, xsc->rx_fifo_size);
82510e60b35SPeter Crosthwaite     fifo8_create(&s->tx_fifo, xsc->tx_fifo_size);
8266b91f015SPeter Crosthwaite }
8276b91f015SPeter Crosthwaite 
8286b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp)
8296b91f015SPeter Crosthwaite {
8306b91f015SPeter Crosthwaite     XilinxSPIPS *s = XILINX_SPIPS(dev);
8316b91f015SPeter Crosthwaite     XilinxQSPIPS *q = XILINX_QSPIPS(dev);
8326b91f015SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
8336b91f015SPeter Crosthwaite 
8344a5b6fa8SPeter Crosthwaite     DB_PRINT_L(0, "realized qspips\n");
8356b91f015SPeter Crosthwaite 
8366b91f015SPeter Crosthwaite     s->num_busses = 2;
8376b91f015SPeter Crosthwaite     s->num_cs = 2;
8386b91f015SPeter Crosthwaite     s->num_txrx_bytes = 4;
8396b91f015SPeter Crosthwaite 
8406b91f015SPeter Crosthwaite     xilinx_spips_realize(dev, errp);
84129776739SPaolo Bonzini     memory_region_init_io(&s->mmlqspi, OBJECT(s), &lqspi_ops, s, "lqspi",
842f1241144SPeter Crosthwaite                           (1 << LQSPI_ADDRESS_BITS) * 2);
843f8b9fe24SPeter Crosthwaite     sysbus_init_mmio(sbd, &s->mmlqspi);
844f1241144SPeter Crosthwaite 
8456b91f015SPeter Crosthwaite     q->lqspi_cached_addr = ~0ULL;
84683c3a1f6SKONRAD Frederic 
84783c3a1f6SKONRAD Frederic     /* mmio_execution breaks migration better aborting than having strange
84883c3a1f6SKONRAD Frederic      * bugs.
84983c3a1f6SKONRAD Frederic      */
85083c3a1f6SKONRAD Frederic     if (q->mmio_execution_enabled) {
85183c3a1f6SKONRAD Frederic         error_setg(&q->migration_blocker,
85283c3a1f6SKONRAD Frederic                    "enabling mmio_execution breaks migration");
85383c3a1f6SKONRAD Frederic         migrate_add_blocker(q->migration_blocker, &error_fatal);
85483c3a1f6SKONRAD Frederic     }
85594befa45SPeter A. G. Crosthwaite }
85694befa45SPeter A. G. Crosthwaite 
85794befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id)
85894befa45SPeter A. G. Crosthwaite {
85994befa45SPeter A. G. Crosthwaite     xilinx_spips_update_ixr((XilinxSPIPS *)opaque);
86094befa45SPeter A. G. Crosthwaite     xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque);
86194befa45SPeter A. G. Crosthwaite     return 0;
86294befa45SPeter A. G. Crosthwaite }
86394befa45SPeter A. G. Crosthwaite 
86494befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = {
86594befa45SPeter A. G. Crosthwaite     .name = "xilinx_spips",
866f1241144SPeter Crosthwaite     .version_id = 2,
867f1241144SPeter Crosthwaite     .minimum_version_id = 2,
86894befa45SPeter A. G. Crosthwaite     .post_load = xilinx_spips_post_load,
86994befa45SPeter A. G. Crosthwaite     .fields = (VMStateField[]) {
87094befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(tx_fifo, XilinxSPIPS),
87194befa45SPeter A. G. Crosthwaite         VMSTATE_FIFO8(rx_fifo, XilinxSPIPS),
8726363235bSAlistair Francis         VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, XLNX_SPIPS_R_MAX),
873f1241144SPeter Crosthwaite         VMSTATE_UINT8(snoop_state, XilinxSPIPS),
87494befa45SPeter A. G. Crosthwaite         VMSTATE_END_OF_LIST()
87594befa45SPeter A. G. Crosthwaite     }
87694befa45SPeter A. G. Crosthwaite };
87794befa45SPeter A. G. Crosthwaite 
87883c3a1f6SKONRAD Frederic static Property xilinx_qspips_properties[] = {
87983c3a1f6SKONRAD Frederic     /* We had to turn this off for 2.10 as it is not compatible with migration.
88083c3a1f6SKONRAD Frederic      * It can be enabled but will prevent the device to be migrated.
88183c3a1f6SKONRAD Frederic      * This will go aways when a fix will be released.
88283c3a1f6SKONRAD Frederic      */
88383c3a1f6SKONRAD Frederic     DEFINE_PROP_BOOL("x-mmio-exec", XilinxQSPIPS, mmio_execution_enabled,
88483c3a1f6SKONRAD Frederic                      false),
88583c3a1f6SKONRAD Frederic     DEFINE_PROP_END_OF_LIST(),
88683c3a1f6SKONRAD Frederic };
88783c3a1f6SKONRAD Frederic 
888f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = {
889f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1),
890f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4),
891f1241144SPeter Crosthwaite     DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1),
892f1241144SPeter Crosthwaite     DEFINE_PROP_END_OF_LIST(),
893f1241144SPeter Crosthwaite };
8946b91f015SPeter Crosthwaite 
8956b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data)
8966b91f015SPeter Crosthwaite {
8976b91f015SPeter Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
89810e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
8996b91f015SPeter Crosthwaite 
9006b91f015SPeter Crosthwaite     dc->realize = xilinx_qspips_realize;
90183c3a1f6SKONRAD Frederic     dc->props = xilinx_qspips_properties;
902b5cd9143SPeter Crosthwaite     xsc->reg_ops = &qspips_ops;
90310e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A_Q;
90410e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A_Q;
9056b91f015SPeter Crosthwaite }
9066b91f015SPeter Crosthwaite 
90794befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data)
90894befa45SPeter A. G. Crosthwaite {
90994befa45SPeter A. G. Crosthwaite     DeviceClass *dc = DEVICE_CLASS(klass);
91010e60b35SPeter Crosthwaite     XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass);
91194befa45SPeter A. G. Crosthwaite 
912f8b9fe24SPeter Crosthwaite     dc->realize = xilinx_spips_realize;
91394befa45SPeter A. G. Crosthwaite     dc->reset = xilinx_spips_reset;
914f1241144SPeter Crosthwaite     dc->props = xilinx_spips_properties;
91594befa45SPeter A. G. Crosthwaite     dc->vmsd = &vmstate_xilinx_spips;
91610e60b35SPeter Crosthwaite 
917b5cd9143SPeter Crosthwaite     xsc->reg_ops = &spips_ops;
91810e60b35SPeter Crosthwaite     xsc->rx_fifo_size = RXFF_A;
91910e60b35SPeter Crosthwaite     xsc->tx_fifo_size = TXFF_A;
92094befa45SPeter A. G. Crosthwaite }
92194befa45SPeter A. G. Crosthwaite 
92294befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = {
923f8b9fe24SPeter Crosthwaite     .name  = TYPE_XILINX_SPIPS,
92494befa45SPeter A. G. Crosthwaite     .parent = TYPE_SYS_BUS_DEVICE,
92594befa45SPeter A. G. Crosthwaite     .instance_size  = sizeof(XilinxSPIPS),
92694befa45SPeter A. G. Crosthwaite     .class_init = xilinx_spips_class_init,
92710e60b35SPeter Crosthwaite     .class_size = sizeof(XilinxSPIPSClass),
92894befa45SPeter A. G. Crosthwaite };
92994befa45SPeter A. G. Crosthwaite 
9306b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = {
9316b91f015SPeter Crosthwaite     .name  = TYPE_XILINX_QSPIPS,
9326b91f015SPeter Crosthwaite     .parent = TYPE_XILINX_SPIPS,
9336b91f015SPeter Crosthwaite     .instance_size  = sizeof(XilinxQSPIPS),
9346b91f015SPeter Crosthwaite     .class_init = xilinx_qspips_class_init,
9356b91f015SPeter Crosthwaite };
9366b91f015SPeter Crosthwaite 
93794befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void)
93894befa45SPeter A. G. Crosthwaite {
93994befa45SPeter A. G. Crosthwaite     type_register_static(&xilinx_spips_info);
9406b91f015SPeter Crosthwaite     type_register_static(&xilinx_qspips_info);
94194befa45SPeter A. G. Crosthwaite }
94294befa45SPeter A. G. Crosthwaite 
94394befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types)
944