194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 269c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2783c9f4caSPaolo Bonzini #include "hw/ptimer.h" 281de7afc9SPaolo Bonzini #include "qemu/log.h" 29fd7f0d66SPaolo Bonzini #include "qemu/fifo8.h" 3083c9f4caSPaolo Bonzini #include "hw/ssi.h" 311de7afc9SPaolo Bonzini #include "qemu/bitops.h" 3294befa45SPeter A. G. Crosthwaite 3394befa45SPeter A. G. Crosthwaite #ifdef XILINX_SPIPS_ERR_DEBUG 3494befa45SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 3594befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 3694befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 3794befa45SPeter A. G. Crosthwaite } while (0); 3894befa45SPeter A. G. Crosthwaite #else 3994befa45SPeter A. G. Crosthwaite #define DB_PRINT(...) 4094befa45SPeter A. G. Crosthwaite #endif 4194befa45SPeter A. G. Crosthwaite 4294befa45SPeter A. G. Crosthwaite /* config register */ 4394befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 44f1241144SPeter Crosthwaite #define IFMODE (1 << 31) 45f1241144SPeter Crosthwaite #define ENDIAN (1 << 26) 4694befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 4794befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 4894befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 4994befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5094befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 5194befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 5294befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 5394befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 5494befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 5594befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 5694befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 5794befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 5894befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 59*2133a5f6SPeter Crosthwaite #define R_CONFIG_RSVD (0x7bf40000) 6094befa45SPeter A. G. Crosthwaite 6194befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 6294befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 6394befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 6494befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 6594befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 6694befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 6794befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 6894befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 6994befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 7094befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 7194befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 7294befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 7394befa45SPeter A. G. Crosthwaite #define IXR_ALL ((IXR_TX_FIFO_UNDERFLOW<<1)-1) 7494befa45SPeter A. G. Crosthwaite 7594befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 7694befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 7794befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 7894befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 7994befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 8094befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 8194befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 82f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 83f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 84f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 85f1241144SPeter Crosthwaite 86f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 87f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 88f1241144SPeter Crosthwaite #define LQSPI_CFG_LQ_MODE (1 << 31) 89f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 90f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS (1 << 30) 91f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 92f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 93f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 94f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 95f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 96f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 97f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 98f1241144SPeter Crosthwaite 99f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 100f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 101f1241144SPeter Crosthwaite 10294befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 10394befa45SPeter A. G. Crosthwaite 10494befa45SPeter A. G. Crosthwaite #define R_MAX (R_MOD_ID+1) 10594befa45SPeter A. G. Crosthwaite 10694befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 10794befa45SPeter A. G. Crosthwaite #define RXFF_A 32 10894befa45SPeter A. G. Crosthwaite #define TXFF_A 32 10994befa45SPeter A. G. Crosthwaite 11010e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 11110e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 11210e60b35SPeter Crosthwaite 113f1241144SPeter Crosthwaite /* 16MB per linear region */ 114f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 115f1241144SPeter Crosthwaite /* Bite off 4k chunks at a time */ 116f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 117f1241144SPeter Crosthwaite 118f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 119f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE 120f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 121f1241144SPeter Crosthwaite 12208a9635bSNathan Rossi typedef enum { 12308a9635bSNathan Rossi READ = 0x3, 12408a9635bSNathan Rossi FAST_READ = 0xb, 12508a9635bSNathan Rossi DOR = 0x3b, 12608a9635bSNathan Rossi QOR = 0x6b, 12708a9635bSNathan Rossi DIOR = 0xbb, 12808a9635bSNathan Rossi QIOR = 0xeb, 12908a9635bSNathan Rossi 13008a9635bSNathan Rossi PP = 0x2, 13108a9635bSNathan Rossi DPP = 0xa2, 13208a9635bSNathan Rossi QPP = 0x32, 13308a9635bSNathan Rossi } FlashCMD; 13408a9635bSNathan Rossi 13594befa45SPeter A. G. Crosthwaite typedef struct { 1366b91f015SPeter Crosthwaite SysBusDevice parent_obj; 1376b91f015SPeter Crosthwaite 13894befa45SPeter A. G. Crosthwaite MemoryRegion iomem; 139f1241144SPeter Crosthwaite MemoryRegion mmlqspi; 140f1241144SPeter Crosthwaite 14194befa45SPeter A. G. Crosthwaite qemu_irq irq; 14294befa45SPeter A. G. Crosthwaite int irqline; 14394befa45SPeter A. G. Crosthwaite 144f1241144SPeter Crosthwaite uint8_t num_cs; 145f1241144SPeter Crosthwaite uint8_t num_busses; 146f1241144SPeter Crosthwaite 147f1241144SPeter Crosthwaite uint8_t snoop_state; 148f1241144SPeter Crosthwaite qemu_irq *cs_lines; 149f1241144SPeter Crosthwaite SSIBus **spi; 15094befa45SPeter A. G. Crosthwaite 15194befa45SPeter A. G. Crosthwaite Fifo8 rx_fifo; 15294befa45SPeter A. G. Crosthwaite Fifo8 tx_fifo; 15394befa45SPeter A. G. Crosthwaite 154f1241144SPeter Crosthwaite uint8_t num_txrx_bytes; 155f1241144SPeter Crosthwaite 15694befa45SPeter A. G. Crosthwaite uint32_t regs[R_MAX]; 1576b91f015SPeter Crosthwaite } XilinxSPIPS; 1586b91f015SPeter Crosthwaite 1596b91f015SPeter Crosthwaite typedef struct { 1606b91f015SPeter Crosthwaite XilinxSPIPS parent_obj; 161f1241144SPeter Crosthwaite 162f1241144SPeter Crosthwaite uint32_t lqspi_buf[LQSPI_CACHE_SIZE]; 163f1241144SPeter Crosthwaite hwaddr lqspi_cached_addr; 1646b91f015SPeter Crosthwaite } XilinxQSPIPS; 16594befa45SPeter A. G. Crosthwaite 16610e60b35SPeter Crosthwaite typedef struct XilinxSPIPSClass { 16710e60b35SPeter Crosthwaite SysBusDeviceClass parent_class; 16810e60b35SPeter Crosthwaite 169b5cd9143SPeter Crosthwaite const MemoryRegionOps *reg_ops; 170b5cd9143SPeter Crosthwaite 17110e60b35SPeter Crosthwaite uint32_t rx_fifo_size; 17210e60b35SPeter Crosthwaite uint32_t tx_fifo_size; 17310e60b35SPeter Crosthwaite } XilinxSPIPSClass; 1746b91f015SPeter Crosthwaite 1756b91f015SPeter Crosthwaite #define TYPE_XILINX_SPIPS "xlnx.ps7-spi" 1766b91f015SPeter Crosthwaite #define TYPE_XILINX_QSPIPS "xlnx.ps7-qspi" 177f8b9fe24SPeter Crosthwaite 178f8b9fe24SPeter Crosthwaite #define XILINX_SPIPS(obj) \ 179f8b9fe24SPeter Crosthwaite OBJECT_CHECK(XilinxSPIPS, (obj), TYPE_XILINX_SPIPS) 18010e60b35SPeter Crosthwaite #define XILINX_SPIPS_CLASS(klass) \ 18110e60b35SPeter Crosthwaite OBJECT_CLASS_CHECK(XilinxSPIPSClass, (klass), TYPE_XILINX_SPIPS) 18210e60b35SPeter Crosthwaite #define XILINX_SPIPS_GET_CLASS(obj) \ 18310e60b35SPeter Crosthwaite OBJECT_GET_CLASS(XilinxSPIPSClass, (obj), TYPE_XILINX_SPIPS) 18410e60b35SPeter Crosthwaite 1856b91f015SPeter Crosthwaite #define XILINX_QSPIPS(obj) \ 1866b91f015SPeter Crosthwaite OBJECT_CHECK(XilinxQSPIPS, (obj), TYPE_XILINX_QSPIPS) 187f8b9fe24SPeter Crosthwaite 188f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 189f1241144SPeter Crosthwaite { 190e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 191e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 192f1241144SPeter Crosthwaite } 193f1241144SPeter Crosthwaite 194c4f08ffeSPeter Crosthwaite static inline bool xilinx_spips_cs_is_set(XilinxSPIPS *s, int i, int field) 195c4f08ffeSPeter Crosthwaite { 196c4f08ffeSPeter Crosthwaite return ~field & (1 << i) && (s->regs[R_CONFIG] & MANUAL_CS 197c4f08ffeSPeter Crosthwaite || !fifo8_is_empty(&s->tx_fifo)); 198c4f08ffeSPeter Crosthwaite } 199c4f08ffeSPeter Crosthwaite 20094befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 20194befa45SPeter A. G. Crosthwaite { 202f1241144SPeter Crosthwaite int i, j; 20394befa45SPeter A. G. Crosthwaite bool found = false; 20494befa45SPeter A. G. Crosthwaite int field = s->regs[R_CONFIG] >> CS_SHIFT; 20594befa45SPeter A. G. Crosthwaite 206f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs; i++) { 207f1241144SPeter Crosthwaite for (j = 0; j < num_effective_busses(s); j++) { 208f1241144SPeter Crosthwaite int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE); 209f1241144SPeter Crosthwaite int cs_to_set = (j * s->num_cs + i + upage) % 210f1241144SPeter Crosthwaite (s->num_cs * s->num_busses); 211f1241144SPeter Crosthwaite 212c4f08ffeSPeter Crosthwaite if (xilinx_spips_cs_is_set(s, i, field) && !found) { 21394befa45SPeter A. G. Crosthwaite DB_PRINT("selecting slave %d\n", i); 214f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 0); 21594befa45SPeter A. G. Crosthwaite } else { 216c4f08ffeSPeter Crosthwaite DB_PRINT("deselecting slave %d\n", i); 217f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 1); 21894befa45SPeter A. G. Crosthwaite } 21994befa45SPeter A. G. Crosthwaite } 220c4f08ffeSPeter Crosthwaite if (xilinx_spips_cs_is_set(s, i, field)) { 221f1241144SPeter Crosthwaite found = true; 222f1241144SPeter Crosthwaite } 223f1241144SPeter Crosthwaite } 224f1241144SPeter Crosthwaite if (!found) { 225f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 226f1241144SPeter Crosthwaite } 22794befa45SPeter A. G. Crosthwaite } 22894befa45SPeter A. G. Crosthwaite 22994befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 23094befa45SPeter A. G. Crosthwaite { 2313ea728d0SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) { 2323ea728d0SPeter Crosthwaite return; 2333ea728d0SPeter Crosthwaite } 23494befa45SPeter A. G. Crosthwaite /* These are set/cleared as they occur */ 23594befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW | 23694befa45SPeter A. G. Crosthwaite IXR_TX_FIFO_MODE_FAIL); 23794befa45SPeter A. G. Crosthwaite /* these are pure functions of fifo state, set them here */ 23894befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 23994befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 24094befa45SPeter A. G. Crosthwaite (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) | 24194befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 24294befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 24394befa45SPeter A. G. Crosthwaite /* drive external interrupt pin */ 24494befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 24594befa45SPeter A. G. Crosthwaite IXR_ALL); 24694befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 24794befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 24894befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 24994befa45SPeter A. G. Crosthwaite } 25094befa45SPeter A. G. Crosthwaite } 25194befa45SPeter A. G. Crosthwaite 25294befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 25394befa45SPeter A. G. Crosthwaite { 254f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 25594befa45SPeter A. G. Crosthwaite 25694befa45SPeter A. G. Crosthwaite int i; 25794befa45SPeter A. G. Crosthwaite for (i = 0; i < R_MAX; i++) { 25894befa45SPeter A. G. Crosthwaite s->regs[i] = 0; 25994befa45SPeter A. G. Crosthwaite } 26094befa45SPeter A. G. Crosthwaite 26194befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 26294befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 26394befa45SPeter A. G. Crosthwaite /* non zero resets */ 26494befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 26594befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 26694befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 26794befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 26894befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 26994befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 270f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 271f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 27294befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 27394befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 27494befa45SPeter A. G. Crosthwaite } 27594befa45SPeter A. G. Crosthwaite 27694befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 27794befa45SPeter A. G. Crosthwaite { 27894befa45SPeter A. G. Crosthwaite for (;;) { 279f1241144SPeter Crosthwaite int i; 280f1241144SPeter Crosthwaite uint8_t rx; 281f1241144SPeter Crosthwaite uint8_t tx = 0; 28294befa45SPeter A. G. Crosthwaite 283f1241144SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 284f1241144SPeter Crosthwaite if (!i || s->snoop_state == SNOOP_STRIPING) { 28594befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 2863ea728d0SPeter Crosthwaite if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 28794befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW; 2883ea728d0SPeter Crosthwaite } 289f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 290f1241144SPeter Crosthwaite return; 29194befa45SPeter A. G. Crosthwaite } else { 292f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 29394befa45SPeter A. G. Crosthwaite } 294f1241144SPeter Crosthwaite } 295f1241144SPeter Crosthwaite rx = ssi_transfer(s->spi[i], (uint32_t)tx); 296f1241144SPeter Crosthwaite DB_PRINT("tx = %02x rx = %02x\n", tx, rx); 297f1241144SPeter Crosthwaite if (!i || s->snoop_state == SNOOP_STRIPING) { 29894befa45SPeter A. G. Crosthwaite if (fifo8_is_full(&s->rx_fifo)) { 29994befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 30094befa45SPeter A. G. Crosthwaite DB_PRINT("rx FIFO overflow"); 30194befa45SPeter A. G. Crosthwaite } else { 302f1241144SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)rx); 30394befa45SPeter A. G. Crosthwaite } 30494befa45SPeter A. G. Crosthwaite } 305f1241144SPeter Crosthwaite } 306f1241144SPeter Crosthwaite 307f1241144SPeter Crosthwaite switch (s->snoop_state) { 308f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 309f1241144SPeter Crosthwaite switch (tx) { /* new instruction code */ 31008a9635bSNathan Rossi case READ: /* 3 address bytes, no dummy bytes/cycles */ 31108a9635bSNathan Rossi case PP: 31208a9635bSNathan Rossi case DPP: 31308a9635bSNathan Rossi case QPP: 31408a9635bSNathan Rossi s->snoop_state = 3; 31508a9635bSNathan Rossi break; 31608a9635bSNathan Rossi case FAST_READ: /* 3 address bytes, 1 dummy byte */ 31708a9635bSNathan Rossi case DOR: 31808a9635bSNathan Rossi case QOR: 31908a9635bSNathan Rossi case DIOR: /* FIXME: these vary between vendor - set to spansion */ 320f1241144SPeter Crosthwaite s->snoop_state = 4; 321f1241144SPeter Crosthwaite break; 32208a9635bSNathan Rossi case QIOR: /* 3 address bytes, 2 dummy bytes */ 323f1241144SPeter Crosthwaite s->snoop_state = 6; 324f1241144SPeter Crosthwaite break; 325f1241144SPeter Crosthwaite default: 326f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 327f1241144SPeter Crosthwaite } 328f1241144SPeter Crosthwaite break; 329f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 330f1241144SPeter Crosthwaite case (SNOOP_NONE): 331f1241144SPeter Crosthwaite break; 332f1241144SPeter Crosthwaite default: 333f1241144SPeter Crosthwaite s->snoop_state--; 334f1241144SPeter Crosthwaite } 335f1241144SPeter Crosthwaite } 336f1241144SPeter Crosthwaite } 337f1241144SPeter Crosthwaite 338f1241144SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint32_t *value, int max) 339f1241144SPeter Crosthwaite { 340f1241144SPeter Crosthwaite int i; 341f1241144SPeter Crosthwaite 342f1241144SPeter Crosthwaite *value = 0; 343f1241144SPeter Crosthwaite for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) { 344f1241144SPeter Crosthwaite uint32_t next = fifo8_pop(&s->rx_fifo) & 0xFF; 345f1241144SPeter Crosthwaite *value |= next << 8 * (s->regs[R_CONFIG] & ENDIAN ? 3-i : i); 346f1241144SPeter Crosthwaite } 34794befa45SPeter A. G. Crosthwaite } 34894befa45SPeter A. G. Crosthwaite 349a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 35094befa45SPeter A. G. Crosthwaite unsigned size) 35194befa45SPeter A. G. Crosthwaite { 35294befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 35394befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 35494befa45SPeter A. G. Crosthwaite uint32_t ret; 35594befa45SPeter A. G. Crosthwaite 35694befa45SPeter A. G. Crosthwaite addr >>= 2; 35794befa45SPeter A. G. Crosthwaite switch (addr) { 35894befa45SPeter A. G. Crosthwaite case R_CONFIG: 359*2133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 36094befa45SPeter A. G. Crosthwaite break; 36194befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 36287920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 36387920b44SPeter Crosthwaite s->regs[addr] = 0; 36487920b44SPeter Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 36587920b44SPeter Crosthwaite return ret; 36694befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 36794befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 36894befa45SPeter A. G. Crosthwaite break; 36994befa45SPeter A. G. Crosthwaite case R_EN: 37094befa45SPeter A. G. Crosthwaite mask = 0x1; 37194befa45SPeter A. G. Crosthwaite break; 37294befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 37394befa45SPeter A. G. Crosthwaite mask = 0xFF; 37494befa45SPeter A. G. Crosthwaite break; 37594befa45SPeter A. G. Crosthwaite case R_MOD_ID: 37694befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 37794befa45SPeter A. G. Crosthwaite break; 37894befa45SPeter A. G. Crosthwaite case R_INTR_EN: 37994befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 38094befa45SPeter A. G. Crosthwaite case R_TX_DATA: 38194befa45SPeter A. G. Crosthwaite mask = 0; 38294befa45SPeter A. G. Crosthwaite break; 38394befa45SPeter A. G. Crosthwaite case R_RX_DATA: 384f1241144SPeter Crosthwaite rx_data_bytes(s, &ret, s->num_txrx_bytes); 38594befa45SPeter A. G. Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 38694befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 38794befa45SPeter A. G. Crosthwaite return ret; 38894befa45SPeter A. G. Crosthwaite } 38994befa45SPeter A. G. Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, s->regs[addr] & mask); 39094befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 39194befa45SPeter A. G. Crosthwaite 39294befa45SPeter A. G. Crosthwaite } 39394befa45SPeter A. G. Crosthwaite 394f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num) 395f1241144SPeter Crosthwaite { 396f1241144SPeter Crosthwaite int i; 397f1241144SPeter Crosthwaite for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) { 398f1241144SPeter Crosthwaite if (s->regs[R_CONFIG] & ENDIAN) { 399f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24)); 400f1241144SPeter Crosthwaite value <<= 8; 401f1241144SPeter Crosthwaite } else { 402f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)value); 403f1241144SPeter Crosthwaite value >>= 8; 404f1241144SPeter Crosthwaite } 405f1241144SPeter Crosthwaite } 406f1241144SPeter Crosthwaite } 407f1241144SPeter Crosthwaite 408a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 40994befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 41094befa45SPeter A. G. Crosthwaite { 41194befa45SPeter A. G. Crosthwaite int mask = ~0; 41294befa45SPeter A. G. Crosthwaite int man_start_com = 0; 41394befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 41494befa45SPeter A. G. Crosthwaite 41594befa45SPeter A. G. Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 41694befa45SPeter A. G. Crosthwaite addr >>= 2; 41794befa45SPeter A. G. Crosthwaite switch (addr) { 41894befa45SPeter A. G. Crosthwaite case R_CONFIG: 419*2133a5f6SPeter Crosthwaite mask = ~(R_CONFIG_RSVD | MAN_START_COM); 42094befa45SPeter A. G. Crosthwaite if (value & MAN_START_COM) { 42194befa45SPeter A. G. Crosthwaite man_start_com = 1; 42294befa45SPeter A. G. Crosthwaite } 42394befa45SPeter A. G. Crosthwaite break; 42494befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 42594befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 42694befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 42794befa45SPeter A. G. Crosthwaite goto no_reg_update; 42894befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 42994befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 43094befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 43194befa45SPeter A. G. Crosthwaite goto no_reg_update; 43294befa45SPeter A. G. Crosthwaite case R_INTR_EN: 43394befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 43494befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 43594befa45SPeter A. G. Crosthwaite goto no_reg_update; 43694befa45SPeter A. G. Crosthwaite case R_EN: 43794befa45SPeter A. G. Crosthwaite mask = 0x1; 43894befa45SPeter A. G. Crosthwaite break; 43994befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 44094befa45SPeter A. G. Crosthwaite mask = 0xFF; 44194befa45SPeter A. G. Crosthwaite break; 44294befa45SPeter A. G. Crosthwaite case R_RX_DATA: 44394befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 44494befa45SPeter A. G. Crosthwaite case R_MOD_ID: 44594befa45SPeter A. G. Crosthwaite mask = 0; 44694befa45SPeter A. G. Crosthwaite break; 44794befa45SPeter A. G. Crosthwaite case R_TX_DATA: 448f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes); 449f1241144SPeter Crosthwaite goto no_reg_update; 450f1241144SPeter Crosthwaite case R_TXD1: 451f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 1); 452f1241144SPeter Crosthwaite goto no_reg_update; 453f1241144SPeter Crosthwaite case R_TXD2: 454f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 2); 455f1241144SPeter Crosthwaite goto no_reg_update; 456f1241144SPeter Crosthwaite case R_TXD3: 457f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 3); 45894befa45SPeter A. G. Crosthwaite goto no_reg_update; 45994befa45SPeter A. G. Crosthwaite } 46094befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 46194befa45SPeter A. G. Crosthwaite no_reg_update: 462c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 463e100f3beSPeter Crosthwaite if ((man_start_com && s->regs[R_CONFIG] & MAN_START_EN) || 464e100f3beSPeter Crosthwaite (fifo8_is_empty(&s->tx_fifo) && s->regs[R_CONFIG] & MAN_START_EN)) { 46594befa45SPeter A. G. Crosthwaite xilinx_spips_flush_txfifo(s); 46694befa45SPeter A. G. Crosthwaite } 46794befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 468c4f08ffeSPeter Crosthwaite xilinx_spips_update_ixr(s); 46994befa45SPeter A. G. Crosthwaite } 47094befa45SPeter A. G. Crosthwaite 47194befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 47294befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 47394befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 47494befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 47594befa45SPeter A. G. Crosthwaite }; 47694befa45SPeter A. G. Crosthwaite 477b5cd9143SPeter Crosthwaite static void xilinx_qspips_write(void *opaque, hwaddr addr, 478b5cd9143SPeter Crosthwaite uint64_t value, unsigned size) 479b5cd9143SPeter Crosthwaite { 480b5cd9143SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(opaque); 481b5cd9143SPeter Crosthwaite 482b5cd9143SPeter Crosthwaite xilinx_spips_write(opaque, addr, value, size); 483b5cd9143SPeter Crosthwaite addr >>= 2; 484b5cd9143SPeter Crosthwaite 485b5cd9143SPeter Crosthwaite if (addr == R_LQSPI_CFG) { 486b5cd9143SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 487b5cd9143SPeter Crosthwaite } 488b5cd9143SPeter Crosthwaite } 489b5cd9143SPeter Crosthwaite 490b5cd9143SPeter Crosthwaite static const MemoryRegionOps qspips_ops = { 491b5cd9143SPeter Crosthwaite .read = xilinx_spips_read, 492b5cd9143SPeter Crosthwaite .write = xilinx_qspips_write, 493b5cd9143SPeter Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 494b5cd9143SPeter Crosthwaite }; 495b5cd9143SPeter Crosthwaite 496f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 497f1241144SPeter Crosthwaite 498f1241144SPeter Crosthwaite static uint64_t 499f1241144SPeter Crosthwaite lqspi_read(void *opaque, hwaddr addr, unsigned int size) 500f1241144SPeter Crosthwaite { 501f1241144SPeter Crosthwaite int i; 5026b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 503f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 504abef5fa6SPeter Crosthwaite uint32_t ret; 505f1241144SPeter Crosthwaite 5066b91f015SPeter Crosthwaite if (addr >= q->lqspi_cached_addr && 5076b91f015SPeter Crosthwaite addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 508abef5fa6SPeter Crosthwaite ret = q->lqspi_buf[(addr - q->lqspi_cached_addr) >> 2]; 509abef5fa6SPeter Crosthwaite DB_PRINT("addr: %08x, data: %08x\n", (unsigned)addr, (unsigned)ret); 510abef5fa6SPeter Crosthwaite return ret; 511f1241144SPeter Crosthwaite } else { 512f1241144SPeter Crosthwaite int flash_addr = (addr / num_effective_busses(s)); 513f1241144SPeter Crosthwaite int slave = flash_addr >> LQSPI_ADDRESS_BITS; 514f1241144SPeter Crosthwaite int cache_entry = 0; 51515408b42SPeter Crosthwaite uint32_t u_page_save = s->regs[R_LQSPI_STS] & ~LQSPI_CFG_U_PAGE; 51615408b42SPeter Crosthwaite 51715408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 51815408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= slave ? LQSPI_CFG_U_PAGE : 0; 519f1241144SPeter Crosthwaite 520f1241144SPeter Crosthwaite DB_PRINT("config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 521f1241144SPeter Crosthwaite 522f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 523f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 524f1241144SPeter Crosthwaite 525f1241144SPeter Crosthwaite /* instruction */ 526f1241144SPeter Crosthwaite DB_PRINT("pushing read instruction: %02x\n", 527f1241144SPeter Crosthwaite (uint8_t)(s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE)); 528f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 529f1241144SPeter Crosthwaite /* read address */ 530f1241144SPeter Crosthwaite DB_PRINT("pushing read address %06x\n", flash_addr); 531f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 532f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 533f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 534f1241144SPeter Crosthwaite /* mode bits */ 535f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 536f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 537f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 538f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 539f1241144SPeter Crosthwaite } 540f1241144SPeter Crosthwaite /* dummy bytes */ 541f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 542f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 543f1241144SPeter Crosthwaite DB_PRINT("pushing dummy byte\n"); 544f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 545f1241144SPeter Crosthwaite } 546c4f08ffeSPeter Crosthwaite xilinx_spips_update_cs_lines(s); 547f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 548f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 549f1241144SPeter Crosthwaite 550f1241144SPeter Crosthwaite DB_PRINT("starting QSPI data read\n"); 551f1241144SPeter Crosthwaite 552f1241144SPeter Crosthwaite for (i = 0; i < LQSPI_CACHE_SIZE / 4; ++i) { 553f1241144SPeter Crosthwaite tx_data_bytes(s, 0, 4); 554f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 5556b91f015SPeter Crosthwaite rx_data_bytes(s, &q->lqspi_buf[cache_entry], 4); 556f1241144SPeter Crosthwaite cache_entry++; 557f1241144SPeter Crosthwaite } 558f1241144SPeter Crosthwaite 55915408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] &= ~LQSPI_CFG_U_PAGE; 56015408b42SPeter Crosthwaite s->regs[R_LQSPI_STS] |= u_page_save; 561f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 562f1241144SPeter Crosthwaite 5636b91f015SPeter Crosthwaite q->lqspi_cached_addr = addr; 564f1241144SPeter Crosthwaite return lqspi_read(opaque, addr, size); 565f1241144SPeter Crosthwaite } 566f1241144SPeter Crosthwaite } 567f1241144SPeter Crosthwaite 568f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 569f1241144SPeter Crosthwaite .read = lqspi_read, 570f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 571f1241144SPeter Crosthwaite .valid = { 572f1241144SPeter Crosthwaite .min_access_size = 4, 573f1241144SPeter Crosthwaite .max_access_size = 4 574f1241144SPeter Crosthwaite } 575f1241144SPeter Crosthwaite }; 576f1241144SPeter Crosthwaite 577f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 57894befa45SPeter A. G. Crosthwaite { 579f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 580f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 58110e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 58294befa45SPeter A. G. Crosthwaite int i; 58394befa45SPeter A. G. Crosthwaite 5846b91f015SPeter Crosthwaite DB_PRINT("realized spips\n"); 58594befa45SPeter A. G. Crosthwaite 586f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 587f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 588f1241144SPeter Crosthwaite char bus_name[16]; 589f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 590f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 591f1241144SPeter Crosthwaite } 592b4ae3cfaSPeter Crosthwaite 5932790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 594f1241144SPeter Crosthwaite ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[0]); 595f1241144SPeter Crosthwaite ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[1]); 596f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 597f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 598f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 59994befa45SPeter A. G. Crosthwaite } 60094befa45SPeter A. G. Crosthwaite 601b5cd9143SPeter Crosthwaite memory_region_init_io(&s->iomem, xsc->reg_ops, s, "spi", R_MAX*4); 602f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 60394befa45SPeter A. G. Crosthwaite 6046b91f015SPeter Crosthwaite s->irqline = -1; 6056b91f015SPeter Crosthwaite 60610e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 60710e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 6086b91f015SPeter Crosthwaite } 6096b91f015SPeter Crosthwaite 6106b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 6116b91f015SPeter Crosthwaite { 6126b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 6136b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 6146b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 6156b91f015SPeter Crosthwaite 6166b91f015SPeter Crosthwaite DB_PRINT("realized qspips\n"); 6176b91f015SPeter Crosthwaite 6186b91f015SPeter Crosthwaite s->num_busses = 2; 6196b91f015SPeter Crosthwaite s->num_cs = 2; 6206b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 6216b91f015SPeter Crosthwaite 6226b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 623f1241144SPeter Crosthwaite memory_region_init_io(&s->mmlqspi, &lqspi_ops, s, "lqspi", 624f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 625f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 626f1241144SPeter Crosthwaite 6276b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 62894befa45SPeter A. G. Crosthwaite } 62994befa45SPeter A. G. Crosthwaite 63094befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 63194befa45SPeter A. G. Crosthwaite { 63294befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 63394befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 63494befa45SPeter A. G. Crosthwaite return 0; 63594befa45SPeter A. G. Crosthwaite } 63694befa45SPeter A. G. Crosthwaite 63794befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 63894befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 639f1241144SPeter Crosthwaite .version_id = 2, 640f1241144SPeter Crosthwaite .minimum_version_id = 2, 641f1241144SPeter Crosthwaite .minimum_version_id_old = 2, 64294befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 64394befa45SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 64494befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 64594befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 64694befa45SPeter A. G. Crosthwaite VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, R_MAX), 647f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 64894befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 64994befa45SPeter A. G. Crosthwaite } 65094befa45SPeter A. G. Crosthwaite }; 65194befa45SPeter A. G. Crosthwaite 652f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = { 653f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 654f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 655f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 656f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 657f1241144SPeter Crosthwaite }; 6586b91f015SPeter Crosthwaite 6596b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 6606b91f015SPeter Crosthwaite { 6616b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 66210e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 6636b91f015SPeter Crosthwaite 6646b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 665b5cd9143SPeter Crosthwaite xsc->reg_ops = &qspips_ops; 66610e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 66710e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 6686b91f015SPeter Crosthwaite } 6696b91f015SPeter Crosthwaite 67094befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 67194befa45SPeter A. G. Crosthwaite { 67294befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 67310e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 67494befa45SPeter A. G. Crosthwaite 675f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 67694befa45SPeter A. G. Crosthwaite dc->reset = xilinx_spips_reset; 677f1241144SPeter Crosthwaite dc->props = xilinx_spips_properties; 67894befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 67910e60b35SPeter Crosthwaite 680b5cd9143SPeter Crosthwaite xsc->reg_ops = &spips_ops; 68110e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 68210e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 68394befa45SPeter A. G. Crosthwaite } 68494befa45SPeter A. G. Crosthwaite 68594befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 686f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 68794befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 68894befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 68994befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 69010e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 69194befa45SPeter A. G. Crosthwaite }; 69294befa45SPeter A. G. Crosthwaite 6936b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 6946b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 6956b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 6966b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 6976b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 6986b91f015SPeter Crosthwaite }; 6996b91f015SPeter Crosthwaite 70094befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 70194befa45SPeter A. G. Crosthwaite { 70294befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 7036b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 70494befa45SPeter A. G. Crosthwaite } 70594befa45SPeter A. G. Crosthwaite 70694befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 707