194befa45SPeter A. G. Crosthwaite /* 294befa45SPeter A. G. Crosthwaite * QEMU model of the Xilinx Zynq SPI controller 394befa45SPeter A. G. Crosthwaite * 494befa45SPeter A. G. Crosthwaite * Copyright (c) 2012 Peter A. G. Crosthwaite 594befa45SPeter A. G. Crosthwaite * 694befa45SPeter A. G. Crosthwaite * Permission is hereby granted, free of charge, to any person obtaining a copy 794befa45SPeter A. G. Crosthwaite * of this software and associated documentation files (the "Software"), to deal 894befa45SPeter A. G. Crosthwaite * in the Software without restriction, including without limitation the rights 994befa45SPeter A. G. Crosthwaite * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1094befa45SPeter A. G. Crosthwaite * copies of the Software, and to permit persons to whom the Software is 1194befa45SPeter A. G. Crosthwaite * furnished to do so, subject to the following conditions: 1294befa45SPeter A. G. Crosthwaite * 1394befa45SPeter A. G. Crosthwaite * The above copyright notice and this permission notice shall be included in 1494befa45SPeter A. G. Crosthwaite * all copies or substantial portions of the Software. 1594befa45SPeter A. G. Crosthwaite * 1694befa45SPeter A. G. Crosthwaite * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1794befa45SPeter A. G. Crosthwaite * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1894befa45SPeter A. G. Crosthwaite * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1994befa45SPeter A. G. Crosthwaite * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2094befa45SPeter A. G. Crosthwaite * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2194befa45SPeter A. G. Crosthwaite * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2294befa45SPeter A. G. Crosthwaite * THE SOFTWARE. 2394befa45SPeter A. G. Crosthwaite */ 2494befa45SPeter A. G. Crosthwaite 2583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 269c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 2783c9f4caSPaolo Bonzini #include "hw/ptimer.h" 281de7afc9SPaolo Bonzini #include "qemu/log.h" 29fd7f0d66SPaolo Bonzini #include "qemu/fifo8.h" 3083c9f4caSPaolo Bonzini #include "hw/ssi.h" 311de7afc9SPaolo Bonzini #include "qemu/bitops.h" 3294befa45SPeter A. G. Crosthwaite 3394befa45SPeter A. G. Crosthwaite #ifdef XILINX_SPIPS_ERR_DEBUG 3494befa45SPeter A. G. Crosthwaite #define DB_PRINT(...) do { \ 3594befa45SPeter A. G. Crosthwaite fprintf(stderr, ": %s: ", __func__); \ 3694befa45SPeter A. G. Crosthwaite fprintf(stderr, ## __VA_ARGS__); \ 3794befa45SPeter A. G. Crosthwaite } while (0); 3894befa45SPeter A. G. Crosthwaite #else 3994befa45SPeter A. G. Crosthwaite #define DB_PRINT(...) 4094befa45SPeter A. G. Crosthwaite #endif 4194befa45SPeter A. G. Crosthwaite 4294befa45SPeter A. G. Crosthwaite /* config register */ 4394befa45SPeter A. G. Crosthwaite #define R_CONFIG (0x00 / 4) 44f1241144SPeter Crosthwaite #define IFMODE (1 << 31) 45f1241144SPeter Crosthwaite #define ENDIAN (1 << 26) 4694befa45SPeter A. G. Crosthwaite #define MODEFAIL_GEN_EN (1 << 17) 4794befa45SPeter A. G. Crosthwaite #define MAN_START_COM (1 << 16) 4894befa45SPeter A. G. Crosthwaite #define MAN_START_EN (1 << 15) 4994befa45SPeter A. G. Crosthwaite #define MANUAL_CS (1 << 14) 5094befa45SPeter A. G. Crosthwaite #define CS (0xF << 10) 5194befa45SPeter A. G. Crosthwaite #define CS_SHIFT (10) 5294befa45SPeter A. G. Crosthwaite #define PERI_SEL (1 << 9) 5394befa45SPeter A. G. Crosthwaite #define REF_CLK (1 << 8) 5494befa45SPeter A. G. Crosthwaite #define FIFO_WIDTH (3 << 6) 5594befa45SPeter A. G. Crosthwaite #define BAUD_RATE_DIV (7 << 3) 5694befa45SPeter A. G. Crosthwaite #define CLK_PH (1 << 2) 5794befa45SPeter A. G. Crosthwaite #define CLK_POL (1 << 1) 5894befa45SPeter A. G. Crosthwaite #define MODE_SEL (1 << 0) 5994befa45SPeter A. G. Crosthwaite 6094befa45SPeter A. G. Crosthwaite /* interrupt mechanism */ 6194befa45SPeter A. G. Crosthwaite #define R_INTR_STATUS (0x04 / 4) 6294befa45SPeter A. G. Crosthwaite #define R_INTR_EN (0x08 / 4) 6394befa45SPeter A. G. Crosthwaite #define R_INTR_DIS (0x0C / 4) 6494befa45SPeter A. G. Crosthwaite #define R_INTR_MASK (0x10 / 4) 6594befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_UNDERFLOW (1 << 6) 6694befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_FULL (1 << 5) 6794befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_NOT_EMPTY (1 << 4) 6894befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_FULL (1 << 3) 6994befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_NOT_FULL (1 << 2) 7094befa45SPeter A. G. Crosthwaite #define IXR_TX_FIFO_MODE_FAIL (1 << 1) 7194befa45SPeter A. G. Crosthwaite #define IXR_RX_FIFO_OVERFLOW (1 << 0) 7294befa45SPeter A. G. Crosthwaite #define IXR_ALL ((IXR_TX_FIFO_UNDERFLOW<<1)-1) 7394befa45SPeter A. G. Crosthwaite 7494befa45SPeter A. G. Crosthwaite #define R_EN (0x14 / 4) 7594befa45SPeter A. G. Crosthwaite #define R_DELAY (0x18 / 4) 7694befa45SPeter A. G. Crosthwaite #define R_TX_DATA (0x1C / 4) 7794befa45SPeter A. G. Crosthwaite #define R_RX_DATA (0x20 / 4) 7894befa45SPeter A. G. Crosthwaite #define R_SLAVE_IDLE_COUNT (0x24 / 4) 7994befa45SPeter A. G. Crosthwaite #define R_TX_THRES (0x28 / 4) 8094befa45SPeter A. G. Crosthwaite #define R_RX_THRES (0x2C / 4) 81f1241144SPeter Crosthwaite #define R_TXD1 (0x80 / 4) 82f1241144SPeter Crosthwaite #define R_TXD2 (0x84 / 4) 83f1241144SPeter Crosthwaite #define R_TXD3 (0x88 / 4) 84f1241144SPeter Crosthwaite 85f1241144SPeter Crosthwaite #define R_LQSPI_CFG (0xa0 / 4) 86f1241144SPeter Crosthwaite #define R_LQSPI_CFG_RESET 0x03A002EB 87f1241144SPeter Crosthwaite #define LQSPI_CFG_LQ_MODE (1 << 31) 88f1241144SPeter Crosthwaite #define LQSPI_CFG_TWO_MEM (1 << 30) 89f1241144SPeter Crosthwaite #define LQSPI_CFG_SEP_BUS (1 << 30) 90f1241144SPeter Crosthwaite #define LQSPI_CFG_U_PAGE (1 << 28) 91f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_EN (1 << 25) 92f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_WIDTH 8 93f1241144SPeter Crosthwaite #define LQSPI_CFG_MODE_SHIFT 16 94f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_WIDTH 3 95f1241144SPeter Crosthwaite #define LQSPI_CFG_DUMMY_SHIFT 8 96f1241144SPeter Crosthwaite #define LQSPI_CFG_INST_CODE 0xFF 97f1241144SPeter Crosthwaite 98f1241144SPeter Crosthwaite #define R_LQSPI_STS (0xA4 / 4) 99f1241144SPeter Crosthwaite #define LQSPI_STS_WR_RECVD (1 << 1) 100f1241144SPeter Crosthwaite 10194befa45SPeter A. G. Crosthwaite #define R_MOD_ID (0xFC / 4) 10294befa45SPeter A. G. Crosthwaite 10394befa45SPeter A. G. Crosthwaite #define R_MAX (R_MOD_ID+1) 10494befa45SPeter A. G. Crosthwaite 10594befa45SPeter A. G. Crosthwaite /* size of TXRX FIFOs */ 10694befa45SPeter A. G. Crosthwaite #define RXFF_A 32 10794befa45SPeter A. G. Crosthwaite #define TXFF_A 32 10894befa45SPeter A. G. Crosthwaite 109*10e60b35SPeter Crosthwaite #define RXFF_A_Q (64 * 4) 110*10e60b35SPeter Crosthwaite #define TXFF_A_Q (64 * 4) 111*10e60b35SPeter Crosthwaite 112f1241144SPeter Crosthwaite /* 16MB per linear region */ 113f1241144SPeter Crosthwaite #define LQSPI_ADDRESS_BITS 24 114f1241144SPeter Crosthwaite /* Bite off 4k chunks at a time */ 115f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 116f1241144SPeter Crosthwaite 117f1241144SPeter Crosthwaite #define SNOOP_CHECKING 0xFF 118f1241144SPeter Crosthwaite #define SNOOP_NONE 0xFE 119f1241144SPeter Crosthwaite #define SNOOP_STRIPING 0 120f1241144SPeter Crosthwaite 12108a9635bSNathan Rossi typedef enum { 12208a9635bSNathan Rossi READ = 0x3, 12308a9635bSNathan Rossi FAST_READ = 0xb, 12408a9635bSNathan Rossi DOR = 0x3b, 12508a9635bSNathan Rossi QOR = 0x6b, 12608a9635bSNathan Rossi DIOR = 0xbb, 12708a9635bSNathan Rossi QIOR = 0xeb, 12808a9635bSNathan Rossi 12908a9635bSNathan Rossi PP = 0x2, 13008a9635bSNathan Rossi DPP = 0xa2, 13108a9635bSNathan Rossi QPP = 0x32, 13208a9635bSNathan Rossi } FlashCMD; 13308a9635bSNathan Rossi 13494befa45SPeter A. G. Crosthwaite typedef struct { 1356b91f015SPeter Crosthwaite SysBusDevice parent_obj; 1366b91f015SPeter Crosthwaite 13794befa45SPeter A. G. Crosthwaite MemoryRegion iomem; 138f1241144SPeter Crosthwaite MemoryRegion mmlqspi; 139f1241144SPeter Crosthwaite 14094befa45SPeter A. G. Crosthwaite qemu_irq irq; 14194befa45SPeter A. G. Crosthwaite int irqline; 14294befa45SPeter A. G. Crosthwaite 143f1241144SPeter Crosthwaite uint8_t num_cs; 144f1241144SPeter Crosthwaite uint8_t num_busses; 145f1241144SPeter Crosthwaite 146f1241144SPeter Crosthwaite uint8_t snoop_state; 147f1241144SPeter Crosthwaite qemu_irq *cs_lines; 148f1241144SPeter Crosthwaite SSIBus **spi; 14994befa45SPeter A. G. Crosthwaite 15094befa45SPeter A. G. Crosthwaite Fifo8 rx_fifo; 15194befa45SPeter A. G. Crosthwaite Fifo8 tx_fifo; 15294befa45SPeter A. G. Crosthwaite 153f1241144SPeter Crosthwaite uint8_t num_txrx_bytes; 154f1241144SPeter Crosthwaite 15594befa45SPeter A. G. Crosthwaite uint32_t regs[R_MAX]; 1566b91f015SPeter Crosthwaite } XilinxSPIPS; 1576b91f015SPeter Crosthwaite 1586b91f015SPeter Crosthwaite typedef struct { 1596b91f015SPeter Crosthwaite XilinxSPIPS parent_obj; 160f1241144SPeter Crosthwaite 161f1241144SPeter Crosthwaite uint32_t lqspi_buf[LQSPI_CACHE_SIZE]; 162f1241144SPeter Crosthwaite hwaddr lqspi_cached_addr; 1636b91f015SPeter Crosthwaite } XilinxQSPIPS; 16494befa45SPeter A. G. Crosthwaite 165*10e60b35SPeter Crosthwaite typedef struct XilinxSPIPSClass { 166*10e60b35SPeter Crosthwaite SysBusDeviceClass parent_class; 167*10e60b35SPeter Crosthwaite 168*10e60b35SPeter Crosthwaite uint32_t rx_fifo_size; 169*10e60b35SPeter Crosthwaite uint32_t tx_fifo_size; 170*10e60b35SPeter Crosthwaite } XilinxSPIPSClass; 1716b91f015SPeter Crosthwaite 1726b91f015SPeter Crosthwaite #define TYPE_XILINX_SPIPS "xlnx.ps7-spi" 1736b91f015SPeter Crosthwaite #define TYPE_XILINX_QSPIPS "xlnx.ps7-qspi" 174f8b9fe24SPeter Crosthwaite 175f8b9fe24SPeter Crosthwaite #define XILINX_SPIPS(obj) \ 176f8b9fe24SPeter Crosthwaite OBJECT_CHECK(XilinxSPIPS, (obj), TYPE_XILINX_SPIPS) 177*10e60b35SPeter Crosthwaite #define XILINX_SPIPS_CLASS(klass) \ 178*10e60b35SPeter Crosthwaite OBJECT_CLASS_CHECK(XilinxSPIPSClass, (klass), TYPE_XILINX_SPIPS) 179*10e60b35SPeter Crosthwaite #define XILINX_SPIPS_GET_CLASS(obj) \ 180*10e60b35SPeter Crosthwaite OBJECT_GET_CLASS(XilinxSPIPSClass, (obj), TYPE_XILINX_SPIPS) 181*10e60b35SPeter Crosthwaite 1826b91f015SPeter Crosthwaite #define XILINX_QSPIPS(obj) \ 1836b91f015SPeter Crosthwaite OBJECT_CHECK(XilinxQSPIPS, (obj), TYPE_XILINX_QSPIPS) 184f8b9fe24SPeter Crosthwaite 185f1241144SPeter Crosthwaite static inline int num_effective_busses(XilinxSPIPS *s) 186f1241144SPeter Crosthwaite { 187e0891bd8SNathan Rossi return (s->regs[R_LQSPI_CFG] & LQSPI_CFG_SEP_BUS && 188e0891bd8SNathan Rossi s->regs[R_LQSPI_CFG] & LQSPI_CFG_TWO_MEM) ? s->num_busses : 1; 189f1241144SPeter Crosthwaite } 190f1241144SPeter Crosthwaite 19194befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_cs_lines(XilinxSPIPS *s) 19294befa45SPeter A. G. Crosthwaite { 193f1241144SPeter Crosthwaite int i, j; 19494befa45SPeter A. G. Crosthwaite bool found = false; 19594befa45SPeter A. G. Crosthwaite int field = s->regs[R_CONFIG] >> CS_SHIFT; 19694befa45SPeter A. G. Crosthwaite 197f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs; i++) { 198f1241144SPeter Crosthwaite for (j = 0; j < num_effective_busses(s); j++) { 199f1241144SPeter Crosthwaite int upage = !!(s->regs[R_LQSPI_STS] & LQSPI_CFG_U_PAGE); 200f1241144SPeter Crosthwaite int cs_to_set = (j * s->num_cs + i + upage) % 201f1241144SPeter Crosthwaite (s->num_cs * s->num_busses); 202f1241144SPeter Crosthwaite 20394befa45SPeter A. G. Crosthwaite if (~field & (1 << i) && !found) { 20494befa45SPeter A. G. Crosthwaite DB_PRINT("selecting slave %d\n", i); 205f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 0); 20694befa45SPeter A. G. Crosthwaite } else { 207f1241144SPeter Crosthwaite qemu_set_irq(s->cs_lines[cs_to_set], 1); 20894befa45SPeter A. G. Crosthwaite } 20994befa45SPeter A. G. Crosthwaite } 210f1241144SPeter Crosthwaite if (~field & (1 << i)) { 211f1241144SPeter Crosthwaite found = true; 212f1241144SPeter Crosthwaite } 213f1241144SPeter Crosthwaite } 214f1241144SPeter Crosthwaite if (!found) { 215f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 216f1241144SPeter Crosthwaite } 21794befa45SPeter A. G. Crosthwaite } 21894befa45SPeter A. G. Crosthwaite 21994befa45SPeter A. G. Crosthwaite static void xilinx_spips_update_ixr(XilinxSPIPS *s) 22094befa45SPeter A. G. Crosthwaite { 2213ea728d0SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE) { 2223ea728d0SPeter Crosthwaite return; 2233ea728d0SPeter Crosthwaite } 22494befa45SPeter A. G. Crosthwaite /* These are set/cleared as they occur */ 22594befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= (IXR_TX_FIFO_UNDERFLOW | IXR_RX_FIFO_OVERFLOW | 22694befa45SPeter A. G. Crosthwaite IXR_TX_FIFO_MODE_FAIL); 22794befa45SPeter A. G. Crosthwaite /* these are pure functions of fifo state, set them here */ 22894befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= 22994befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->rx_fifo) ? IXR_RX_FIFO_FULL : 0) | 23094befa45SPeter A. G. Crosthwaite (s->rx_fifo.num >= s->regs[R_RX_THRES] ? IXR_RX_FIFO_NOT_EMPTY : 0) | 23194befa45SPeter A. G. Crosthwaite (fifo8_is_full(&s->tx_fifo) ? IXR_TX_FIFO_FULL : 0) | 23294befa45SPeter A. G. Crosthwaite (s->tx_fifo.num < s->regs[R_TX_THRES] ? IXR_TX_FIFO_NOT_FULL : 0); 23394befa45SPeter A. G. Crosthwaite /* drive external interrupt pin */ 23494befa45SPeter A. G. Crosthwaite int new_irqline = !!(s->regs[R_INTR_MASK] & s->regs[R_INTR_STATUS] & 23594befa45SPeter A. G. Crosthwaite IXR_ALL); 23694befa45SPeter A. G. Crosthwaite if (new_irqline != s->irqline) { 23794befa45SPeter A. G. Crosthwaite s->irqline = new_irqline; 23894befa45SPeter A. G. Crosthwaite qemu_set_irq(s->irq, s->irqline); 23994befa45SPeter A. G. Crosthwaite } 24094befa45SPeter A. G. Crosthwaite } 24194befa45SPeter A. G. Crosthwaite 24294befa45SPeter A. G. Crosthwaite static void xilinx_spips_reset(DeviceState *d) 24394befa45SPeter A. G. Crosthwaite { 244f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(d); 24594befa45SPeter A. G. Crosthwaite 24694befa45SPeter A. G. Crosthwaite int i; 24794befa45SPeter A. G. Crosthwaite for (i = 0; i < R_MAX; i++) { 24894befa45SPeter A. G. Crosthwaite s->regs[i] = 0; 24994befa45SPeter A. G. Crosthwaite } 25094befa45SPeter A. G. Crosthwaite 25194befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 25294befa45SPeter A. G. Crosthwaite fifo8_reset(&s->rx_fifo); 25394befa45SPeter A. G. Crosthwaite /* non zero resets */ 25494befa45SPeter A. G. Crosthwaite s->regs[R_CONFIG] |= MODEFAIL_GEN_EN; 25594befa45SPeter A. G. Crosthwaite s->regs[R_SLAVE_IDLE_COUNT] = 0xFF; 25694befa45SPeter A. G. Crosthwaite s->regs[R_TX_THRES] = 1; 25794befa45SPeter A. G. Crosthwaite s->regs[R_RX_THRES] = 1; 25894befa45SPeter A. G. Crosthwaite /* FIXME: move magic number definition somewhere sensible */ 25994befa45SPeter A. G. Crosthwaite s->regs[R_MOD_ID] = 0x01090106; 260f1241144SPeter Crosthwaite s->regs[R_LQSPI_CFG] = R_LQSPI_CFG_RESET; 261f1241144SPeter Crosthwaite s->snoop_state = SNOOP_CHECKING; 26294befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 26394befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 26494befa45SPeter A. G. Crosthwaite } 26594befa45SPeter A. G. Crosthwaite 26694befa45SPeter A. G. Crosthwaite static void xilinx_spips_flush_txfifo(XilinxSPIPS *s) 26794befa45SPeter A. G. Crosthwaite { 26894befa45SPeter A. G. Crosthwaite for (;;) { 269f1241144SPeter Crosthwaite int i; 270f1241144SPeter Crosthwaite uint8_t rx; 271f1241144SPeter Crosthwaite uint8_t tx = 0; 27294befa45SPeter A. G. Crosthwaite 273f1241144SPeter Crosthwaite for (i = 0; i < num_effective_busses(s); ++i) { 274f1241144SPeter Crosthwaite if (!i || s->snoop_state == SNOOP_STRIPING) { 27594befa45SPeter A. G. Crosthwaite if (fifo8_is_empty(&s->tx_fifo)) { 2763ea728d0SPeter Crosthwaite if (!(s->regs[R_LQSPI_CFG] & LQSPI_CFG_LQ_MODE)) { 27794befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_TX_FIFO_UNDERFLOW; 2783ea728d0SPeter Crosthwaite } 279f1241144SPeter Crosthwaite xilinx_spips_update_ixr(s); 280f1241144SPeter Crosthwaite return; 28194befa45SPeter A. G. Crosthwaite } else { 282f1241144SPeter Crosthwaite tx = fifo8_pop(&s->tx_fifo); 28394befa45SPeter A. G. Crosthwaite } 284f1241144SPeter Crosthwaite } 285f1241144SPeter Crosthwaite rx = ssi_transfer(s->spi[i], (uint32_t)tx); 286f1241144SPeter Crosthwaite DB_PRINT("tx = %02x rx = %02x\n", tx, rx); 287f1241144SPeter Crosthwaite if (!i || s->snoop_state == SNOOP_STRIPING) { 28894befa45SPeter A. G. Crosthwaite if (fifo8_is_full(&s->rx_fifo)) { 28994befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] |= IXR_RX_FIFO_OVERFLOW; 29094befa45SPeter A. G. Crosthwaite DB_PRINT("rx FIFO overflow"); 29194befa45SPeter A. G. Crosthwaite } else { 292f1241144SPeter Crosthwaite fifo8_push(&s->rx_fifo, (uint8_t)rx); 29394befa45SPeter A. G. Crosthwaite } 29494befa45SPeter A. G. Crosthwaite } 295f1241144SPeter Crosthwaite } 296f1241144SPeter Crosthwaite 297f1241144SPeter Crosthwaite switch (s->snoop_state) { 298f1241144SPeter Crosthwaite case (SNOOP_CHECKING): 299f1241144SPeter Crosthwaite switch (tx) { /* new instruction code */ 30008a9635bSNathan Rossi case READ: /* 3 address bytes, no dummy bytes/cycles */ 30108a9635bSNathan Rossi case PP: 30208a9635bSNathan Rossi case DPP: 30308a9635bSNathan Rossi case QPP: 30408a9635bSNathan Rossi s->snoop_state = 3; 30508a9635bSNathan Rossi break; 30608a9635bSNathan Rossi case FAST_READ: /* 3 address bytes, 1 dummy byte */ 30708a9635bSNathan Rossi case DOR: 30808a9635bSNathan Rossi case QOR: 30908a9635bSNathan Rossi case DIOR: /* FIXME: these vary between vendor - set to spansion */ 310f1241144SPeter Crosthwaite s->snoop_state = 4; 311f1241144SPeter Crosthwaite break; 31208a9635bSNathan Rossi case QIOR: /* 3 address bytes, 2 dummy bytes */ 313f1241144SPeter Crosthwaite s->snoop_state = 6; 314f1241144SPeter Crosthwaite break; 315f1241144SPeter Crosthwaite default: 316f1241144SPeter Crosthwaite s->snoop_state = SNOOP_NONE; 317f1241144SPeter Crosthwaite } 318f1241144SPeter Crosthwaite break; 319f1241144SPeter Crosthwaite case (SNOOP_STRIPING): 320f1241144SPeter Crosthwaite case (SNOOP_NONE): 321f1241144SPeter Crosthwaite break; 322f1241144SPeter Crosthwaite default: 323f1241144SPeter Crosthwaite s->snoop_state--; 324f1241144SPeter Crosthwaite } 325f1241144SPeter Crosthwaite } 326f1241144SPeter Crosthwaite } 327f1241144SPeter Crosthwaite 328f1241144SPeter Crosthwaite static inline void rx_data_bytes(XilinxSPIPS *s, uint32_t *value, int max) 329f1241144SPeter Crosthwaite { 330f1241144SPeter Crosthwaite int i; 331f1241144SPeter Crosthwaite 332f1241144SPeter Crosthwaite *value = 0; 333f1241144SPeter Crosthwaite for (i = 0; i < max && !fifo8_is_empty(&s->rx_fifo); ++i) { 334f1241144SPeter Crosthwaite uint32_t next = fifo8_pop(&s->rx_fifo) & 0xFF; 335f1241144SPeter Crosthwaite *value |= next << 8 * (s->regs[R_CONFIG] & ENDIAN ? 3-i : i); 336f1241144SPeter Crosthwaite } 33794befa45SPeter A. G. Crosthwaite } 33894befa45SPeter A. G. Crosthwaite 339a8170e5eSAvi Kivity static uint64_t xilinx_spips_read(void *opaque, hwaddr addr, 34094befa45SPeter A. G. Crosthwaite unsigned size) 34194befa45SPeter A. G. Crosthwaite { 34294befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 34394befa45SPeter A. G. Crosthwaite uint32_t mask = ~0; 34494befa45SPeter A. G. Crosthwaite uint32_t ret; 34594befa45SPeter A. G. Crosthwaite 34694befa45SPeter A. G. Crosthwaite addr >>= 2; 34794befa45SPeter A. G. Crosthwaite switch (addr) { 34894befa45SPeter A. G. Crosthwaite case R_CONFIG: 34994befa45SPeter A. G. Crosthwaite mask = 0x0002FFFF; 35094befa45SPeter A. G. Crosthwaite break; 35194befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 35287920b44SPeter Crosthwaite ret = s->regs[addr] & IXR_ALL; 35387920b44SPeter Crosthwaite s->regs[addr] = 0; 35487920b44SPeter Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 35587920b44SPeter Crosthwaite return ret; 35694befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 35794befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 35894befa45SPeter A. G. Crosthwaite break; 35994befa45SPeter A. G. Crosthwaite case R_EN: 36094befa45SPeter A. G. Crosthwaite mask = 0x1; 36194befa45SPeter A. G. Crosthwaite break; 36294befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 36394befa45SPeter A. G. Crosthwaite mask = 0xFF; 36494befa45SPeter A. G. Crosthwaite break; 36594befa45SPeter A. G. Crosthwaite case R_MOD_ID: 36694befa45SPeter A. G. Crosthwaite mask = 0x01FFFFFF; 36794befa45SPeter A. G. Crosthwaite break; 36894befa45SPeter A. G. Crosthwaite case R_INTR_EN: 36994befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 37094befa45SPeter A. G. Crosthwaite case R_TX_DATA: 37194befa45SPeter A. G. Crosthwaite mask = 0; 37294befa45SPeter A. G. Crosthwaite break; 37394befa45SPeter A. G. Crosthwaite case R_RX_DATA: 374f1241144SPeter Crosthwaite rx_data_bytes(s, &ret, s->num_txrx_bytes); 37594befa45SPeter A. G. Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, ret); 37694befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 37794befa45SPeter A. G. Crosthwaite return ret; 37894befa45SPeter A. G. Crosthwaite } 37994befa45SPeter A. G. Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr * 4, s->regs[addr] & mask); 38094befa45SPeter A. G. Crosthwaite return s->regs[addr] & mask; 38194befa45SPeter A. G. Crosthwaite 38294befa45SPeter A. G. Crosthwaite } 38394befa45SPeter A. G. Crosthwaite 384f1241144SPeter Crosthwaite static inline void tx_data_bytes(XilinxSPIPS *s, uint32_t value, int num) 385f1241144SPeter Crosthwaite { 386f1241144SPeter Crosthwaite int i; 387f1241144SPeter Crosthwaite for (i = 0; i < num && !fifo8_is_full(&s->tx_fifo); ++i) { 388f1241144SPeter Crosthwaite if (s->regs[R_CONFIG] & ENDIAN) { 389f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(value >> 24)); 390f1241144SPeter Crosthwaite value <<= 8; 391f1241144SPeter Crosthwaite } else { 392f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)value); 393f1241144SPeter Crosthwaite value >>= 8; 394f1241144SPeter Crosthwaite } 395f1241144SPeter Crosthwaite } 396f1241144SPeter Crosthwaite } 397f1241144SPeter Crosthwaite 398a8170e5eSAvi Kivity static void xilinx_spips_write(void *opaque, hwaddr addr, 39994befa45SPeter A. G. Crosthwaite uint64_t value, unsigned size) 40094befa45SPeter A. G. Crosthwaite { 40194befa45SPeter A. G. Crosthwaite int mask = ~0; 40294befa45SPeter A. G. Crosthwaite int man_start_com = 0; 40394befa45SPeter A. G. Crosthwaite XilinxSPIPS *s = opaque; 40494befa45SPeter A. G. Crosthwaite 40594befa45SPeter A. G. Crosthwaite DB_PRINT("addr=" TARGET_FMT_plx " = %x\n", addr, (unsigned)value); 40694befa45SPeter A. G. Crosthwaite addr >>= 2; 40794befa45SPeter A. G. Crosthwaite switch (addr) { 40894befa45SPeter A. G. Crosthwaite case R_CONFIG: 40994befa45SPeter A. G. Crosthwaite mask = 0x0002FFFF; 41094befa45SPeter A. G. Crosthwaite if (value & MAN_START_COM) { 41194befa45SPeter A. G. Crosthwaite man_start_com = 1; 41294befa45SPeter A. G. Crosthwaite } 41394befa45SPeter A. G. Crosthwaite break; 41494befa45SPeter A. G. Crosthwaite case R_INTR_STATUS: 41594befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 41694befa45SPeter A. G. Crosthwaite s->regs[R_INTR_STATUS] &= ~(mask & value); 41794befa45SPeter A. G. Crosthwaite goto no_reg_update; 41894befa45SPeter A. G. Crosthwaite case R_INTR_DIS: 41994befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 42094befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] &= ~(mask & value); 42194befa45SPeter A. G. Crosthwaite goto no_reg_update; 42294befa45SPeter A. G. Crosthwaite case R_INTR_EN: 42394befa45SPeter A. G. Crosthwaite mask = IXR_ALL; 42494befa45SPeter A. G. Crosthwaite s->regs[R_INTR_MASK] |= mask & value; 42594befa45SPeter A. G. Crosthwaite goto no_reg_update; 42694befa45SPeter A. G. Crosthwaite case R_EN: 42794befa45SPeter A. G. Crosthwaite mask = 0x1; 42894befa45SPeter A. G. Crosthwaite break; 42994befa45SPeter A. G. Crosthwaite case R_SLAVE_IDLE_COUNT: 43094befa45SPeter A. G. Crosthwaite mask = 0xFF; 43194befa45SPeter A. G. Crosthwaite break; 43294befa45SPeter A. G. Crosthwaite case R_RX_DATA: 43394befa45SPeter A. G. Crosthwaite case R_INTR_MASK: 43494befa45SPeter A. G. Crosthwaite case R_MOD_ID: 43594befa45SPeter A. G. Crosthwaite mask = 0; 43694befa45SPeter A. G. Crosthwaite break; 43794befa45SPeter A. G. Crosthwaite case R_TX_DATA: 438f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, s->num_txrx_bytes); 439f1241144SPeter Crosthwaite goto no_reg_update; 440f1241144SPeter Crosthwaite case R_TXD1: 441f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 1); 442f1241144SPeter Crosthwaite goto no_reg_update; 443f1241144SPeter Crosthwaite case R_TXD2: 444f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 2); 445f1241144SPeter Crosthwaite goto no_reg_update; 446f1241144SPeter Crosthwaite case R_TXD3: 447f1241144SPeter Crosthwaite tx_data_bytes(s, (uint32_t)value, 3); 44894befa45SPeter A. G. Crosthwaite goto no_reg_update; 44994befa45SPeter A. G. Crosthwaite } 45094befa45SPeter A. G. Crosthwaite s->regs[addr] = (s->regs[addr] & ~mask) | (value & mask); 45194befa45SPeter A. G. Crosthwaite no_reg_update: 45294befa45SPeter A. G. Crosthwaite if (man_start_com) { 45394befa45SPeter A. G. Crosthwaite xilinx_spips_flush_txfifo(s); 45494befa45SPeter A. G. Crosthwaite } 45594befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr(s); 45694befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines(s); 45794befa45SPeter A. G. Crosthwaite } 45894befa45SPeter A. G. Crosthwaite 45994befa45SPeter A. G. Crosthwaite static const MemoryRegionOps spips_ops = { 46094befa45SPeter A. G. Crosthwaite .read = xilinx_spips_read, 46194befa45SPeter A. G. Crosthwaite .write = xilinx_spips_write, 46294befa45SPeter A. G. Crosthwaite .endianness = DEVICE_LITTLE_ENDIAN, 46394befa45SPeter A. G. Crosthwaite }; 46494befa45SPeter A. G. Crosthwaite 465f1241144SPeter Crosthwaite #define LQSPI_CACHE_SIZE 1024 466f1241144SPeter Crosthwaite 467f1241144SPeter Crosthwaite static uint64_t 468f1241144SPeter Crosthwaite lqspi_read(void *opaque, hwaddr addr, unsigned int size) 469f1241144SPeter Crosthwaite { 470f1241144SPeter Crosthwaite int i; 4716b91f015SPeter Crosthwaite XilinxQSPIPS *q = opaque; 472f1241144SPeter Crosthwaite XilinxSPIPS *s = opaque; 473abef5fa6SPeter Crosthwaite uint32_t ret; 474f1241144SPeter Crosthwaite 4756b91f015SPeter Crosthwaite if (addr >= q->lqspi_cached_addr && 4766b91f015SPeter Crosthwaite addr <= q->lqspi_cached_addr + LQSPI_CACHE_SIZE - 4) { 477abef5fa6SPeter Crosthwaite ret = q->lqspi_buf[(addr - q->lqspi_cached_addr) >> 2]; 478abef5fa6SPeter Crosthwaite DB_PRINT("addr: %08x, data: %08x\n", (unsigned)addr, (unsigned)ret); 479abef5fa6SPeter Crosthwaite return ret; 480f1241144SPeter Crosthwaite } else { 481f1241144SPeter Crosthwaite int flash_addr = (addr / num_effective_busses(s)); 482f1241144SPeter Crosthwaite int slave = flash_addr >> LQSPI_ADDRESS_BITS; 483f1241144SPeter Crosthwaite int cache_entry = 0; 484f1241144SPeter Crosthwaite 485f1241144SPeter Crosthwaite DB_PRINT("config reg status: %08x\n", s->regs[R_LQSPI_CFG]); 486f1241144SPeter Crosthwaite 487f1241144SPeter Crosthwaite fifo8_reset(&s->tx_fifo); 488f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 489f1241144SPeter Crosthwaite 490f1241144SPeter Crosthwaite s->regs[R_CONFIG] &= ~CS; 491f1241144SPeter Crosthwaite s->regs[R_CONFIG] |= (~(1 << slave) << CS_SHIFT) & CS; 492f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 493f1241144SPeter Crosthwaite 494f1241144SPeter Crosthwaite /* instruction */ 495f1241144SPeter Crosthwaite DB_PRINT("pushing read instruction: %02x\n", 496f1241144SPeter Crosthwaite (uint8_t)(s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE)); 497f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, s->regs[R_LQSPI_CFG] & LQSPI_CFG_INST_CODE); 498f1241144SPeter Crosthwaite /* read address */ 499f1241144SPeter Crosthwaite DB_PRINT("pushing read address %06x\n", flash_addr); 500f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 16)); 501f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)(flash_addr >> 8)); 502f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, (uint8_t)flash_addr); 503f1241144SPeter Crosthwaite /* mode bits */ 504f1241144SPeter Crosthwaite if (s->regs[R_LQSPI_CFG] & LQSPI_CFG_MODE_EN) { 505f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, extract32(s->regs[R_LQSPI_CFG], 506f1241144SPeter Crosthwaite LQSPI_CFG_MODE_SHIFT, 507f1241144SPeter Crosthwaite LQSPI_CFG_MODE_WIDTH)); 508f1241144SPeter Crosthwaite } 509f1241144SPeter Crosthwaite /* dummy bytes */ 510f1241144SPeter Crosthwaite for (i = 0; i < (extract32(s->regs[R_LQSPI_CFG], LQSPI_CFG_DUMMY_SHIFT, 511f1241144SPeter Crosthwaite LQSPI_CFG_DUMMY_WIDTH)); ++i) { 512f1241144SPeter Crosthwaite DB_PRINT("pushing dummy byte\n"); 513f1241144SPeter Crosthwaite fifo8_push(&s->tx_fifo, 0); 514f1241144SPeter Crosthwaite } 515f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 516f1241144SPeter Crosthwaite fifo8_reset(&s->rx_fifo); 517f1241144SPeter Crosthwaite 518f1241144SPeter Crosthwaite DB_PRINT("starting QSPI data read\n"); 519f1241144SPeter Crosthwaite 520f1241144SPeter Crosthwaite for (i = 0; i < LQSPI_CACHE_SIZE / 4; ++i) { 521f1241144SPeter Crosthwaite tx_data_bytes(s, 0, 4); 522f1241144SPeter Crosthwaite xilinx_spips_flush_txfifo(s); 5236b91f015SPeter Crosthwaite rx_data_bytes(s, &q->lqspi_buf[cache_entry], 4); 524f1241144SPeter Crosthwaite cache_entry++; 525f1241144SPeter Crosthwaite } 526f1241144SPeter Crosthwaite 527f1241144SPeter Crosthwaite s->regs[R_CONFIG] |= CS; 528f1241144SPeter Crosthwaite xilinx_spips_update_cs_lines(s); 529f1241144SPeter Crosthwaite 5306b91f015SPeter Crosthwaite q->lqspi_cached_addr = addr; 531f1241144SPeter Crosthwaite return lqspi_read(opaque, addr, size); 532f1241144SPeter Crosthwaite } 533f1241144SPeter Crosthwaite } 534f1241144SPeter Crosthwaite 535f1241144SPeter Crosthwaite static const MemoryRegionOps lqspi_ops = { 536f1241144SPeter Crosthwaite .read = lqspi_read, 537f1241144SPeter Crosthwaite .endianness = DEVICE_NATIVE_ENDIAN, 538f1241144SPeter Crosthwaite .valid = { 539f1241144SPeter Crosthwaite .min_access_size = 4, 540f1241144SPeter Crosthwaite .max_access_size = 4 541f1241144SPeter Crosthwaite } 542f1241144SPeter Crosthwaite }; 543f1241144SPeter Crosthwaite 544f8b9fe24SPeter Crosthwaite static void xilinx_spips_realize(DeviceState *dev, Error **errp) 54594befa45SPeter A. G. Crosthwaite { 546f8b9fe24SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 547f8b9fe24SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 548*10e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_GET_CLASS(s); 54994befa45SPeter A. G. Crosthwaite int i; 55094befa45SPeter A. G. Crosthwaite 5516b91f015SPeter Crosthwaite DB_PRINT("realized spips\n"); 55294befa45SPeter A. G. Crosthwaite 553f1241144SPeter Crosthwaite s->spi = g_new(SSIBus *, s->num_busses); 554f1241144SPeter Crosthwaite for (i = 0; i < s->num_busses; ++i) { 555f1241144SPeter Crosthwaite char bus_name[16]; 556f1241144SPeter Crosthwaite snprintf(bus_name, 16, "spi%d", i); 557f8b9fe24SPeter Crosthwaite s->spi[i] = ssi_create_bus(dev, bus_name); 558f1241144SPeter Crosthwaite } 559b4ae3cfaSPeter Crosthwaite 5602790cd91SPeter Crosthwaite s->cs_lines = g_new0(qemu_irq, s->num_cs * s->num_busses); 561f1241144SPeter Crosthwaite ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[0]); 562f1241144SPeter Crosthwaite ssi_auto_connect_slaves(DEVICE(s), s->cs_lines, s->spi[1]); 563f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->irq); 564f1241144SPeter Crosthwaite for (i = 0; i < s->num_cs * s->num_busses; ++i) { 565f8b9fe24SPeter Crosthwaite sysbus_init_irq(sbd, &s->cs_lines[i]); 56694befa45SPeter A. G. Crosthwaite } 56794befa45SPeter A. G. Crosthwaite 56894befa45SPeter A. G. Crosthwaite memory_region_init_io(&s->iomem, &spips_ops, s, "spi", R_MAX*4); 569f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->iomem); 57094befa45SPeter A. G. Crosthwaite 5716b91f015SPeter Crosthwaite s->irqline = -1; 5726b91f015SPeter Crosthwaite 573*10e60b35SPeter Crosthwaite fifo8_create(&s->rx_fifo, xsc->rx_fifo_size); 574*10e60b35SPeter Crosthwaite fifo8_create(&s->tx_fifo, xsc->tx_fifo_size); 5756b91f015SPeter Crosthwaite } 5766b91f015SPeter Crosthwaite 5776b91f015SPeter Crosthwaite static void xilinx_qspips_realize(DeviceState *dev, Error **errp) 5786b91f015SPeter Crosthwaite { 5796b91f015SPeter Crosthwaite XilinxSPIPS *s = XILINX_SPIPS(dev); 5806b91f015SPeter Crosthwaite XilinxQSPIPS *q = XILINX_QSPIPS(dev); 5816b91f015SPeter Crosthwaite SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 5826b91f015SPeter Crosthwaite 5836b91f015SPeter Crosthwaite DB_PRINT("realized qspips\n"); 5846b91f015SPeter Crosthwaite 5856b91f015SPeter Crosthwaite s->num_busses = 2; 5866b91f015SPeter Crosthwaite s->num_cs = 2; 5876b91f015SPeter Crosthwaite s->num_txrx_bytes = 4; 5886b91f015SPeter Crosthwaite 5896b91f015SPeter Crosthwaite xilinx_spips_realize(dev, errp); 590f1241144SPeter Crosthwaite memory_region_init_io(&s->mmlqspi, &lqspi_ops, s, "lqspi", 591f1241144SPeter Crosthwaite (1 << LQSPI_ADDRESS_BITS) * 2); 592f8b9fe24SPeter Crosthwaite sysbus_init_mmio(sbd, &s->mmlqspi); 593f1241144SPeter Crosthwaite 5946b91f015SPeter Crosthwaite q->lqspi_cached_addr = ~0ULL; 59594befa45SPeter A. G. Crosthwaite } 59694befa45SPeter A. G. Crosthwaite 59794befa45SPeter A. G. Crosthwaite static int xilinx_spips_post_load(void *opaque, int version_id) 59894befa45SPeter A. G. Crosthwaite { 59994befa45SPeter A. G. Crosthwaite xilinx_spips_update_ixr((XilinxSPIPS *)opaque); 60094befa45SPeter A. G. Crosthwaite xilinx_spips_update_cs_lines((XilinxSPIPS *)opaque); 60194befa45SPeter A. G. Crosthwaite return 0; 60294befa45SPeter A. G. Crosthwaite } 60394befa45SPeter A. G. Crosthwaite 60494befa45SPeter A. G. Crosthwaite static const VMStateDescription vmstate_xilinx_spips = { 60594befa45SPeter A. G. Crosthwaite .name = "xilinx_spips", 606f1241144SPeter Crosthwaite .version_id = 2, 607f1241144SPeter Crosthwaite .minimum_version_id = 2, 608f1241144SPeter Crosthwaite .minimum_version_id_old = 2, 60994befa45SPeter A. G. Crosthwaite .post_load = xilinx_spips_post_load, 61094befa45SPeter A. G. Crosthwaite .fields = (VMStateField[]) { 61194befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(tx_fifo, XilinxSPIPS), 61294befa45SPeter A. G. Crosthwaite VMSTATE_FIFO8(rx_fifo, XilinxSPIPS), 61394befa45SPeter A. G. Crosthwaite VMSTATE_UINT32_ARRAY(regs, XilinxSPIPS, R_MAX), 614f1241144SPeter Crosthwaite VMSTATE_UINT8(snoop_state, XilinxSPIPS), 61594befa45SPeter A. G. Crosthwaite VMSTATE_END_OF_LIST() 61694befa45SPeter A. G. Crosthwaite } 61794befa45SPeter A. G. Crosthwaite }; 61894befa45SPeter A. G. Crosthwaite 619f1241144SPeter Crosthwaite static Property xilinx_spips_properties[] = { 620f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-busses", XilinxSPIPS, num_busses, 1), 621f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-ss-bits", XilinxSPIPS, num_cs, 4), 622f1241144SPeter Crosthwaite DEFINE_PROP_UINT8("num-txrx-bytes", XilinxSPIPS, num_txrx_bytes, 1), 623f1241144SPeter Crosthwaite DEFINE_PROP_END_OF_LIST(), 624f1241144SPeter Crosthwaite }; 6256b91f015SPeter Crosthwaite 6266b91f015SPeter Crosthwaite static void xilinx_qspips_class_init(ObjectClass *klass, void * data) 6276b91f015SPeter Crosthwaite { 6286b91f015SPeter Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 629*10e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 6306b91f015SPeter Crosthwaite 6316b91f015SPeter Crosthwaite dc->realize = xilinx_qspips_realize; 632*10e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A_Q; 633*10e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A_Q; 6346b91f015SPeter Crosthwaite } 6356b91f015SPeter Crosthwaite 63694befa45SPeter A. G. Crosthwaite static void xilinx_spips_class_init(ObjectClass *klass, void *data) 63794befa45SPeter A. G. Crosthwaite { 63894befa45SPeter A. G. Crosthwaite DeviceClass *dc = DEVICE_CLASS(klass); 639*10e60b35SPeter Crosthwaite XilinxSPIPSClass *xsc = XILINX_SPIPS_CLASS(klass); 64094befa45SPeter A. G. Crosthwaite 641f8b9fe24SPeter Crosthwaite dc->realize = xilinx_spips_realize; 64294befa45SPeter A. G. Crosthwaite dc->reset = xilinx_spips_reset; 643f1241144SPeter Crosthwaite dc->props = xilinx_spips_properties; 64494befa45SPeter A. G. Crosthwaite dc->vmsd = &vmstate_xilinx_spips; 645*10e60b35SPeter Crosthwaite 646*10e60b35SPeter Crosthwaite xsc->rx_fifo_size = RXFF_A; 647*10e60b35SPeter Crosthwaite xsc->tx_fifo_size = TXFF_A; 64894befa45SPeter A. G. Crosthwaite } 64994befa45SPeter A. G. Crosthwaite 65094befa45SPeter A. G. Crosthwaite static const TypeInfo xilinx_spips_info = { 651f8b9fe24SPeter Crosthwaite .name = TYPE_XILINX_SPIPS, 65294befa45SPeter A. G. Crosthwaite .parent = TYPE_SYS_BUS_DEVICE, 65394befa45SPeter A. G. Crosthwaite .instance_size = sizeof(XilinxSPIPS), 65494befa45SPeter A. G. Crosthwaite .class_init = xilinx_spips_class_init, 655*10e60b35SPeter Crosthwaite .class_size = sizeof(XilinxSPIPSClass), 65694befa45SPeter A. G. Crosthwaite }; 65794befa45SPeter A. G. Crosthwaite 6586b91f015SPeter Crosthwaite static const TypeInfo xilinx_qspips_info = { 6596b91f015SPeter Crosthwaite .name = TYPE_XILINX_QSPIPS, 6606b91f015SPeter Crosthwaite .parent = TYPE_XILINX_SPIPS, 6616b91f015SPeter Crosthwaite .instance_size = sizeof(XilinxQSPIPS), 6626b91f015SPeter Crosthwaite .class_init = xilinx_qspips_class_init, 6636b91f015SPeter Crosthwaite }; 6646b91f015SPeter Crosthwaite 66594befa45SPeter A. G. Crosthwaite static void xilinx_spips_register_types(void) 66694befa45SPeter A. G. Crosthwaite { 66794befa45SPeter A. G. Crosthwaite type_register_static(&xilinx_spips_info); 6686b91f015SPeter Crosthwaite type_register_static(&xilinx_qspips_info); 66994befa45SPeter A. G. Crosthwaite } 67094befa45SPeter A. G. Crosthwaite 67194befa45SPeter A. G. Crosthwaite type_init(xilinx_spips_register_types) 672