xref: /qemu/hw/ssi/stm32f2xx_spi.c (revision 5ae74402d1f3221ed26936c4b9febc7e69ecdc5b)
1*5ae74402SAlistair Francis /*
2*5ae74402SAlistair Francis  * STM32F405 SPI
3*5ae74402SAlistair Francis  *
4*5ae74402SAlistair Francis  * Copyright (c) 2014 Alistair Francis <alistair@alistair23.me>
5*5ae74402SAlistair Francis  *
6*5ae74402SAlistair Francis  * Permission is hereby granted, free of charge, to any person obtaining a copy
7*5ae74402SAlistair Francis  * of this software and associated documentation files (the "Software"), to deal
8*5ae74402SAlistair Francis  * in the Software without restriction, including without limitation the rights
9*5ae74402SAlistair Francis  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10*5ae74402SAlistair Francis  * copies of the Software, and to permit persons to whom the Software is
11*5ae74402SAlistair Francis  * furnished to do so, subject to the following conditions:
12*5ae74402SAlistair Francis  *
13*5ae74402SAlistair Francis  * The above copyright notice and this permission notice shall be included in
14*5ae74402SAlistair Francis  * all copies or substantial portions of the Software.
15*5ae74402SAlistair Francis  *
16*5ae74402SAlistair Francis  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17*5ae74402SAlistair Francis  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18*5ae74402SAlistair Francis  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19*5ae74402SAlistair Francis  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20*5ae74402SAlistair Francis  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21*5ae74402SAlistair Francis  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22*5ae74402SAlistair Francis  * THE SOFTWARE.
23*5ae74402SAlistair Francis  */
24*5ae74402SAlistair Francis 
25*5ae74402SAlistair Francis #include "qemu/osdep.h"
26*5ae74402SAlistair Francis #include "qapi/error.h"
27*5ae74402SAlistair Francis #include "qemu/log.h"
28*5ae74402SAlistair Francis #include "hw/ssi/stm32f2xx_spi.h"
29*5ae74402SAlistair Francis 
30*5ae74402SAlistair Francis #ifndef STM_SPI_ERR_DEBUG
31*5ae74402SAlistair Francis #define STM_SPI_ERR_DEBUG 0
32*5ae74402SAlistair Francis #endif
33*5ae74402SAlistair Francis 
34*5ae74402SAlistair Francis #define DB_PRINT_L(lvl, fmt, args...) do { \
35*5ae74402SAlistair Francis     if (STM_SPI_ERR_DEBUG >= lvl) { \
36*5ae74402SAlistair Francis         qemu_log("%s: " fmt, __func__, ## args); \
37*5ae74402SAlistair Francis     } \
38*5ae74402SAlistair Francis } while (0);
39*5ae74402SAlistair Francis 
40*5ae74402SAlistair Francis #define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args)
41*5ae74402SAlistair Francis 
42*5ae74402SAlistair Francis static void stm32f2xx_spi_reset(DeviceState *dev)
43*5ae74402SAlistair Francis {
44*5ae74402SAlistair Francis     STM32F2XXSPIState *s = STM32F2XX_SPI(dev);
45*5ae74402SAlistair Francis 
46*5ae74402SAlistair Francis     s->spi_cr1 = 0x00000000;
47*5ae74402SAlistair Francis     s->spi_cr2 = 0x00000000;
48*5ae74402SAlistair Francis     s->spi_sr = 0x0000000A;
49*5ae74402SAlistair Francis     s->spi_dr = 0x0000000C;
50*5ae74402SAlistair Francis     s->spi_crcpr = 0x00000007;
51*5ae74402SAlistair Francis     s->spi_rxcrcr = 0x00000000;
52*5ae74402SAlistair Francis     s->spi_txcrcr = 0x00000000;
53*5ae74402SAlistair Francis     s->spi_i2scfgr = 0x00000000;
54*5ae74402SAlistair Francis     s->spi_i2spr = 0x00000002;
55*5ae74402SAlistair Francis }
56*5ae74402SAlistair Francis 
57*5ae74402SAlistair Francis static void stm32f2xx_spi_transfer(STM32F2XXSPIState *s)
58*5ae74402SAlistair Francis {
59*5ae74402SAlistair Francis     DB_PRINT("Data to send: 0x%x\n", s->spi_dr);
60*5ae74402SAlistair Francis 
61*5ae74402SAlistair Francis     s->spi_dr = ssi_transfer(s->ssi, s->spi_dr);
62*5ae74402SAlistair Francis     s->spi_sr |= STM_SPI_SR_RXNE;
63*5ae74402SAlistair Francis 
64*5ae74402SAlistair Francis     DB_PRINT("Data received: 0x%x\n", s->spi_dr);
65*5ae74402SAlistair Francis }
66*5ae74402SAlistair Francis 
67*5ae74402SAlistair Francis static uint64_t stm32f2xx_spi_read(void *opaque, hwaddr addr,
68*5ae74402SAlistair Francis                                      unsigned int size)
69*5ae74402SAlistair Francis {
70*5ae74402SAlistair Francis     STM32F2XXSPIState *s = opaque;
71*5ae74402SAlistair Francis 
72*5ae74402SAlistair Francis     DB_PRINT("Address: 0x%" HWADDR_PRIx "\n", addr);
73*5ae74402SAlistair Francis 
74*5ae74402SAlistair Francis     switch (addr) {
75*5ae74402SAlistair Francis     case STM_SPI_CR1:
76*5ae74402SAlistair Francis         return s->spi_cr1;
77*5ae74402SAlistair Francis     case STM_SPI_CR2:
78*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: Interrupts and DMA are not implemented\n",
79*5ae74402SAlistair Francis                       __func__);
80*5ae74402SAlistair Francis         return s->spi_cr2;
81*5ae74402SAlistair Francis     case STM_SPI_SR:
82*5ae74402SAlistair Francis         return s->spi_sr;
83*5ae74402SAlistair Francis     case STM_SPI_DR:
84*5ae74402SAlistair Francis         stm32f2xx_spi_transfer(s);
85*5ae74402SAlistair Francis         s->spi_sr &= ~STM_SPI_SR_RXNE;
86*5ae74402SAlistair Francis         return s->spi_dr;
87*5ae74402SAlistair Francis     case STM_SPI_CRCPR:
88*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: CRC is not implemented, the registers " \
89*5ae74402SAlistair Francis                       "are included for compatibility\n", __func__);
90*5ae74402SAlistair Francis         return s->spi_crcpr;
91*5ae74402SAlistair Francis     case STM_SPI_RXCRCR:
92*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: CRC is not implemented, the registers " \
93*5ae74402SAlistair Francis                       "are included for compatibility\n", __func__);
94*5ae74402SAlistair Francis         return s->spi_rxcrcr;
95*5ae74402SAlistair Francis     case STM_SPI_TXCRCR:
96*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: CRC is not implemented, the registers " \
97*5ae74402SAlistair Francis                       "are included for compatibility\n", __func__);
98*5ae74402SAlistair Francis         return s->spi_txcrcr;
99*5ae74402SAlistair Francis     case STM_SPI_I2SCFGR:
100*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: I2S is not implemented, the registers " \
101*5ae74402SAlistair Francis                       "are included for compatibility\n", __func__);
102*5ae74402SAlistair Francis         return s->spi_i2scfgr;
103*5ae74402SAlistair Francis     case STM_SPI_I2SPR:
104*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: I2S is not implemented, the registers " \
105*5ae74402SAlistair Francis                       "are included for compatibility\n", __func__);
106*5ae74402SAlistair Francis         return s->spi_i2spr;
107*5ae74402SAlistair Francis     default:
108*5ae74402SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIx "\n",
109*5ae74402SAlistair Francis                       __func__, addr);
110*5ae74402SAlistair Francis     }
111*5ae74402SAlistair Francis 
112*5ae74402SAlistair Francis     return 0;
113*5ae74402SAlistair Francis }
114*5ae74402SAlistair Francis 
115*5ae74402SAlistair Francis static void stm32f2xx_spi_write(void *opaque, hwaddr addr,
116*5ae74402SAlistair Francis                                 uint64_t val64, unsigned int size)
117*5ae74402SAlistair Francis {
118*5ae74402SAlistair Francis     STM32F2XXSPIState *s = opaque;
119*5ae74402SAlistair Francis     uint32_t value = val64;
120*5ae74402SAlistair Francis 
121*5ae74402SAlistair Francis     DB_PRINT("Address: 0x%" HWADDR_PRIx ", Value: 0x%x\n", addr, value);
122*5ae74402SAlistair Francis 
123*5ae74402SAlistair Francis     switch (addr) {
124*5ae74402SAlistair Francis     case STM_SPI_CR1:
125*5ae74402SAlistair Francis         s->spi_cr1 = value;
126*5ae74402SAlistair Francis         return;
127*5ae74402SAlistair Francis     case STM_SPI_CR2:
128*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: " \
129*5ae74402SAlistair Francis                       "Interrupts and DMA are not implemented\n", __func__);
130*5ae74402SAlistair Francis         s->spi_cr2 = value;
131*5ae74402SAlistair Francis         return;
132*5ae74402SAlistair Francis     case STM_SPI_SR:
133*5ae74402SAlistair Francis         /* Read only register, except for clearing the CRCERR bit, which
134*5ae74402SAlistair Francis          * is not supported
135*5ae74402SAlistair Francis          */
136*5ae74402SAlistair Francis         return;
137*5ae74402SAlistair Francis     case STM_SPI_DR:
138*5ae74402SAlistair Francis         s->spi_dr = value;
139*5ae74402SAlistair Francis         stm32f2xx_spi_transfer(s);
140*5ae74402SAlistair Francis         return;
141*5ae74402SAlistair Francis     case STM_SPI_CRCPR:
142*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: CRC is not implemented\n", __func__);
143*5ae74402SAlistair Francis         return;
144*5ae74402SAlistair Francis     case STM_SPI_RXCRCR:
145*5ae74402SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR, "%s: Read only register: " \
146*5ae74402SAlistair Francis                       "0x%" HWADDR_PRIx "\n", __func__, addr);
147*5ae74402SAlistair Francis         return;
148*5ae74402SAlistair Francis     case STM_SPI_TXCRCR:
149*5ae74402SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR, "%s: Read only register: " \
150*5ae74402SAlistair Francis                       "0x%" HWADDR_PRIx "\n", __func__, addr);
151*5ae74402SAlistair Francis         return;
152*5ae74402SAlistair Francis     case STM_SPI_I2SCFGR:
153*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: " \
154*5ae74402SAlistair Francis                       "I2S is not implemented\n", __func__);
155*5ae74402SAlistair Francis         return;
156*5ae74402SAlistair Francis     case STM_SPI_I2SPR:
157*5ae74402SAlistair Francis         qemu_log_mask(LOG_UNIMP, "%s: " \
158*5ae74402SAlistair Francis                       "I2S is not implemented\n", __func__);
159*5ae74402SAlistair Francis         return;
160*5ae74402SAlistair Francis     default:
161*5ae74402SAlistair Francis         qemu_log_mask(LOG_GUEST_ERROR,
162*5ae74402SAlistair Francis                       "%s: Bad offset 0x%" HWADDR_PRIx "\n", __func__, addr);
163*5ae74402SAlistair Francis     }
164*5ae74402SAlistair Francis }
165*5ae74402SAlistair Francis 
166*5ae74402SAlistair Francis static const MemoryRegionOps stm32f2xx_spi_ops = {
167*5ae74402SAlistair Francis     .read = stm32f2xx_spi_read,
168*5ae74402SAlistair Francis     .write = stm32f2xx_spi_write,
169*5ae74402SAlistair Francis     .endianness = DEVICE_NATIVE_ENDIAN,
170*5ae74402SAlistair Francis };
171*5ae74402SAlistair Francis 
172*5ae74402SAlistair Francis static const VMStateDescription vmstate_stm32f2xx_spi = {
173*5ae74402SAlistair Francis     .name = TYPE_STM32F2XX_SPI,
174*5ae74402SAlistair Francis     .version_id = 1,
175*5ae74402SAlistair Francis     .minimum_version_id = 1,
176*5ae74402SAlistair Francis     .fields = (VMStateField[]) {
177*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_cr1, STM32F2XXSPIState),
178*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_cr2, STM32F2XXSPIState),
179*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_sr, STM32F2XXSPIState),
180*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_dr, STM32F2XXSPIState),
181*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_crcpr, STM32F2XXSPIState),
182*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_rxcrcr, STM32F2XXSPIState),
183*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_txcrcr, STM32F2XXSPIState),
184*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_i2scfgr, STM32F2XXSPIState),
185*5ae74402SAlistair Francis         VMSTATE_UINT32(spi_i2spr, STM32F2XXSPIState),
186*5ae74402SAlistair Francis         VMSTATE_END_OF_LIST()
187*5ae74402SAlistair Francis     }
188*5ae74402SAlistair Francis };
189*5ae74402SAlistair Francis 
190*5ae74402SAlistair Francis static void stm32f2xx_spi_init(Object *obj)
191*5ae74402SAlistair Francis {
192*5ae74402SAlistair Francis     STM32F2XXSPIState *s = STM32F2XX_SPI(obj);
193*5ae74402SAlistair Francis     DeviceState *dev = DEVICE(obj);
194*5ae74402SAlistair Francis 
195*5ae74402SAlistair Francis     memory_region_init_io(&s->mmio, obj, &stm32f2xx_spi_ops, s,
196*5ae74402SAlistair Francis                           TYPE_STM32F2XX_SPI, 0x400);
197*5ae74402SAlistair Francis     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->mmio);
198*5ae74402SAlistair Francis 
199*5ae74402SAlistair Francis     sysbus_init_irq(SYS_BUS_DEVICE(obj), &s->irq);
200*5ae74402SAlistair Francis 
201*5ae74402SAlistair Francis     s->ssi = ssi_create_bus(dev, "ssi");
202*5ae74402SAlistair Francis }
203*5ae74402SAlistair Francis 
204*5ae74402SAlistair Francis static void stm32f2xx_spi_class_init(ObjectClass *klass, void *data)
205*5ae74402SAlistair Francis {
206*5ae74402SAlistair Francis     DeviceClass *dc = DEVICE_CLASS(klass);
207*5ae74402SAlistair Francis 
208*5ae74402SAlistair Francis     dc->reset = stm32f2xx_spi_reset;
209*5ae74402SAlistair Francis     dc->vmsd = &vmstate_stm32f2xx_spi;
210*5ae74402SAlistair Francis }
211*5ae74402SAlistair Francis 
212*5ae74402SAlistair Francis static const TypeInfo stm32f2xx_spi_info = {
213*5ae74402SAlistair Francis     .name          = TYPE_STM32F2XX_SPI,
214*5ae74402SAlistair Francis     .parent        = TYPE_SYS_BUS_DEVICE,
215*5ae74402SAlistair Francis     .instance_size = sizeof(STM32F2XXSPIState),
216*5ae74402SAlistair Francis     .instance_init = stm32f2xx_spi_init,
217*5ae74402SAlistair Francis     .class_init    = stm32f2xx_spi_class_init,
218*5ae74402SAlistair Francis };
219*5ae74402SAlistair Francis 
220*5ae74402SAlistair Francis static void stm32f2xx_spi_register_types(void)
221*5ae74402SAlistair Francis {
222*5ae74402SAlistair Francis     type_register_static(&stm32f2xx_spi_info);
223*5ae74402SAlistair Francis }
224*5ae74402SAlistair Francis 
225*5ae74402SAlistair Francis type_init(stm32f2xx_spi_register_types)
226