169fbfb8fSHao Wu /* 269fbfb8fSHao Wu * Nuvoton NPCM Peripheral SPI Module (PSPI) 369fbfb8fSHao Wu * 469fbfb8fSHao Wu * Copyright 2023 Google LLC 569fbfb8fSHao Wu * 669fbfb8fSHao Wu * This program is free software; you can redistribute it and/or modify it 769fbfb8fSHao Wu * under the terms of the GNU General Public License as published by the 869fbfb8fSHao Wu * Free Software Foundation; either version 2 of the License, or 969fbfb8fSHao Wu * (at your option) any later version. 1069fbfb8fSHao Wu * 1169fbfb8fSHao Wu * This program is distributed in the hope that it will be useful, but WITHOUT 1269fbfb8fSHao Wu * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 1369fbfb8fSHao Wu * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License 1469fbfb8fSHao Wu * for more details. 1569fbfb8fSHao Wu */ 1669fbfb8fSHao Wu 1769fbfb8fSHao Wu #include "qemu/osdep.h" 1869fbfb8fSHao Wu 1969fbfb8fSHao Wu #include "hw/irq.h" 2069fbfb8fSHao Wu #include "hw/registerfields.h" 2169fbfb8fSHao Wu #include "hw/ssi/npcm_pspi.h" 2269fbfb8fSHao Wu #include "migration/vmstate.h" 2369fbfb8fSHao Wu #include "qapi/error.h" 2469fbfb8fSHao Wu #include "qemu/error-report.h" 2569fbfb8fSHao Wu #include "qemu/log.h" 2669fbfb8fSHao Wu #include "qemu/module.h" 2769fbfb8fSHao Wu #include "qemu/units.h" 2869fbfb8fSHao Wu 2969fbfb8fSHao Wu #include "trace.h" 3069fbfb8fSHao Wu 3169fbfb8fSHao Wu REG16(PSPI_DATA, 0x0) 3269fbfb8fSHao Wu REG16(PSPI_CTL1, 0x2) 3369fbfb8fSHao Wu FIELD(PSPI_CTL1, SPIEN, 0, 1) 3469fbfb8fSHao Wu FIELD(PSPI_CTL1, MOD, 2, 1) 3569fbfb8fSHao Wu FIELD(PSPI_CTL1, EIR, 5, 1) 3669fbfb8fSHao Wu FIELD(PSPI_CTL1, EIW, 6, 1) 3769fbfb8fSHao Wu FIELD(PSPI_CTL1, SCM, 7, 1) 3869fbfb8fSHao Wu FIELD(PSPI_CTL1, SCIDL, 8, 1) 3969fbfb8fSHao Wu FIELD(PSPI_CTL1, SCDV, 9, 7) 4069fbfb8fSHao Wu REG16(PSPI_STAT, 0x4) 4169fbfb8fSHao Wu FIELD(PSPI_STAT, BSY, 0, 1) 4269fbfb8fSHao Wu FIELD(PSPI_STAT, RBF, 1, 1) 4369fbfb8fSHao Wu 4469fbfb8fSHao Wu static void npcm_pspi_update_irq(NPCMPSPIState *s) 4569fbfb8fSHao Wu { 4669fbfb8fSHao Wu int level = 0; 4769fbfb8fSHao Wu 4869fbfb8fSHao Wu /* Only fire IRQ when the module is enabled. */ 4969fbfb8fSHao Wu if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, SPIEN)) { 5069fbfb8fSHao Wu /* Update interrupt as BSY is cleared. */ 5169fbfb8fSHao Wu if ((!FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, BSY)) && 5269fbfb8fSHao Wu FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIW)) { 5369fbfb8fSHao Wu level = 1; 5469fbfb8fSHao Wu } 5569fbfb8fSHao Wu 5669fbfb8fSHao Wu /* Update interrupt as RBF is set. */ 5769fbfb8fSHao Wu if (FIELD_EX16(s->regs[R_PSPI_STAT], PSPI_STAT, RBF) && 5869fbfb8fSHao Wu FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, EIR)) { 5969fbfb8fSHao Wu level = 1; 6069fbfb8fSHao Wu } 6169fbfb8fSHao Wu } 6269fbfb8fSHao Wu qemu_set_irq(s->irq, level); 6369fbfb8fSHao Wu } 6469fbfb8fSHao Wu 6569fbfb8fSHao Wu static uint16_t npcm_pspi_read_data(NPCMPSPIState *s) 6669fbfb8fSHao Wu { 6769fbfb8fSHao Wu uint16_t value = s->regs[R_PSPI_DATA]; 6869fbfb8fSHao Wu 6969fbfb8fSHao Wu /* Clear stat bits as the value are read out. */ 7069fbfb8fSHao Wu s->regs[R_PSPI_STAT] = 0; 7169fbfb8fSHao Wu 7269fbfb8fSHao Wu return value; 7369fbfb8fSHao Wu } 7469fbfb8fSHao Wu 7569fbfb8fSHao Wu static void npcm_pspi_write_data(NPCMPSPIState *s, uint16_t data) 7669fbfb8fSHao Wu { 7769fbfb8fSHao Wu uint16_t value = 0; 7869fbfb8fSHao Wu 7969fbfb8fSHao Wu if (FIELD_EX16(s->regs[R_PSPI_CTL1], PSPI_CTL1, MOD)) { 8069fbfb8fSHao Wu value = ssi_transfer(s->spi, extract16(data, 8, 8)) << 8; 8169fbfb8fSHao Wu } 8269fbfb8fSHao Wu value |= ssi_transfer(s->spi, extract16(data, 0, 8)); 8369fbfb8fSHao Wu s->regs[R_PSPI_DATA] = value; 8469fbfb8fSHao Wu 8569fbfb8fSHao Wu /* Mark data as available */ 8669fbfb8fSHao Wu s->regs[R_PSPI_STAT] = R_PSPI_STAT_BSY_MASK | R_PSPI_STAT_RBF_MASK; 8769fbfb8fSHao Wu } 8869fbfb8fSHao Wu 8969fbfb8fSHao Wu /* Control register read handler. */ 9069fbfb8fSHao Wu static uint64_t npcm_pspi_ctrl_read(void *opaque, hwaddr addr, 9169fbfb8fSHao Wu unsigned int size) 9269fbfb8fSHao Wu { 9369fbfb8fSHao Wu NPCMPSPIState *s = opaque; 9469fbfb8fSHao Wu uint16_t value; 9569fbfb8fSHao Wu 9669fbfb8fSHao Wu switch (addr) { 9769fbfb8fSHao Wu case A_PSPI_DATA: 9869fbfb8fSHao Wu value = npcm_pspi_read_data(s); 9969fbfb8fSHao Wu break; 10069fbfb8fSHao Wu 10169fbfb8fSHao Wu case A_PSPI_CTL1: 10269fbfb8fSHao Wu value = s->regs[R_PSPI_CTL1]; 10369fbfb8fSHao Wu break; 10469fbfb8fSHao Wu 10569fbfb8fSHao Wu case A_PSPI_STAT: 10669fbfb8fSHao Wu value = s->regs[R_PSPI_STAT]; 10769fbfb8fSHao Wu break; 10869fbfb8fSHao Wu 10969fbfb8fSHao Wu default: 11069fbfb8fSHao Wu qemu_log_mask(LOG_GUEST_ERROR, 11169fbfb8fSHao Wu "%s: write to invalid offset 0x%" PRIx64 "\n", 11269fbfb8fSHao Wu DEVICE(s)->canonical_path, addr); 11369fbfb8fSHao Wu return 0; 11469fbfb8fSHao Wu } 11569fbfb8fSHao Wu trace_npcm_pspi_ctrl_read(DEVICE(s)->canonical_path, addr, value); 11669fbfb8fSHao Wu npcm_pspi_update_irq(s); 11769fbfb8fSHao Wu 11869fbfb8fSHao Wu return value; 11969fbfb8fSHao Wu } 12069fbfb8fSHao Wu 12169fbfb8fSHao Wu /* Control register write handler. */ 12269fbfb8fSHao Wu static void npcm_pspi_ctrl_write(void *opaque, hwaddr addr, uint64_t v, 12369fbfb8fSHao Wu unsigned int size) 12469fbfb8fSHao Wu { 12569fbfb8fSHao Wu NPCMPSPIState *s = opaque; 12669fbfb8fSHao Wu uint16_t value = v; 12769fbfb8fSHao Wu 12869fbfb8fSHao Wu trace_npcm_pspi_ctrl_write(DEVICE(s)->canonical_path, addr, value); 12969fbfb8fSHao Wu 13069fbfb8fSHao Wu switch (addr) { 13169fbfb8fSHao Wu case A_PSPI_DATA: 13269fbfb8fSHao Wu npcm_pspi_write_data(s, value); 13369fbfb8fSHao Wu break; 13469fbfb8fSHao Wu 13569fbfb8fSHao Wu case A_PSPI_CTL1: 13669fbfb8fSHao Wu s->regs[R_PSPI_CTL1] = value; 13769fbfb8fSHao Wu break; 13869fbfb8fSHao Wu 13969fbfb8fSHao Wu case A_PSPI_STAT: 14069fbfb8fSHao Wu qemu_log_mask(LOG_GUEST_ERROR, 14169fbfb8fSHao Wu "%s: write to read-only register PSPI_STAT: 0x%08" 14269fbfb8fSHao Wu PRIx64 "\n", DEVICE(s)->canonical_path, v); 14369fbfb8fSHao Wu break; 14469fbfb8fSHao Wu 14569fbfb8fSHao Wu default: 14669fbfb8fSHao Wu qemu_log_mask(LOG_GUEST_ERROR, 14769fbfb8fSHao Wu "%s: write to invalid offset 0x%" PRIx64 "\n", 14869fbfb8fSHao Wu DEVICE(s)->canonical_path, addr); 14969fbfb8fSHao Wu return; 15069fbfb8fSHao Wu } 15169fbfb8fSHao Wu npcm_pspi_update_irq(s); 15269fbfb8fSHao Wu } 15369fbfb8fSHao Wu 15469fbfb8fSHao Wu static const MemoryRegionOps npcm_pspi_ctrl_ops = { 15569fbfb8fSHao Wu .read = npcm_pspi_ctrl_read, 15669fbfb8fSHao Wu .write = npcm_pspi_ctrl_write, 15769fbfb8fSHao Wu .endianness = DEVICE_LITTLE_ENDIAN, 15869fbfb8fSHao Wu .valid = { 15969fbfb8fSHao Wu .min_access_size = 1, 16069fbfb8fSHao Wu .max_access_size = 2, 16169fbfb8fSHao Wu .unaligned = false, 16269fbfb8fSHao Wu }, 16369fbfb8fSHao Wu .impl = { 16469fbfb8fSHao Wu .min_access_size = 2, 16569fbfb8fSHao Wu .max_access_size = 2, 16669fbfb8fSHao Wu .unaligned = false, 16769fbfb8fSHao Wu }, 16869fbfb8fSHao Wu }; 16969fbfb8fSHao Wu 17069fbfb8fSHao Wu static void npcm_pspi_enter_reset(Object *obj, ResetType type) 17169fbfb8fSHao Wu { 17269fbfb8fSHao Wu NPCMPSPIState *s = NPCM_PSPI(obj); 17369fbfb8fSHao Wu 17469fbfb8fSHao Wu trace_npcm_pspi_enter_reset(DEVICE(obj)->canonical_path, type); 17569fbfb8fSHao Wu memset(s->regs, 0, sizeof(s->regs)); 17669fbfb8fSHao Wu } 17769fbfb8fSHao Wu 17869fbfb8fSHao Wu static void npcm_pspi_realize(DeviceState *dev, Error **errp) 17969fbfb8fSHao Wu { 18069fbfb8fSHao Wu NPCMPSPIState *s = NPCM_PSPI(dev); 18169fbfb8fSHao Wu SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 18269fbfb8fSHao Wu Object *obj = OBJECT(dev); 18369fbfb8fSHao Wu 18469fbfb8fSHao Wu s->spi = ssi_create_bus(dev, "pspi"); 18569fbfb8fSHao Wu memory_region_init_io(&s->mmio, obj, &npcm_pspi_ctrl_ops, s, 18669fbfb8fSHao Wu "mmio", 4 * KiB); 18769fbfb8fSHao Wu sysbus_init_mmio(sbd, &s->mmio); 18869fbfb8fSHao Wu sysbus_init_irq(sbd, &s->irq); 18969fbfb8fSHao Wu } 19069fbfb8fSHao Wu 19169fbfb8fSHao Wu static const VMStateDescription vmstate_npcm_pspi = { 19269fbfb8fSHao Wu .name = "npcm-pspi", 19369fbfb8fSHao Wu .version_id = 0, 19469fbfb8fSHao Wu .minimum_version_id = 0, 1950aa6c7dfSRichard Henderson .fields = (const VMStateField[]) { 19669fbfb8fSHao Wu VMSTATE_UINT16_ARRAY(regs, NPCMPSPIState, NPCM_PSPI_NR_REGS), 19769fbfb8fSHao Wu VMSTATE_END_OF_LIST(), 19869fbfb8fSHao Wu }, 19969fbfb8fSHao Wu }; 20069fbfb8fSHao Wu 20169fbfb8fSHao Wu 202*12d1a768SPhilippe Mathieu-Daudé static void npcm_pspi_class_init(ObjectClass *klass, const void *data) 20369fbfb8fSHao Wu { 20469fbfb8fSHao Wu ResettableClass *rc = RESETTABLE_CLASS(klass); 20569fbfb8fSHao Wu DeviceClass *dc = DEVICE_CLASS(klass); 20669fbfb8fSHao Wu 20769fbfb8fSHao Wu dc->desc = "NPCM Peripheral SPI Module"; 20869fbfb8fSHao Wu dc->realize = npcm_pspi_realize; 20969fbfb8fSHao Wu dc->vmsd = &vmstate_npcm_pspi; 21069fbfb8fSHao Wu rc->phases.enter = npcm_pspi_enter_reset; 21169fbfb8fSHao Wu } 21269fbfb8fSHao Wu 21369fbfb8fSHao Wu static const TypeInfo npcm_pspi_types[] = { 21469fbfb8fSHao Wu { 21569fbfb8fSHao Wu .name = TYPE_NPCM_PSPI, 21669fbfb8fSHao Wu .parent = TYPE_SYS_BUS_DEVICE, 21769fbfb8fSHao Wu .instance_size = sizeof(NPCMPSPIState), 21869fbfb8fSHao Wu .class_init = npcm_pspi_class_init, 21969fbfb8fSHao Wu }, 22069fbfb8fSHao Wu }; 22169fbfb8fSHao Wu DEFINE_TYPES(npcm_pspi_types); 222