10ea833c2SMark Cave-Ayland /* 20ea833c2SMark Cave-Ayland * QEMU sun4u IOMMU emulation 30ea833c2SMark Cave-Ayland * 40ea833c2SMark Cave-Ayland * Copyright (c) 2006 Fabrice Bellard 50ea833c2SMark Cave-Ayland * Copyright (c) 2012,2013 Artyom Tarasenko 60ea833c2SMark Cave-Ayland * Copyright (c) 2017 Mark Cave-Ayland 70ea833c2SMark Cave-Ayland * 80ea833c2SMark Cave-Ayland * Permission is hereby granted, free of charge, to any person obtaining a copy 90ea833c2SMark Cave-Ayland * of this software and associated documentation files (the "Software"), to deal 100ea833c2SMark Cave-Ayland * in the Software without restriction, including without limitation the rights 110ea833c2SMark Cave-Ayland * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 120ea833c2SMark Cave-Ayland * copies of the Software, and to permit persons to whom the Software is 130ea833c2SMark Cave-Ayland * furnished to do so, subject to the following conditions: 140ea833c2SMark Cave-Ayland * 150ea833c2SMark Cave-Ayland * The above copyright notice and this permission notice shall be included in 160ea833c2SMark Cave-Ayland * all copies or substantial portions of the Software. 170ea833c2SMark Cave-Ayland * 180ea833c2SMark Cave-Ayland * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 190ea833c2SMark Cave-Ayland * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 200ea833c2SMark Cave-Ayland * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 210ea833c2SMark Cave-Ayland * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 220ea833c2SMark Cave-Ayland * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 230ea833c2SMark Cave-Ayland * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 240ea833c2SMark Cave-Ayland * THE SOFTWARE. 250ea833c2SMark Cave-Ayland */ 260ea833c2SMark Cave-Ayland 270ea833c2SMark Cave-Ayland #include "qemu/osdep.h" 280ea833c2SMark Cave-Ayland #include "hw/sysbus.h" 290ea833c2SMark Cave-Ayland #include "hw/sparc/sun4u_iommu.h" 300ea833c2SMark Cave-Ayland #include "exec/address-spaces.h" 310ea833c2SMark Cave-Ayland #include "qemu/log.h" 3209ecbb78SMark Cave-Ayland #include "trace.h" 330ea833c2SMark Cave-Ayland 340ea833c2SMark Cave-Ayland 350ea833c2SMark Cave-Ayland #define IOMMU_PAGE_SIZE_8K (1ULL << 13) 360ea833c2SMark Cave-Ayland #define IOMMU_PAGE_MASK_8K (~(IOMMU_PAGE_SIZE_8K - 1)) 370ea833c2SMark Cave-Ayland #define IOMMU_PAGE_SIZE_64K (1ULL << 16) 380ea833c2SMark Cave-Ayland #define IOMMU_PAGE_MASK_64K (~(IOMMU_PAGE_SIZE_64K - 1)) 390ea833c2SMark Cave-Ayland 400ea833c2SMark Cave-Ayland #define IOMMU_CTRL 0x0 410ea833c2SMark Cave-Ayland #define IOMMU_CTRL_TBW_SIZE (1ULL << 2) 420ea833c2SMark Cave-Ayland #define IOMMU_CTRL_MMU_EN (1ULL) 430ea833c2SMark Cave-Ayland 440ea833c2SMark Cave-Ayland #define IOMMU_CTRL_TSB_SHIFT 16 450ea833c2SMark Cave-Ayland 460ea833c2SMark Cave-Ayland #define IOMMU_BASE 0x8 470ea833c2SMark Cave-Ayland #define IOMMU_FLUSH 0x10 480ea833c2SMark Cave-Ayland 490ea833c2SMark Cave-Ayland #define IOMMU_TTE_DATA_V (1ULL << 63) 500ea833c2SMark Cave-Ayland #define IOMMU_TTE_DATA_SIZE (1ULL << 61) 510ea833c2SMark Cave-Ayland #define IOMMU_TTE_DATA_W (1ULL << 1) 520ea833c2SMark Cave-Ayland 530ea833c2SMark Cave-Ayland #define IOMMU_TTE_PHYS_MASK_8K 0x1ffffffe000ULL 540ea833c2SMark Cave-Ayland #define IOMMU_TTE_PHYS_MASK_64K 0x1ffffff8000ULL 550ea833c2SMark Cave-Ayland 560ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_8M 0x00000000007fe000ULL 570ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_16M 0x0000000000ffe000ULL 580ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_32M 0x0000000001ffe000ULL 590ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_64M 0x0000000003ffe000ULL 600ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_128M 0x0000000007ffe000ULL 610ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_256M 0x000000000fffe000ULL 620ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_512M 0x000000001fffe000ULL 630ea833c2SMark Cave-Ayland #define IOMMU_TSB_8K_OFFSET_MASK_1G 0x000000003fffe000ULL 640ea833c2SMark Cave-Ayland 650ea833c2SMark Cave-Ayland #define IOMMU_TSB_64K_OFFSET_MASK_64M 0x0000000003ff0000ULL 660ea833c2SMark Cave-Ayland #define IOMMU_TSB_64K_OFFSET_MASK_128M 0x0000000007ff0000ULL 670ea833c2SMark Cave-Ayland #define IOMMU_TSB_64K_OFFSET_MASK_256M 0x000000000fff0000ULL 680ea833c2SMark Cave-Ayland #define IOMMU_TSB_64K_OFFSET_MASK_512M 0x000000001fff0000ULL 690ea833c2SMark Cave-Ayland #define IOMMU_TSB_64K_OFFSET_MASK_1G 0x000000003fff0000ULL 700ea833c2SMark Cave-Ayland #define IOMMU_TSB_64K_OFFSET_MASK_2G 0x000000007fff0000ULL 710ea833c2SMark Cave-Ayland 720ea833c2SMark Cave-Ayland 730ea833c2SMark Cave-Ayland /* Called from RCU critical section */ 744c9fbc38SMark Cave-Ayland static IOMMUTLBEntry sun4u_translate_iommu(IOMMUMemoryRegion *iommu, 754c9fbc38SMark Cave-Ayland hwaddr addr, 76*2c91bcf2SPeter Maydell IOMMUAccessFlags flag, int iommu_idx) 770ea833c2SMark Cave-Ayland { 780ea833c2SMark Cave-Ayland IOMMUState *is = container_of(iommu, IOMMUState, iommu); 790ea833c2SMark Cave-Ayland hwaddr baseaddr, offset; 800ea833c2SMark Cave-Ayland uint64_t tte; 810ea833c2SMark Cave-Ayland uint32_t tsbsize; 820ea833c2SMark Cave-Ayland IOMMUTLBEntry ret = { 830ea833c2SMark Cave-Ayland .target_as = &address_space_memory, 840ea833c2SMark Cave-Ayland .iova = 0, 850ea833c2SMark Cave-Ayland .translated_addr = 0, 860ea833c2SMark Cave-Ayland .addr_mask = ~(hwaddr)0, 870ea833c2SMark Cave-Ayland .perm = IOMMU_NONE, 880ea833c2SMark Cave-Ayland }; 890ea833c2SMark Cave-Ayland 900ea833c2SMark Cave-Ayland if (!(is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_MMU_EN)) { 910ea833c2SMark Cave-Ayland /* IOMMU disabled, passthrough using standard 8K page */ 920ea833c2SMark Cave-Ayland ret.iova = addr & IOMMU_PAGE_MASK_8K; 930ea833c2SMark Cave-Ayland ret.translated_addr = addr; 940ea833c2SMark Cave-Ayland ret.addr_mask = IOMMU_PAGE_MASK_8K; 950ea833c2SMark Cave-Ayland ret.perm = IOMMU_RW; 960ea833c2SMark Cave-Ayland 970ea833c2SMark Cave-Ayland return ret; 980ea833c2SMark Cave-Ayland } 990ea833c2SMark Cave-Ayland 1000ea833c2SMark Cave-Ayland baseaddr = is->regs[IOMMU_BASE >> 3]; 1010ea833c2SMark Cave-Ayland tsbsize = (is->regs[IOMMU_CTRL >> 3] >> IOMMU_CTRL_TSB_SHIFT) & 0x7; 1020ea833c2SMark Cave-Ayland 1030ea833c2SMark Cave-Ayland if (is->regs[IOMMU_CTRL >> 3] & IOMMU_CTRL_TBW_SIZE) { 1040ea833c2SMark Cave-Ayland /* 64K */ 1050ea833c2SMark Cave-Ayland switch (tsbsize) { 1060ea833c2SMark Cave-Ayland case 0: 1070ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_64M) >> 13; 1080ea833c2SMark Cave-Ayland break; 1090ea833c2SMark Cave-Ayland case 1: 1100ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_128M) >> 13; 1110ea833c2SMark Cave-Ayland break; 1120ea833c2SMark Cave-Ayland case 2: 1130ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_256M) >> 13; 1140ea833c2SMark Cave-Ayland break; 1150ea833c2SMark Cave-Ayland case 3: 1160ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_512M) >> 13; 1170ea833c2SMark Cave-Ayland break; 1180ea833c2SMark Cave-Ayland case 4: 1190ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_1G) >> 13; 1200ea833c2SMark Cave-Ayland break; 1210ea833c2SMark Cave-Ayland case 5: 1220ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_64K_OFFSET_MASK_2G) >> 13; 1230ea833c2SMark Cave-Ayland break; 1240ea833c2SMark Cave-Ayland default: 1250ea833c2SMark Cave-Ayland /* Not implemented, error */ 1260ea833c2SMark Cave-Ayland return ret; 1270ea833c2SMark Cave-Ayland } 1280ea833c2SMark Cave-Ayland } else { 1290ea833c2SMark Cave-Ayland /* 8K */ 1300ea833c2SMark Cave-Ayland switch (tsbsize) { 1310ea833c2SMark Cave-Ayland case 0: 1320ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_8M) >> 10; 1330ea833c2SMark Cave-Ayland break; 1340ea833c2SMark Cave-Ayland case 1: 1350ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_16M) >> 10; 1360ea833c2SMark Cave-Ayland break; 1370ea833c2SMark Cave-Ayland case 2: 1380ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_32M) >> 10; 1390ea833c2SMark Cave-Ayland break; 1400ea833c2SMark Cave-Ayland case 3: 1410ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_64M) >> 10; 1420ea833c2SMark Cave-Ayland break; 1430ea833c2SMark Cave-Ayland case 4: 1440ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_128M) >> 10; 1450ea833c2SMark Cave-Ayland break; 1460ea833c2SMark Cave-Ayland case 5: 1470ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_256M) >> 10; 1480ea833c2SMark Cave-Ayland break; 1490ea833c2SMark Cave-Ayland case 6: 1500ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_512M) >> 10; 1510ea833c2SMark Cave-Ayland break; 1520ea833c2SMark Cave-Ayland case 7: 1530ea833c2SMark Cave-Ayland offset = (addr & IOMMU_TSB_8K_OFFSET_MASK_1G) >> 10; 1540ea833c2SMark Cave-Ayland break; 1550ea833c2SMark Cave-Ayland } 1560ea833c2SMark Cave-Ayland } 1570ea833c2SMark Cave-Ayland 1580ea833c2SMark Cave-Ayland tte = address_space_ldq_be(&address_space_memory, baseaddr + offset, 1590ea833c2SMark Cave-Ayland MEMTXATTRS_UNSPECIFIED, NULL); 1600ea833c2SMark Cave-Ayland 1610ea833c2SMark Cave-Ayland if (!(tte & IOMMU_TTE_DATA_V)) { 1620ea833c2SMark Cave-Ayland /* Invalid mapping */ 1630ea833c2SMark Cave-Ayland return ret; 1640ea833c2SMark Cave-Ayland } 1650ea833c2SMark Cave-Ayland 1660ea833c2SMark Cave-Ayland if (tte & IOMMU_TTE_DATA_W) { 1670ea833c2SMark Cave-Ayland /* Writeable */ 1680ea833c2SMark Cave-Ayland ret.perm = IOMMU_RW; 1690ea833c2SMark Cave-Ayland } else { 1700ea833c2SMark Cave-Ayland ret.perm = IOMMU_RO; 1710ea833c2SMark Cave-Ayland } 1720ea833c2SMark Cave-Ayland 1730ea833c2SMark Cave-Ayland /* Extract phys */ 1740ea833c2SMark Cave-Ayland if (tte & IOMMU_TTE_DATA_SIZE) { 1750ea833c2SMark Cave-Ayland /* 64K */ 1760ea833c2SMark Cave-Ayland ret.iova = addr & IOMMU_PAGE_MASK_64K; 1770ea833c2SMark Cave-Ayland ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_64K; 1780ea833c2SMark Cave-Ayland ret.addr_mask = (IOMMU_PAGE_SIZE_64K - 1); 1790ea833c2SMark Cave-Ayland } else { 1800ea833c2SMark Cave-Ayland /* 8K */ 1810ea833c2SMark Cave-Ayland ret.iova = addr & IOMMU_PAGE_MASK_8K; 1820ea833c2SMark Cave-Ayland ret.translated_addr = tte & IOMMU_TTE_PHYS_MASK_8K; 1830ea833c2SMark Cave-Ayland ret.addr_mask = (IOMMU_PAGE_SIZE_8K - 1); 1840ea833c2SMark Cave-Ayland } 1850ea833c2SMark Cave-Ayland 186602c993aSMark Cave-Ayland trace_sun4u_iommu_translate(ret.iova, ret.translated_addr, tte); 187602c993aSMark Cave-Ayland 1880ea833c2SMark Cave-Ayland return ret; 1890ea833c2SMark Cave-Ayland } 1900ea833c2SMark Cave-Ayland 1910ea833c2SMark Cave-Ayland static void iommu_mem_write(void *opaque, hwaddr addr, 1920ea833c2SMark Cave-Ayland uint64_t val, unsigned size) 1930ea833c2SMark Cave-Ayland { 1940ea833c2SMark Cave-Ayland IOMMUState *is = opaque; 1950ea833c2SMark Cave-Ayland 19609ecbb78SMark Cave-Ayland trace_sun4u_iommu_mem_write(addr, val, size); 1970ea833c2SMark Cave-Ayland 1980ea833c2SMark Cave-Ayland switch (addr) { 1990ea833c2SMark Cave-Ayland case IOMMU_CTRL: 2000ea833c2SMark Cave-Ayland if (size == 4) { 2010ea833c2SMark Cave-Ayland is->regs[IOMMU_CTRL >> 3] &= 0xffffffffULL; 2020ea833c2SMark Cave-Ayland is->regs[IOMMU_CTRL >> 3] |= val << 32; 2030ea833c2SMark Cave-Ayland } else { 2040ea833c2SMark Cave-Ayland is->regs[IOMMU_CTRL >> 3] = val; 2050ea833c2SMark Cave-Ayland } 2060ea833c2SMark Cave-Ayland break; 2070ea833c2SMark Cave-Ayland case IOMMU_CTRL + 0x4: 2080ea833c2SMark Cave-Ayland is->regs[IOMMU_CTRL >> 3] &= 0xffffffff00000000ULL; 2090ea833c2SMark Cave-Ayland is->regs[IOMMU_CTRL >> 3] |= val & 0xffffffffULL; 2100ea833c2SMark Cave-Ayland break; 2110ea833c2SMark Cave-Ayland case IOMMU_BASE: 2120ea833c2SMark Cave-Ayland if (size == 4) { 2130ea833c2SMark Cave-Ayland is->regs[IOMMU_BASE >> 3] &= 0xffffffffULL; 2140ea833c2SMark Cave-Ayland is->regs[IOMMU_BASE >> 3] |= val << 32; 2150ea833c2SMark Cave-Ayland } else { 2160ea833c2SMark Cave-Ayland is->regs[IOMMU_BASE >> 3] = val; 2170ea833c2SMark Cave-Ayland } 2180ea833c2SMark Cave-Ayland break; 2190ea833c2SMark Cave-Ayland case IOMMU_BASE + 0x4: 2200ea833c2SMark Cave-Ayland is->regs[IOMMU_BASE >> 3] &= 0xffffffff00000000ULL; 2210ea833c2SMark Cave-Ayland is->regs[IOMMU_BASE >> 3] |= val & 0xffffffffULL; 2220ea833c2SMark Cave-Ayland break; 2230ea833c2SMark Cave-Ayland case IOMMU_FLUSH: 2240ea833c2SMark Cave-Ayland case IOMMU_FLUSH + 0x4: 2250ea833c2SMark Cave-Ayland break; 2260ea833c2SMark Cave-Ayland default: 2270ea833c2SMark Cave-Ayland qemu_log_mask(LOG_UNIMP, 2284c9fbc38SMark Cave-Ayland "sun4u-iommu: Unimplemented register write " 2290ea833c2SMark Cave-Ayland "reg 0x%" HWADDR_PRIx " size 0x%x value 0x%" PRIx64 "\n", 2300ea833c2SMark Cave-Ayland addr, size, val); 2310ea833c2SMark Cave-Ayland break; 2320ea833c2SMark Cave-Ayland } 2330ea833c2SMark Cave-Ayland } 2340ea833c2SMark Cave-Ayland 2350ea833c2SMark Cave-Ayland static uint64_t iommu_mem_read(void *opaque, hwaddr addr, unsigned size) 2360ea833c2SMark Cave-Ayland { 2370ea833c2SMark Cave-Ayland IOMMUState *is = opaque; 2380ea833c2SMark Cave-Ayland uint64_t val; 2390ea833c2SMark Cave-Ayland 2400ea833c2SMark Cave-Ayland switch (addr) { 2410ea833c2SMark Cave-Ayland case IOMMU_CTRL: 2420ea833c2SMark Cave-Ayland if (size == 4) { 2430ea833c2SMark Cave-Ayland val = is->regs[IOMMU_CTRL >> 3] >> 32; 2440ea833c2SMark Cave-Ayland } else { 2450ea833c2SMark Cave-Ayland val = is->regs[IOMMU_CTRL >> 3]; 2460ea833c2SMark Cave-Ayland } 2470ea833c2SMark Cave-Ayland break; 2480ea833c2SMark Cave-Ayland case IOMMU_CTRL + 0x4: 2490ea833c2SMark Cave-Ayland val = is->regs[IOMMU_CTRL >> 3] & 0xffffffffULL; 2500ea833c2SMark Cave-Ayland break; 2510ea833c2SMark Cave-Ayland case IOMMU_BASE: 2520ea833c2SMark Cave-Ayland if (size == 4) { 2530ea833c2SMark Cave-Ayland val = is->regs[IOMMU_BASE >> 3] >> 32; 2540ea833c2SMark Cave-Ayland } else { 2550ea833c2SMark Cave-Ayland val = is->regs[IOMMU_BASE >> 3]; 2560ea833c2SMark Cave-Ayland } 2570ea833c2SMark Cave-Ayland break; 2580ea833c2SMark Cave-Ayland case IOMMU_BASE + 0x4: 2590ea833c2SMark Cave-Ayland val = is->regs[IOMMU_BASE >> 3] & 0xffffffffULL; 2600ea833c2SMark Cave-Ayland break; 2610ea833c2SMark Cave-Ayland case IOMMU_FLUSH: 2620ea833c2SMark Cave-Ayland case IOMMU_FLUSH + 0x4: 2630ea833c2SMark Cave-Ayland val = 0; 2640ea833c2SMark Cave-Ayland break; 2650ea833c2SMark Cave-Ayland default: 2660ea833c2SMark Cave-Ayland qemu_log_mask(LOG_UNIMP, 2674c9fbc38SMark Cave-Ayland "sun4u-iommu: Unimplemented register read " 2680ea833c2SMark Cave-Ayland "reg 0x%" HWADDR_PRIx " size 0x%x\n", 2690ea833c2SMark Cave-Ayland addr, size); 2700ea833c2SMark Cave-Ayland val = 0; 2710ea833c2SMark Cave-Ayland break; 2720ea833c2SMark Cave-Ayland } 2730ea833c2SMark Cave-Ayland 27409ecbb78SMark Cave-Ayland trace_sun4u_iommu_mem_read(addr, val, size); 2750ea833c2SMark Cave-Ayland 2760ea833c2SMark Cave-Ayland return val; 2770ea833c2SMark Cave-Ayland } 2780ea833c2SMark Cave-Ayland 2790ea833c2SMark Cave-Ayland static const MemoryRegionOps iommu_mem_ops = { 2800ea833c2SMark Cave-Ayland .read = iommu_mem_read, 2810ea833c2SMark Cave-Ayland .write = iommu_mem_write, 2820ea833c2SMark Cave-Ayland .endianness = DEVICE_BIG_ENDIAN, 2830ea833c2SMark Cave-Ayland }; 2840ea833c2SMark Cave-Ayland 2850ea833c2SMark Cave-Ayland static void iommu_reset(DeviceState *d) 2860ea833c2SMark Cave-Ayland { 2870ea833c2SMark Cave-Ayland IOMMUState *s = SUN4U_IOMMU(d); 2880ea833c2SMark Cave-Ayland 2890ea833c2SMark Cave-Ayland memset(s->regs, 0, IOMMU_NREGS * sizeof(uint64_t)); 2900ea833c2SMark Cave-Ayland } 2910ea833c2SMark Cave-Ayland 2920ea833c2SMark Cave-Ayland static void iommu_init(Object *obj) 2930ea833c2SMark Cave-Ayland { 2940ea833c2SMark Cave-Ayland IOMMUState *s = SUN4U_IOMMU(obj); 2950ea833c2SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj); 2960ea833c2SMark Cave-Ayland 2970ea833c2SMark Cave-Ayland memory_region_init_iommu(&s->iommu, sizeof(s->iommu), 2984c9fbc38SMark Cave-Ayland TYPE_SUN4U_IOMMU_MEMORY_REGION, OBJECT(s), 2994c9fbc38SMark Cave-Ayland "iommu-sun4u", UINT64_MAX); 3004c9fbc38SMark Cave-Ayland address_space_init(&s->iommu_as, MEMORY_REGION(&s->iommu), "iommu-as"); 3010ea833c2SMark Cave-Ayland 3020ea833c2SMark Cave-Ayland memory_region_init_io(&s->iomem, obj, &iommu_mem_ops, s, "iommu", 3030ea833c2SMark Cave-Ayland IOMMU_NREGS * sizeof(uint64_t)); 3040ea833c2SMark Cave-Ayland sysbus_init_mmio(sbd, &s->iomem); 3050ea833c2SMark Cave-Ayland } 3060ea833c2SMark Cave-Ayland 3070ea833c2SMark Cave-Ayland static void iommu_class_init(ObjectClass *klass, void *data) 3080ea833c2SMark Cave-Ayland { 3090ea833c2SMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 3100ea833c2SMark Cave-Ayland 3110ea833c2SMark Cave-Ayland dc->reset = iommu_reset; 3120ea833c2SMark Cave-Ayland } 3130ea833c2SMark Cave-Ayland 3144c9fbc38SMark Cave-Ayland static const TypeInfo iommu_info = { 3150ea833c2SMark Cave-Ayland .name = TYPE_SUN4U_IOMMU, 3160ea833c2SMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE, 3170ea833c2SMark Cave-Ayland .instance_size = sizeof(IOMMUState), 3180ea833c2SMark Cave-Ayland .instance_init = iommu_init, 3190ea833c2SMark Cave-Ayland .class_init = iommu_class_init, 3200ea833c2SMark Cave-Ayland }; 3210ea833c2SMark Cave-Ayland 3224c9fbc38SMark Cave-Ayland static void sun4u_iommu_memory_region_class_init(ObjectClass *klass, void *data) 3230ea833c2SMark Cave-Ayland { 3240ea833c2SMark Cave-Ayland IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass); 3250ea833c2SMark Cave-Ayland 3264c9fbc38SMark Cave-Ayland imrc->translate = sun4u_translate_iommu; 3270ea833c2SMark Cave-Ayland } 3280ea833c2SMark Cave-Ayland 3294c9fbc38SMark Cave-Ayland static const TypeInfo sun4u_iommu_memory_region_info = { 3300ea833c2SMark Cave-Ayland .parent = TYPE_IOMMU_MEMORY_REGION, 3314c9fbc38SMark Cave-Ayland .name = TYPE_SUN4U_IOMMU_MEMORY_REGION, 3324c9fbc38SMark Cave-Ayland .class_init = sun4u_iommu_memory_region_class_init, 3330ea833c2SMark Cave-Ayland }; 3340ea833c2SMark Cave-Ayland 3354c9fbc38SMark Cave-Ayland static void iommu_register_types(void) 3360ea833c2SMark Cave-Ayland { 3374c9fbc38SMark Cave-Ayland type_register_static(&iommu_info); 3384c9fbc38SMark Cave-Ayland type_register_static(&sun4u_iommu_memory_region_info); 3390ea833c2SMark Cave-Ayland } 3400ea833c2SMark Cave-Ayland 3414c9fbc38SMark Cave-Ayland type_init(iommu_register_types) 342