xref: /qemu/hw/sparc64/sun4u.c (revision db5ebe5f411833b0ce4b6fa86ee00366e32d3968)
13475187dSbellard /*
2c7ba218dSblueswir1  * QEMU Sun4u/Sun4v System Emulator
33475187dSbellard  *
43475187dSbellard  * Copyright (c) 2005 Fabrice Bellard
53475187dSbellard  *
63475187dSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
73475187dSbellard  * of this software and associated documentation files (the "Software"), to deal
83475187dSbellard  * in the Software without restriction, including without limitation the rights
93475187dSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
103475187dSbellard  * copies of the Software, and to permit persons to whom the Software is
113475187dSbellard  * furnished to do so, subject to the following conditions:
123475187dSbellard  *
133475187dSbellard  * The above copyright notice and this permission notice shall be included in
143475187dSbellard  * all copies or substantial portions of the Software.
153475187dSbellard  *
163475187dSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173475187dSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183475187dSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
193475187dSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
203475187dSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
213475187dSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
223475187dSbellard  * THE SOFTWARE.
233475187dSbellard  */
24*db5ebe5fSPeter Maydell #include "qemu/osdep.h"
2583c9f4caSPaolo Bonzini #include "hw/hw.h"
2683c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
270d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h"
280d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
290d09e41aSPaolo Bonzini #include "hw/char/serial.h"
300d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h"
310d09e41aSPaolo Bonzini #include "hw/block/fdc.h"
321422e32dSPaolo Bonzini #include "net/net.h"
331de7afc9SPaolo Bonzini #include "qemu/timer.h"
349c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3583c9f4caSPaolo Bonzini #include "hw/boards.h"
36ec0503b4SMichael S. Tsirkin #include "hw/nvram/openbios_firmware_abi.h"
370d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h"
3883c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3983c9f4caSPaolo Bonzini #include "hw/ide.h"
4083c9f4caSPaolo Bonzini #include "hw/loader.h"
41ca20cf32SBlue Swirl #include "elf.h"
424be74634SMarkus Armbruster #include "sysemu/block-backend.h"
43022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
443475187dSbellard 
459d926598Sblueswir1 //#define DEBUG_IRQ
46b430a225SBlue Swirl //#define DEBUG_EBUS
478f4efc55SIgor V. Kovalenko //#define DEBUG_TIMER
489d926598Sblueswir1 
499d926598Sblueswir1 #ifdef DEBUG_IRQ
50b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)                                \
51001faf32SBlue Swirl     do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
529d926598Sblueswir1 #else
53b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)
54b430a225SBlue Swirl #endif
55b430a225SBlue Swirl 
56b430a225SBlue Swirl #ifdef DEBUG_EBUS
57b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)                                  \
58b430a225SBlue Swirl     do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
59b430a225SBlue Swirl #else
60b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)
619d926598Sblueswir1 #endif
629d926598Sblueswir1 
638f4efc55SIgor V. Kovalenko #ifdef DEBUG_TIMER
648f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)                                  \
658f4efc55SIgor V. Kovalenko     do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
668f4efc55SIgor V. Kovalenko #else
678f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)
688f4efc55SIgor V. Kovalenko #endif
698f4efc55SIgor V. Kovalenko 
7083469015Sbellard #define KERNEL_LOAD_ADDR     0x00404000
7183469015Sbellard #define CMDLINE_ADDR         0x003ff000
72ac2e9d66Sblueswir1 #define PROM_SIZE_MAX        (4 * 1024 * 1024)
73f19e918dSblueswir1 #define PROM_VADDR           0x000ffd00000ULL
7483469015Sbellard #define APB_SPECIAL_BASE     0x1fe00000000ULL
7583469015Sbellard #define APB_MEM_BASE         0x1ff00000000ULL
76d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE      (APB_SPECIAL_BASE + 0x02000000ULL)
770986ac3bSbellard #define PROM_FILENAME        "openbios-sparc64"
7883469015Sbellard #define NVRAM_SIZE           0x2000
79e4bcb14cSths #define MAX_IDE_BUS          2
803cce6243Sblueswir1 #define BIOS_CFG_IOPORT      0x510
817589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
827589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
837589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
843475187dSbellard 
85852e82f3SArtyom Tarasenko #define IVEC_MAX             0x40
869d926598Sblueswir1 
878fa211e8Sblueswir1 #define TICK_MAX             0x7fffffffffffffffULL
888fa211e8Sblueswir1 
89c7ba218dSblueswir1 struct hwdef {
90c7ba218dSblueswir1     const char * const default_cpu_model;
91905fdcb5Sblueswir1     uint16_t machine_id;
92e87231d4Sblueswir1     uint64_t prom_addr;
93e87231d4Sblueswir1     uint64_t console_serial_base;
94c7ba218dSblueswir1 };
95c7ba218dSblueswir1 
96c5e6fb7eSAvi Kivity typedef struct EbusState {
97c5e6fb7eSAvi Kivity     PCIDevice pci_dev;
98c5e6fb7eSAvi Kivity     MemoryRegion bar0;
99c5e6fb7eSAvi Kivity     MemoryRegion bar1;
100c5e6fb7eSAvi Kivity } EbusState;
101c5e6fb7eSAvi Kivity 
1023475187dSbellard int DMA_get_channel_mode (int nchan)
1033475187dSbellard {
1043475187dSbellard     return 0;
1053475187dSbellard }
1063475187dSbellard int DMA_read_memory (int nchan, void *buf, int pos, int size)
1073475187dSbellard {
1083475187dSbellard     return 0;
1093475187dSbellard }
1103475187dSbellard int DMA_write_memory (int nchan, void *buf, int pos, int size)
1113475187dSbellard {
1123475187dSbellard     return 0;
1133475187dSbellard }
1143475187dSbellard void DMA_hold_DREQ (int nchan) {}
1153475187dSbellard void DMA_release_DREQ (int nchan) {}
11619d2b5e6SPaolo Bonzini void DMA_schedule(void) {}
1174556bd8bSBlue Swirl 
1185039d6e2SPaolo Bonzini void DMA_init(int high_page_enable)
1194556bd8bSBlue Swirl {
1204556bd8bSBlue Swirl }
1214556bd8bSBlue Swirl 
1223475187dSbellard void DMA_register_channel (int nchan,
1233475187dSbellard                            DMA_transfer_handler transfer_handler,
1243475187dSbellard                            void *opaque)
1253475187dSbellard {
1263475187dSbellard }
1273475187dSbellard 
128ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device,
129ddcd5531SGonglei                             Error **errp)
13081864572Sblueswir1 {
13148779e50SGabriel L. Somlo     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
13281864572Sblueswir1 }
13381864572Sblueswir1 
13431688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
13543a34704SBlue Swirl                                   const char *arch, ram_addr_t RAM_size,
13677f193daSblueswir1                                   const char *boot_devices,
13783469015Sbellard                                   uint32_t kernel_image, uint32_t kernel_size,
13883469015Sbellard                                   const char *cmdline,
13983469015Sbellard                                   uint32_t initrd_image, uint32_t initrd_size,
14083469015Sbellard                                   uint32_t NVRAM_image,
1410d31cb99Sblueswir1                                   int width, int height, int depth,
1420d31cb99Sblueswir1                                   const uint8_t *macaddr)
1433475187dSbellard {
14466508601Sblueswir1     unsigned int i;
14566508601Sblueswir1     uint32_t start, end;
146d2c63fc1Sblueswir1     uint8_t image[0x1ff0];
147d2c63fc1Sblueswir1     struct OpenBIOS_nvpart_v1 *part_header;
14831688246SHervé Poussineau     NvramClass *k = NVRAM_GET_CLASS(nvram);
1493475187dSbellard 
150d2c63fc1Sblueswir1     memset(image, '\0', sizeof(image));
151d2c63fc1Sblueswir1 
152513f789fSblueswir1     start = 0;
1533475187dSbellard 
15466508601Sblueswir1     // OpenBIOS nvram variables
15566508601Sblueswir1     // Variable partition
156d2c63fc1Sblueswir1     part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
157d2c63fc1Sblueswir1     part_header->signature = OPENBIOS_PART_SYSTEM;
158363a37d5Sblueswir1     pstrcpy(part_header->name, sizeof(part_header->name), "system");
15966508601Sblueswir1 
160d2c63fc1Sblueswir1     end = start + sizeof(struct OpenBIOS_nvpart_v1);
16166508601Sblueswir1     for (i = 0; i < nb_prom_envs; i++)
162d2c63fc1Sblueswir1         end = OpenBIOS_set_var(image, end, prom_envs[i]);
16366508601Sblueswir1 
164d2c63fc1Sblueswir1     // End marker
165d2c63fc1Sblueswir1     image[end++] = '\0';
166d2c63fc1Sblueswir1 
16766508601Sblueswir1     end = start + ((end - start + 15) & ~15);
168d2c63fc1Sblueswir1     OpenBIOS_finish_partition(part_header, end - start);
16966508601Sblueswir1 
17066508601Sblueswir1     // free partition
17166508601Sblueswir1     start = end;
172d2c63fc1Sblueswir1     part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
173d2c63fc1Sblueswir1     part_header->signature = OPENBIOS_PART_FREE;
174363a37d5Sblueswir1     pstrcpy(part_header->name, sizeof(part_header->name), "free");
17566508601Sblueswir1 
17666508601Sblueswir1     end = 0x1fd0;
177d2c63fc1Sblueswir1     OpenBIOS_finish_partition(part_header, end - start);
178d2c63fc1Sblueswir1 
1790d31cb99Sblueswir1     Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
1800d31cb99Sblueswir1 
18131688246SHervé Poussineau     for (i = 0; i < sizeof(image); i++) {
18231688246SHervé Poussineau         (k->write)(nvram, i, image[i]);
18331688246SHervé Poussineau     }
18466508601Sblueswir1 
18583469015Sbellard     return 0;
1863475187dSbellard }
1875f2bf0feSBlue Swirl 
1885f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename,
189636aa70aSBlue Swirl                                   const char *initrd_filename,
1905f2bf0feSBlue Swirl                                   ram_addr_t RAM_size, uint64_t *initrd_size,
1915f2bf0feSBlue Swirl                                   uint64_t *initrd_addr, uint64_t *kernel_addr,
1925f2bf0feSBlue Swirl                                   uint64_t *kernel_entry)
193636aa70aSBlue Swirl {
194636aa70aSBlue Swirl     int linux_boot;
195636aa70aSBlue Swirl     unsigned int i;
196636aa70aSBlue Swirl     long kernel_size;
1976908d9ceSBlue Swirl     uint8_t *ptr;
1985f2bf0feSBlue Swirl     uint64_t kernel_top;
199636aa70aSBlue Swirl 
200636aa70aSBlue Swirl     linux_boot = (kernel_filename != NULL);
201636aa70aSBlue Swirl 
202636aa70aSBlue Swirl     kernel_size = 0;
203636aa70aSBlue Swirl     if (linux_boot) {
204ca20cf32SBlue Swirl         int bswap_needed;
205ca20cf32SBlue Swirl 
206ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED
207ca20cf32SBlue Swirl         bswap_needed = 1;
208ca20cf32SBlue Swirl #else
209ca20cf32SBlue Swirl         bswap_needed = 0;
210ca20cf32SBlue Swirl #endif
2115f2bf0feSBlue Swirl         kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
21277452383SPeter Crosthwaite                                kernel_addr, &kernel_top, 1, EM_SPARCV9, 0);
2135f2bf0feSBlue Swirl         if (kernel_size < 0) {
2145f2bf0feSBlue Swirl             *kernel_addr = KERNEL_LOAD_ADDR;
2155f2bf0feSBlue Swirl             *kernel_entry = KERNEL_LOAD_ADDR;
216636aa70aSBlue Swirl             kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
217ca20cf32SBlue Swirl                                     RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
218ca20cf32SBlue Swirl                                     TARGET_PAGE_SIZE);
2195f2bf0feSBlue Swirl         }
2205f2bf0feSBlue Swirl         if (kernel_size < 0) {
221636aa70aSBlue Swirl             kernel_size = load_image_targphys(kernel_filename,
222636aa70aSBlue Swirl                                               KERNEL_LOAD_ADDR,
223636aa70aSBlue Swirl                                               RAM_size - KERNEL_LOAD_ADDR);
2245f2bf0feSBlue Swirl         }
225636aa70aSBlue Swirl         if (kernel_size < 0) {
226636aa70aSBlue Swirl             fprintf(stderr, "qemu: could not load kernel '%s'\n",
227636aa70aSBlue Swirl                     kernel_filename);
228636aa70aSBlue Swirl             exit(1);
229636aa70aSBlue Swirl         }
2305f2bf0feSBlue Swirl         /* load initrd above kernel */
231636aa70aSBlue Swirl         *initrd_size = 0;
232636aa70aSBlue Swirl         if (initrd_filename) {
2335f2bf0feSBlue Swirl             *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
2345f2bf0feSBlue Swirl 
235636aa70aSBlue Swirl             *initrd_size = load_image_targphys(initrd_filename,
2365f2bf0feSBlue Swirl                                                *initrd_addr,
2375f2bf0feSBlue Swirl                                                RAM_size - *initrd_addr);
2385f2bf0feSBlue Swirl             if ((int)*initrd_size < 0) {
239636aa70aSBlue Swirl                 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
240636aa70aSBlue Swirl                         initrd_filename);
241636aa70aSBlue Swirl                 exit(1);
242636aa70aSBlue Swirl             }
243636aa70aSBlue Swirl         }
244636aa70aSBlue Swirl         if (*initrd_size > 0) {
245636aa70aSBlue Swirl             for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
2465f2bf0feSBlue Swirl                 ptr = rom_ptr(*kernel_addr + i);
2476908d9ceSBlue Swirl                 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
2485f2bf0feSBlue Swirl                     stl_p(ptr + 24, *initrd_addr + *kernel_addr);
2496908d9ceSBlue Swirl                     stl_p(ptr + 28, *initrd_size);
250636aa70aSBlue Swirl                     break;
251636aa70aSBlue Swirl                 }
252636aa70aSBlue Swirl             }
253636aa70aSBlue Swirl         }
254636aa70aSBlue Swirl     }
255636aa70aSBlue Swirl     return kernel_size;
256636aa70aSBlue Swirl }
2573475187dSbellard 
25898cec4a2SAndreas Färber void cpu_check_irqs(CPUSPARCState *env)
2599d926598Sblueswir1 {
260259186a7SAndreas Färber     CPUState *cs;
261d532b26cSIgor V. Kovalenko     uint32_t pil = env->pil_in |
262d532b26cSIgor V. Kovalenko                   (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
2639d926598Sblueswir1 
264a7be9badSArtyom Tarasenko     /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */
265a7be9badSArtyom Tarasenko     if (env->ivec_status & 0x20) {
266a7be9badSArtyom Tarasenko         return;
267a7be9badSArtyom Tarasenko     }
268259186a7SAndreas Färber     cs = CPU(sparc_env_get_cpu(env));
269d532b26cSIgor V. Kovalenko     /* check if TM or SM in SOFTINT are set
270d532b26cSIgor V. Kovalenko        setting these also causes interrupt 14 */
271d532b26cSIgor V. Kovalenko     if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
272d532b26cSIgor V. Kovalenko         pil |= 1 << 14;
273d532b26cSIgor V. Kovalenko     }
274d532b26cSIgor V. Kovalenko 
2759f94778cSArtyom Tarasenko     /* The bit corresponding to psrpil is (1<< psrpil), the next bit
2769f94778cSArtyom Tarasenko        is (2 << psrpil). */
2779f94778cSArtyom Tarasenko     if (pil < (2 << env->psrpil)){
278259186a7SAndreas Färber         if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
279d532b26cSIgor V. Kovalenko             CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
280d532b26cSIgor V. Kovalenko                            env->interrupt_index);
281d532b26cSIgor V. Kovalenko             env->interrupt_index = 0;
282d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
283d532b26cSIgor V. Kovalenko         }
284d532b26cSIgor V. Kovalenko         return;
285d532b26cSIgor V. Kovalenko     }
286d532b26cSIgor V. Kovalenko 
287d532b26cSIgor V. Kovalenko     if (cpu_interrupts_enabled(env)) {
288d532b26cSIgor V. Kovalenko 
2899d926598Sblueswir1         unsigned int i;
2909d926598Sblueswir1 
291d532b26cSIgor V. Kovalenko         for (i = 15; i > env->psrpil; i--) {
2929d926598Sblueswir1             if (pil & (1 << i)) {
2939d926598Sblueswir1                 int old_interrupt = env->interrupt_index;
294d532b26cSIgor V. Kovalenko                 int new_interrupt = TT_EXTINT | i;
2959d926598Sblueswir1 
296a7be9badSArtyom Tarasenko                 if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt
297a7be9badSArtyom Tarasenko                   && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) {
298d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
299d532b26cSIgor V. Kovalenko                                    "current %x >= pending %x\n",
300d532b26cSIgor V. Kovalenko                                    env->tl, cpu_tsptr(env)->tt, new_interrupt);
301d532b26cSIgor V. Kovalenko                 } else if (old_interrupt != new_interrupt) {
302d532b26cSIgor V. Kovalenko                     env->interrupt_index = new_interrupt;
303d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i,
304d532b26cSIgor V. Kovalenko                                    old_interrupt, new_interrupt);
305c3affe56SAndreas Färber                     cpu_interrupt(cs, CPU_INTERRUPT_HARD);
3069d926598Sblueswir1                 }
3079d926598Sblueswir1                 break;
3089d926598Sblueswir1             }
3099d926598Sblueswir1         }
310259186a7SAndreas Färber     } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
311d532b26cSIgor V. Kovalenko         CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
312d532b26cSIgor V. Kovalenko                        "current interrupt %x\n",
313d532b26cSIgor V. Kovalenko                        pil, env->pil_in, env->softint, env->interrupt_index);
3149f94778cSArtyom Tarasenko         env->interrupt_index = 0;
315d8ed887bSAndreas Färber         cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
3169d926598Sblueswir1     }
3179d926598Sblueswir1 }
3189d926598Sblueswir1 
319ce18c558SAndreas Färber static void cpu_kick_irq(SPARCCPU *cpu)
3208f4efc55SIgor V. Kovalenko {
321259186a7SAndreas Färber     CPUState *cs = CPU(cpu);
322ce18c558SAndreas Färber     CPUSPARCState *env = &cpu->env;
323ce18c558SAndreas Färber 
324259186a7SAndreas Färber     cs->halted = 0;
3258f4efc55SIgor V. Kovalenko     cpu_check_irqs(env);
326259186a7SAndreas Färber     qemu_cpu_kick(cs);
3278f4efc55SIgor V. Kovalenko }
3288f4efc55SIgor V. Kovalenko 
329361dea40SBlue Swirl static void cpu_set_ivec_irq(void *opaque, int irq, int level)
3309d926598Sblueswir1 {
331b64ba4b2SAndreas Färber     SPARCCPU *cpu = opaque;
332b64ba4b2SAndreas Färber     CPUSPARCState *env = &cpu->env;
333259186a7SAndreas Färber     CPUState *cs;
3349d926598Sblueswir1 
3359d926598Sblueswir1     if (level) {
33623cf96e1SArtyom Tarasenko         if (!(env->ivec_status & 0x20)) {
337361dea40SBlue Swirl             CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq);
338259186a7SAndreas Färber             cs = CPU(cpu);
339259186a7SAndreas Färber             cs->halted = 0;
340361dea40SBlue Swirl             env->interrupt_index = TT_IVEC;
341361dea40SBlue Swirl             env->ivec_status |= 0x20;
342361dea40SBlue Swirl             env->ivec_data[0] = (0x1f << 6) | irq;
343361dea40SBlue Swirl             env->ivec_data[1] = 0;
344361dea40SBlue Swirl             env->ivec_data[2] = 0;
345c3affe56SAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
34623cf96e1SArtyom Tarasenko         }
3479d926598Sblueswir1     } else {
34823cf96e1SArtyom Tarasenko         if (env->ivec_status & 0x20) {
349361dea40SBlue Swirl             CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq);
350d8ed887bSAndreas Färber             cs = CPU(cpu);
351361dea40SBlue Swirl             env->ivec_status &= ~0x20;
352d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
3539d926598Sblueswir1         }
3549d926598Sblueswir1     }
35523cf96e1SArtyom Tarasenko }
3569d926598Sblueswir1 
357e87231d4Sblueswir1 typedef struct ResetData {
358403d7a2dSAndreas Färber     SPARCCPU *cpu;
35944a99354SBlue Swirl     uint64_t prom_addr;
360e87231d4Sblueswir1 } ResetData;
361e87231d4Sblueswir1 
3626b678e1fSAndreas Färber static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu,
3638f4efc55SIgor V. Kovalenko                                   QEMUBHFunc *cb, uint32_t frequency,
364e913cac7SMark Cave-Ayland                                   uint64_t disabled_mask, uint64_t npt_mask)
3658f4efc55SIgor V. Kovalenko {
3667267c094SAnthony Liguori     CPUTimer *timer = g_malloc0(sizeof (CPUTimer));
3678f4efc55SIgor V. Kovalenko 
3688f4efc55SIgor V. Kovalenko     timer->name = name;
3698f4efc55SIgor V. Kovalenko     timer->frequency = frequency;
3708f4efc55SIgor V. Kovalenko     timer->disabled_mask = disabled_mask;
371e913cac7SMark Cave-Ayland     timer->npt_mask = npt_mask;
3728f4efc55SIgor V. Kovalenko 
3738f4efc55SIgor V. Kovalenko     timer->disabled = 1;
374e913cac7SMark Cave-Ayland     timer->npt = 1;
375bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
3768f4efc55SIgor V. Kovalenko 
377bc72ad67SAlex Bligh     timer->qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cb, cpu);
3788f4efc55SIgor V. Kovalenko 
3798f4efc55SIgor V. Kovalenko     return timer;
3808f4efc55SIgor V. Kovalenko }
3818f4efc55SIgor V. Kovalenko 
3828f4efc55SIgor V. Kovalenko static void cpu_timer_reset(CPUTimer *timer)
3838f4efc55SIgor V. Kovalenko {
3848f4efc55SIgor V. Kovalenko     timer->disabled = 1;
385bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
3868f4efc55SIgor V. Kovalenko 
387bc72ad67SAlex Bligh     timer_del(timer->qtimer);
3888f4efc55SIgor V. Kovalenko }
3898f4efc55SIgor V. Kovalenko 
390c68ea704Sbellard static void main_cpu_reset(void *opaque)
391c68ea704Sbellard {
392e87231d4Sblueswir1     ResetData *s = (ResetData *)opaque;
393403d7a2dSAndreas Färber     CPUSPARCState *env = &s->cpu->env;
39444a99354SBlue Swirl     static unsigned int nr_resets;
39520c9f095Sblueswir1 
396403d7a2dSAndreas Färber     cpu_reset(CPU(s->cpu));
3978f4efc55SIgor V. Kovalenko 
3988f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->tick);
3998f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->stick);
4008f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->hstick);
4018f4efc55SIgor V. Kovalenko 
402e87231d4Sblueswir1     env->gregs[1] = 0; // Memory start
403e87231d4Sblueswir1     env->gregs[2] = ram_size; // Memory size
404e87231d4Sblueswir1     env->gregs[3] = 0; // Machine description XXX
40544a99354SBlue Swirl     if (nr_resets++ == 0) {
40644a99354SBlue Swirl         /* Power on reset */
40744a99354SBlue Swirl         env->pc = s->prom_addr + 0x20ULL;
40844a99354SBlue Swirl     } else {
40944a99354SBlue Swirl         env->pc = s->prom_addr + 0x40ULL;
41044a99354SBlue Swirl     }
411e87231d4Sblueswir1     env->npc = env->pc + 4;
41220c9f095Sblueswir1 }
41320c9f095Sblueswir1 
41422548760Sblueswir1 static void tick_irq(void *opaque)
41520c9f095Sblueswir1 {
4166b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4176b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
41820c9f095Sblueswir1 
4198f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->tick;
4208f4efc55SIgor V. Kovalenko 
4218f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4228f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
4238f4efc55SIgor V. Kovalenko         return;
4248f4efc55SIgor V. Kovalenko     } else {
4258f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick: fire\n");
42620c9f095Sblueswir1     }
4278f4efc55SIgor V. Kovalenko 
4288f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_TIMER;
429ce18c558SAndreas Färber     cpu_kick_irq(cpu);
4308fa211e8Sblueswir1 }
43120c9f095Sblueswir1 
43222548760Sblueswir1 static void stick_irq(void *opaque)
43320c9f095Sblueswir1 {
4346b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4356b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
43620c9f095Sblueswir1 
4378f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->stick;
4388f4efc55SIgor V. Kovalenko 
4398f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4408f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
4418f4efc55SIgor V. Kovalenko         return;
4428f4efc55SIgor V. Kovalenko     } else {
4438f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick: fire\n");
44420c9f095Sblueswir1     }
4458f4efc55SIgor V. Kovalenko 
4468f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
447ce18c558SAndreas Färber     cpu_kick_irq(cpu);
4488fa211e8Sblueswir1 }
44920c9f095Sblueswir1 
45022548760Sblueswir1 static void hstick_irq(void *opaque)
45120c9f095Sblueswir1 {
4526b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4536b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
45420c9f095Sblueswir1 
4558f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->hstick;
4568f4efc55SIgor V. Kovalenko 
4578f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4588f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
4598f4efc55SIgor V. Kovalenko         return;
4608f4efc55SIgor V. Kovalenko     } else {
4618f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick: fire\n");
4628fa211e8Sblueswir1     }
463c68ea704Sbellard 
4648f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
465ce18c558SAndreas Färber     cpu_kick_irq(cpu);
466f4b1a842Sblueswir1 }
467f4b1a842Sblueswir1 
4688f4efc55SIgor V. Kovalenko static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency)
469f4b1a842Sblueswir1 {
4708f4efc55SIgor V. Kovalenko     return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency);
471f4b1a842Sblueswir1 }
472f4b1a842Sblueswir1 
4738f4efc55SIgor V. Kovalenko static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency)
474f4b1a842Sblueswir1 {
4758f4efc55SIgor V. Kovalenko     return muldiv64(timer_ticks, frequency, get_ticks_per_sec());
4768f4efc55SIgor V. Kovalenko }
4778f4efc55SIgor V. Kovalenko 
4788f4efc55SIgor V. Kovalenko void cpu_tick_set_count(CPUTimer *timer, uint64_t count)
4798f4efc55SIgor V. Kovalenko {
480bf43330aSMark Cave-Ayland     uint64_t real_count = count & ~timer->npt_mask;
481bf43330aSMark Cave-Ayland     uint64_t npt_bit = count & timer->npt_mask;
4828f4efc55SIgor V. Kovalenko 
483bc72ad67SAlex Bligh     int64_t vm_clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
4848f4efc55SIgor V. Kovalenko                     cpu_to_timer_ticks(real_count, timer->frequency);
4858f4efc55SIgor V. Kovalenko 
486bf43330aSMark Cave-Ayland     TIMER_DPRINTF("%s set_count count=0x%016lx (npt %s) p=%p\n",
4878f4efc55SIgor V. Kovalenko                   timer->name, real_count,
488bf43330aSMark Cave-Ayland                   timer->npt ? "disabled" : "enabled", timer);
4898f4efc55SIgor V. Kovalenko 
490bf43330aSMark Cave-Ayland     timer->npt = npt_bit ? 1 : 0;
4918f4efc55SIgor V. Kovalenko     timer->clock_offset = vm_clock_offset;
4928f4efc55SIgor V. Kovalenko }
4938f4efc55SIgor V. Kovalenko 
4948f4efc55SIgor V. Kovalenko uint64_t cpu_tick_get_count(CPUTimer *timer)
4958f4efc55SIgor V. Kovalenko {
4968f4efc55SIgor V. Kovalenko     uint64_t real_count = timer_to_cpu_ticks(
497bc72ad67SAlex Bligh                     qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->clock_offset,
4988f4efc55SIgor V. Kovalenko                     timer->frequency);
4998f4efc55SIgor V. Kovalenko 
500bf43330aSMark Cave-Ayland     TIMER_DPRINTF("%s get_count count=0x%016lx (npt %s) p=%p\n",
5018f4efc55SIgor V. Kovalenko            timer->name, real_count,
502bf43330aSMark Cave-Ayland            timer->npt ? "disabled" : "enabled", timer);
5038f4efc55SIgor V. Kovalenko 
504bf43330aSMark Cave-Ayland     if (timer->npt) {
505bf43330aSMark Cave-Ayland         real_count |= timer->npt_mask;
506bf43330aSMark Cave-Ayland     }
5078f4efc55SIgor V. Kovalenko 
5088f4efc55SIgor V. Kovalenko     return real_count;
5098f4efc55SIgor V. Kovalenko }
5108f4efc55SIgor V. Kovalenko 
5118f4efc55SIgor V. Kovalenko void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit)
5128f4efc55SIgor V. Kovalenko {
513bc72ad67SAlex Bligh     int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
5148f4efc55SIgor V. Kovalenko 
5158f4efc55SIgor V. Kovalenko     uint64_t real_limit = limit & ~timer->disabled_mask;
5168f4efc55SIgor V. Kovalenko     timer->disabled = (limit & timer->disabled_mask) ? 1 : 0;
5178f4efc55SIgor V. Kovalenko 
5188f4efc55SIgor V. Kovalenko     int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) +
5198f4efc55SIgor V. Kovalenko                     timer->clock_offset;
5208f4efc55SIgor V. Kovalenko 
5218f4efc55SIgor V. Kovalenko     if (expires < now) {
5228f4efc55SIgor V. Kovalenko         expires = now + 1;
5238f4efc55SIgor V. Kovalenko     }
5248f4efc55SIgor V. Kovalenko 
5258f4efc55SIgor V. Kovalenko     TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
5268f4efc55SIgor V. Kovalenko                   "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
5278f4efc55SIgor V. Kovalenko                   timer->name, real_limit,
5288f4efc55SIgor V. Kovalenko                   timer->disabled?"disabled":"enabled",
5298f4efc55SIgor V. Kovalenko                   timer, limit,
5308f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(now - timer->clock_offset,
5318f4efc55SIgor V. Kovalenko                                      timer->frequency),
5328f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(expires - now, timer->frequency));
5338f4efc55SIgor V. Kovalenko 
5348f4efc55SIgor V. Kovalenko     if (!real_limit) {
5358f4efc55SIgor V. Kovalenko         TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
5368f4efc55SIgor V. Kovalenko                 timer->name);
537bc72ad67SAlex Bligh         timer_del(timer->qtimer);
5388f4efc55SIgor V. Kovalenko     } else if (timer->disabled) {
539bc72ad67SAlex Bligh         timer_del(timer->qtimer);
5408f4efc55SIgor V. Kovalenko     } else {
541bc72ad67SAlex Bligh         timer_mod(timer->qtimer, expires);
5428f4efc55SIgor V. Kovalenko     }
543f4b1a842Sblueswir1 }
544f4b1a842Sblueswir1 
545361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level)
5461387fe4aSBlue Swirl {
547361dea40SBlue Swirl     static const int isa_irq_to_ivec[16] = {
548361dea40SBlue Swirl         [1] = 0x29, /* keyboard */
549361dea40SBlue Swirl         [4] = 0x2b, /* serial */
550361dea40SBlue Swirl         [6] = 0x27, /* floppy */
551361dea40SBlue Swirl         [7] = 0x22, /* parallel */
552361dea40SBlue Swirl         [12] = 0x2a, /* mouse */
553361dea40SBlue Swirl     };
554361dea40SBlue Swirl     qemu_irq *irqs = opaque;
555361dea40SBlue Swirl     int ivec;
556361dea40SBlue Swirl 
557361dea40SBlue Swirl     assert(n < 16);
558361dea40SBlue Swirl     ivec = isa_irq_to_ivec[n];
559361dea40SBlue Swirl     EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
560361dea40SBlue Swirl     if (ivec) {
561361dea40SBlue Swirl         qemu_set_irq(irqs[ivec], level);
562361dea40SBlue Swirl     }
5631387fe4aSBlue Swirl }
5641387fe4aSBlue Swirl 
565c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */
56648a18b3cSHervé Poussineau static ISABus *
567361dea40SBlue Swirl pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs)
568c190ea07Sblueswir1 {
5691387fe4aSBlue Swirl     qemu_irq *isa_irq;
570ab953e28SHervé Poussineau     PCIDevice *pci_dev;
57148a18b3cSHervé Poussineau     ISABus *isa_bus;
5721387fe4aSBlue Swirl 
573ab953e28SHervé Poussineau     pci_dev = pci_create_simple(bus, devfn, "ebus");
5742ae0e48dSAndreas Färber     isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0"));
575361dea40SBlue Swirl     isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16);
57648a18b3cSHervé Poussineau     isa_bus_irqs(isa_bus, isa_irq);
57748a18b3cSHervé Poussineau     return isa_bus;
57853e3c4f9SBlue Swirl }
579c190ea07Sblueswir1 
5803a80ceadSMarkus Armbruster static void pci_ebus_realize(PCIDevice *pci_dev, Error **errp)
58153e3c4f9SBlue Swirl {
582c5e6fb7eSAvi Kivity     EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
5830c5b8d83SBlue Swirl 
584d10e5432SMarkus Armbruster     if (!isa_bus_new(DEVICE(pci_dev), get_system_memory(),
585d10e5432SMarkus Armbruster                      pci_address_space_io(pci_dev), errp)) {
586d10e5432SMarkus Armbruster         return;
587d10e5432SMarkus Armbruster     }
588c190ea07Sblueswir1 
589c5e6fb7eSAvi Kivity     pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
590c5e6fb7eSAvi Kivity     pci_dev->config[0x05] = 0x00;
591c5e6fb7eSAvi Kivity     pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
592c5e6fb7eSAvi Kivity     pci_dev->config[0x07] = 0x03; // status = medium devsel
593c5e6fb7eSAvi Kivity     pci_dev->config[0x09] = 0x00; // programming i/f
594c5e6fb7eSAvi Kivity     pci_dev->config[0x0D] = 0x0a; // latency_timer
595c5e6fb7eSAvi Kivity 
5960a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
5970a70e094SPaolo Bonzini                              0, 0x1000000);
598e824b2ccSAvi Kivity     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
5990a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
600f3b18f35SMark Cave-Ayland                              0, 0x4000);
601a1cf8be5SMark Cave-Ayland     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
602c190ea07Sblueswir1 }
603c190ea07Sblueswir1 
60440021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data)
60540021f08SAnthony Liguori {
60640021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
60740021f08SAnthony Liguori 
6083a80ceadSMarkus Armbruster     k->realize = pci_ebus_realize;
60940021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_SUN;
61040021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_SUN_EBUS;
61140021f08SAnthony Liguori     k->revision = 0x01;
61240021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
61340021f08SAnthony Liguori }
61440021f08SAnthony Liguori 
6158c43a6f0SAndreas Färber static const TypeInfo ebus_info = {
61640021f08SAnthony Liguori     .name          = "ebus",
61739bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
61839bffca2SAnthony Liguori     .instance_size = sizeof(EbusState),
61940021f08SAnthony Liguori     .class_init    = ebus_class_init,
62053e3c4f9SBlue Swirl };
62153e3c4f9SBlue Swirl 
62213575cf6SAndreas Färber #define TYPE_OPENPROM "openprom"
62313575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
62413575cf6SAndreas Färber 
625d4edce38SAvi Kivity typedef struct PROMState {
62613575cf6SAndreas Färber     SysBusDevice parent_obj;
62713575cf6SAndreas Färber 
628d4edce38SAvi Kivity     MemoryRegion prom;
629d4edce38SAvi Kivity } PROMState;
630d4edce38SAvi Kivity 
631409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr)
632409dbce5SAurelien Jarno {
633a8170e5eSAvi Kivity     hwaddr *base_addr = (hwaddr *)opaque;
634409dbce5SAurelien Jarno     return addr + *base_addr - PROM_VADDR;
635409dbce5SAurelien Jarno }
636409dbce5SAurelien Jarno 
6371baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */
638a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name)
6391baffa46SBlue Swirl {
6401baffa46SBlue Swirl     DeviceState *dev;
6411baffa46SBlue Swirl     SysBusDevice *s;
6421baffa46SBlue Swirl     char *filename;
6431baffa46SBlue Swirl     int ret;
6441baffa46SBlue Swirl 
64513575cf6SAndreas Färber     dev = qdev_create(NULL, TYPE_OPENPROM);
646e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
6471356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
6481baffa46SBlue Swirl 
6491baffa46SBlue Swirl     sysbus_mmio_map(s, 0, addr);
6501baffa46SBlue Swirl 
6511baffa46SBlue Swirl     /* load boot prom */
6521baffa46SBlue Swirl     if (bios_name == NULL) {
6531baffa46SBlue Swirl         bios_name = PROM_FILENAME;
6541baffa46SBlue Swirl     }
6551baffa46SBlue Swirl     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
6561baffa46SBlue Swirl     if (filename) {
657409dbce5SAurelien Jarno         ret = load_elf(filename, translate_prom_address, &addr,
65877452383SPeter Crosthwaite                        NULL, NULL, NULL, 1, EM_SPARCV9, 0);
6591baffa46SBlue Swirl         if (ret < 0 || ret > PROM_SIZE_MAX) {
6601baffa46SBlue Swirl             ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
6611baffa46SBlue Swirl         }
6627267c094SAnthony Liguori         g_free(filename);
6631baffa46SBlue Swirl     } else {
6641baffa46SBlue Swirl         ret = -1;
6651baffa46SBlue Swirl     }
6661baffa46SBlue Swirl     if (ret < 0 || ret > PROM_SIZE_MAX) {
6671baffa46SBlue Swirl         fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
6681baffa46SBlue Swirl         exit(1);
6691baffa46SBlue Swirl     }
6701baffa46SBlue Swirl }
6711baffa46SBlue Swirl 
67281a322d4SGerd Hoffmann static int prom_init1(SysBusDevice *dev)
6731baffa46SBlue Swirl {
67413575cf6SAndreas Färber     PROMState *s = OPENPROM(dev);
6751baffa46SBlue Swirl 
67649946538SHu Tao     memory_region_init_ram(&s->prom, OBJECT(s), "sun4u.prom", PROM_SIZE_MAX,
677f8ed85acSMarkus Armbruster                            &error_fatal);
678c5705a77SAvi Kivity     vmstate_register_ram_global(&s->prom);
679d4edce38SAvi Kivity     memory_region_set_readonly(&s->prom, true);
680750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->prom);
68181a322d4SGerd Hoffmann     return 0;
6821baffa46SBlue Swirl }
6831baffa46SBlue Swirl 
684999e12bbSAnthony Liguori static Property prom_properties[] = {
685999e12bbSAnthony Liguori     {/* end of property list */},
686999e12bbSAnthony Liguori };
687999e12bbSAnthony Liguori 
688999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data)
689999e12bbSAnthony Liguori {
69039bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
691999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
692999e12bbSAnthony Liguori 
693999e12bbSAnthony Liguori     k->init = prom_init1;
69439bffca2SAnthony Liguori     dc->props = prom_properties;
6951baffa46SBlue Swirl }
696999e12bbSAnthony Liguori 
6978c43a6f0SAndreas Färber static const TypeInfo prom_info = {
69813575cf6SAndreas Färber     .name          = TYPE_OPENPROM,
69939bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
70039bffca2SAnthony Liguori     .instance_size = sizeof(PROMState),
701999e12bbSAnthony Liguori     .class_init    = prom_class_init,
7021baffa46SBlue Swirl };
7031baffa46SBlue Swirl 
704bda42033SBlue Swirl 
70588c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory"
70688c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
70788c034d5SAndreas Färber 
70888c034d5SAndreas Färber typedef struct RamDevice {
70988c034d5SAndreas Färber     SysBusDevice parent_obj;
71088c034d5SAndreas Färber 
711d4edce38SAvi Kivity     MemoryRegion ram;
71204843626SBlue Swirl     uint64_t size;
713bda42033SBlue Swirl } RamDevice;
714bda42033SBlue Swirl 
715bda42033SBlue Swirl /* System RAM */
71681a322d4SGerd Hoffmann static int ram_init1(SysBusDevice *dev)
717bda42033SBlue Swirl {
71888c034d5SAndreas Färber     RamDevice *d = SUN4U_RAM(dev);
719bda42033SBlue Swirl 
72049946538SHu Tao     memory_region_init_ram(&d->ram, OBJECT(d), "sun4u.ram", d->size,
721f8ed85acSMarkus Armbruster                            &error_fatal);
722c5705a77SAvi Kivity     vmstate_register_ram_global(&d->ram);
723750ecd44SAvi Kivity     sysbus_init_mmio(dev, &d->ram);
72481a322d4SGerd Hoffmann     return 0;
725bda42033SBlue Swirl }
726bda42033SBlue Swirl 
727a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size)
728bda42033SBlue Swirl {
729bda42033SBlue Swirl     DeviceState *dev;
730bda42033SBlue Swirl     SysBusDevice *s;
731bda42033SBlue Swirl     RamDevice *d;
732bda42033SBlue Swirl 
733bda42033SBlue Swirl     /* allocate RAM */
73488c034d5SAndreas Färber     dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
7351356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
736bda42033SBlue Swirl 
73788c034d5SAndreas Färber     d = SUN4U_RAM(dev);
738bda42033SBlue Swirl     d->size = RAM_size;
739e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
740bda42033SBlue Swirl 
741bda42033SBlue Swirl     sysbus_mmio_map(s, 0, addr);
742bda42033SBlue Swirl }
743bda42033SBlue Swirl 
744999e12bbSAnthony Liguori static Property ram_properties[] = {
74532a7ee98SGerd Hoffmann     DEFINE_PROP_UINT64("size", RamDevice, size, 0),
74632a7ee98SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
747999e12bbSAnthony Liguori };
748999e12bbSAnthony Liguori 
749999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data)
750999e12bbSAnthony Liguori {
75139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
752999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
753999e12bbSAnthony Liguori 
754999e12bbSAnthony Liguori     k->init = ram_init1;
75539bffca2SAnthony Liguori     dc->props = ram_properties;
756bda42033SBlue Swirl }
757999e12bbSAnthony Liguori 
7588c43a6f0SAndreas Färber static const TypeInfo ram_info = {
75988c034d5SAndreas Färber     .name          = TYPE_SUN4U_MEMORY,
76039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
76139bffca2SAnthony Liguori     .instance_size = sizeof(RamDevice),
762999e12bbSAnthony Liguori     .class_init    = ram_class_init,
763bda42033SBlue Swirl };
764bda42033SBlue Swirl 
765f9d1465fSAndreas Färber static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
7663475187dSbellard {
7678ebdf9dcSAndreas Färber     SPARCCPU *cpu;
76898cec4a2SAndreas Färber     CPUSPARCState *env;
769e87231d4Sblueswir1     ResetData *reset_info;
7703475187dSbellard 
7718f4efc55SIgor V. Kovalenko     uint32_t   tick_frequency = 100*1000000;
7728f4efc55SIgor V. Kovalenko     uint32_t  stick_frequency = 100*1000000;
7738f4efc55SIgor V. Kovalenko     uint32_t hstick_frequency = 100*1000000;
7748f4efc55SIgor V. Kovalenko 
7758ebdf9dcSAndreas Färber     if (cpu_model == NULL) {
776c7ba218dSblueswir1         cpu_model = hwdef->default_cpu_model;
7778ebdf9dcSAndreas Färber     }
7788ebdf9dcSAndreas Färber     cpu = cpu_sparc_init(cpu_model);
7798ebdf9dcSAndreas Färber     if (cpu == NULL) {
78062724a37Sblueswir1         fprintf(stderr, "Unable to find Sparc CPU definition\n");
78162724a37Sblueswir1         exit(1);
78262724a37Sblueswir1     }
7838ebdf9dcSAndreas Färber     env = &cpu->env;
78420c9f095Sblueswir1 
7856b678e1fSAndreas Färber     env->tick = cpu_timer_create("tick", cpu, tick_irq,
786e913cac7SMark Cave-Ayland                                   tick_frequency, TICK_INT_DIS,
787e913cac7SMark Cave-Ayland                                   TICK_NPT_MASK);
78820c9f095Sblueswir1 
7896b678e1fSAndreas Färber     env->stick = cpu_timer_create("stick", cpu, stick_irq,
790e913cac7SMark Cave-Ayland                                    stick_frequency, TICK_INT_DIS,
791e913cac7SMark Cave-Ayland                                    TICK_NPT_MASK);
7928f4efc55SIgor V. Kovalenko 
7936b678e1fSAndreas Färber     env->hstick = cpu_timer_create("hstick", cpu, hstick_irq,
794e913cac7SMark Cave-Ayland                                     hstick_frequency, TICK_INT_DIS,
795e913cac7SMark Cave-Ayland                                     TICK_NPT_MASK);
796e87231d4Sblueswir1 
7977267c094SAnthony Liguori     reset_info = g_malloc0(sizeof(ResetData));
798403d7a2dSAndreas Färber     reset_info->cpu = cpu;
79944a99354SBlue Swirl     reset_info->prom_addr = hwdef->prom_addr;
800a08d4367SJan Kiszka     qemu_register_reset(main_cpu_reset, reset_info);
801c68ea704Sbellard 
802f9d1465fSAndreas Färber     return cpu;
8037b833f5bSBlue Swirl }
8047b833f5bSBlue Swirl 
80538bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem,
8063ef96221SMarcel Apfelbaum                         MachineState *machine,
8077b833f5bSBlue Swirl                         const struct hwdef *hwdef)
8087b833f5bSBlue Swirl {
809f9d1465fSAndreas Färber     SPARCCPU *cpu;
81031688246SHervé Poussineau     Nvram *nvram;
8117b833f5bSBlue Swirl     unsigned int i;
8125f2bf0feSBlue Swirl     uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
8137b833f5bSBlue Swirl     PCIBus *pci_bus, *pci_bus2, *pci_bus3;
81448a18b3cSHervé Poussineau     ISABus *isa_bus;
815f3b18f35SMark Cave-Ayland     SysBusDevice *s;
816361dea40SBlue Swirl     qemu_irq *ivec_irqs, *pbm_irqs;
817f455e98cSGerd Hoffmann     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
818fd8014e1SGerd Hoffmann     DriveInfo *fd[MAX_FD];
819a88b362cSLaszlo Ersek     FWCfgState *fw_cfg;
8207b833f5bSBlue Swirl 
8217b833f5bSBlue Swirl     /* init CPUs */
8223ef96221SMarcel Apfelbaum     cpu = cpu_devinit(machine->cpu_model, hwdef);
8237b833f5bSBlue Swirl 
824bda42033SBlue Swirl     /* set up devices */
8253ef96221SMarcel Apfelbaum     ram_init(0, machine->ram_size);
8263475187dSbellard 
8271baffa46SBlue Swirl     prom_init(hwdef->prom_addr, bios_name);
8283475187dSbellard 
829b64ba4b2SAndreas Färber     ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX);
830361dea40SBlue Swirl     pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2,
831361dea40SBlue Swirl                            &pci_bus3, &pbm_irqs);
832f2898771SAurelien Jarno     pci_vga_init(pci_bus);
83383469015Sbellard 
834c190ea07Sblueswir1     // XXX Should be pci_bus3
835361dea40SBlue Swirl     isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs);
836c190ea07Sblueswir1 
837e87231d4Sblueswir1     i = 0;
838e87231d4Sblueswir1     if (hwdef->console_serial_base) {
83938bc50f7SRichard Henderson         serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
84039186d8aSRichard Henderson                        NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
841e87231d4Sblueswir1         i++;
842e87231d4Sblueswir1     }
84383469015Sbellard 
844b6607a1aSMarkus Armbruster     serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
84507dc7880SMarkus Armbruster     parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
84683469015Sbellard 
847cb457d76Saliguori     for(i = 0; i < nb_nics; i++)
84829b358f9SDavid Gibson         pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
84983469015Sbellard 
850d8f94e1bSJohn Snow     ide_drive_get(hd, ARRAY_SIZE(hd));
851e4bcb14cSths 
8523b898ddaSblueswir1     pci_cmd646_ide_init(pci_bus, hd, 1);
8533b898ddaSblueswir1 
85448a18b3cSHervé Poussineau     isa_create_simple(isa_bus, "i8042");
855e4bcb14cSths     for(i = 0; i < MAX_FD; i++) {
856fd8014e1SGerd Hoffmann         fd[i] = drive_get(IF_FLOPPY, 0, i);
857e4bcb14cSths     }
85848a18b3cSHervé Poussineau     fdctrl_init_isa(isa_bus, fd);
859f3b18f35SMark Cave-Ayland 
860f3b18f35SMark Cave-Ayland     /* Map NVRAM into I/O (ebus) space */
861f3b18f35SMark Cave-Ayland     nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
862f3b18f35SMark Cave-Ayland     s = SYS_BUS_DEVICE(nvram);
863f3b18f35SMark Cave-Ayland     memory_region_add_subregion(get_system_io(), 0x2000,
864f3b18f35SMark Cave-Ayland                                 sysbus_mmio_get_region(s, 0));
865636aa70aSBlue Swirl 
866636aa70aSBlue Swirl     initrd_size = 0;
8675f2bf0feSBlue Swirl     initrd_addr = 0;
8683ef96221SMarcel Apfelbaum     kernel_size = sun4u_load_kernel(machine->kernel_filename,
8693ef96221SMarcel Apfelbaum                                     machine->initrd_filename,
8705f2bf0feSBlue Swirl                                     ram_size, &initrd_size, &initrd_addr,
8715f2bf0feSBlue Swirl                                     &kernel_addr, &kernel_entry);
872636aa70aSBlue Swirl 
8733ef96221SMarcel Apfelbaum     sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
8743ef96221SMarcel Apfelbaum                            machine->boot_order,
8755f2bf0feSBlue Swirl                            kernel_addr, kernel_size,
8763ef96221SMarcel Apfelbaum                            machine->kernel_cmdline,
8775f2bf0feSBlue Swirl                            initrd_addr, initrd_size,
87883469015Sbellard                            /* XXX: need an option to load a NVRAM image */
87983469015Sbellard                            0,
8800d31cb99Sblueswir1                            graphic_width, graphic_height, graphic_depth,
8810d31cb99Sblueswir1                            (uint8_t *)&nd_table[0].macaddr);
88283469015Sbellard 
88366708822SLaszlo Ersek     fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
88470db9222SEduardo Habkost     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
885905fdcb5Sblueswir1     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
886905fdcb5Sblueswir1     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
8875f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
8885f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
8893ef96221SMarcel Apfelbaum     if (machine->kernel_cmdline) {
8909c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
8913ef96221SMarcel Apfelbaum                        strlen(machine->kernel_cmdline) + 1);
8923ef96221SMarcel Apfelbaum         fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
893513f789fSblueswir1     } else {
8949c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
895513f789fSblueswir1     }
8965f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
8975f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
8983ef96221SMarcel Apfelbaum     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
8997589690cSBlue Swirl 
9007589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
9017589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
9027589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
9037589690cSBlue Swirl 
904513f789fSblueswir1     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
9053475187dSbellard }
9063475187dSbellard 
907905fdcb5Sblueswir1 enum {
908905fdcb5Sblueswir1     sun4u_id = 0,
909905fdcb5Sblueswir1     sun4v_id = 64,
910e87231d4Sblueswir1     niagara_id,
911905fdcb5Sblueswir1 };
912905fdcb5Sblueswir1 
913c7ba218dSblueswir1 static const struct hwdef hwdefs[] = {
914c7ba218dSblueswir1     /* Sun4u generic PC-like machine */
915c7ba218dSblueswir1     {
9165910b047SIgor V. Kovalenko         .default_cpu_model = "TI UltraSparc IIi",
917905fdcb5Sblueswir1         .machine_id = sun4u_id,
918e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
919e87231d4Sblueswir1         .console_serial_base = 0,
920c7ba218dSblueswir1     },
921c7ba218dSblueswir1     /* Sun4v generic PC-like machine */
922c7ba218dSblueswir1     {
923c7ba218dSblueswir1         .default_cpu_model = "Sun UltraSparc T1",
924905fdcb5Sblueswir1         .machine_id = sun4v_id,
925e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
926e87231d4Sblueswir1         .console_serial_base = 0,
927e87231d4Sblueswir1     },
928e87231d4Sblueswir1     /* Sun4v generic Niagara machine */
929e87231d4Sblueswir1     {
930e87231d4Sblueswir1         .default_cpu_model = "Sun UltraSparc T1",
931e87231d4Sblueswir1         .machine_id = niagara_id,
932e87231d4Sblueswir1         .prom_addr = 0xfff0000000ULL,
933e87231d4Sblueswir1         .console_serial_base = 0xfff0c2c000ULL,
934c7ba218dSblueswir1     },
935c7ba218dSblueswir1 };
936c7ba218dSblueswir1 
937c7ba218dSblueswir1 /* Sun4u hardware initialisation */
9383ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine)
939c7ba218dSblueswir1 {
9403ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
941c7ba218dSblueswir1 }
942c7ba218dSblueswir1 
943c7ba218dSblueswir1 /* Sun4v hardware initialisation */
9443ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine)
945c7ba218dSblueswir1 {
9463ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
947c7ba218dSblueswir1 }
948c7ba218dSblueswir1 
949e87231d4Sblueswir1 /* Niagara hardware initialisation */
9503ef96221SMarcel Apfelbaum static void niagara_init(MachineState *machine)
951e87231d4Sblueswir1 {
9523ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[2]);
953e87231d4Sblueswir1 }
954e87231d4Sblueswir1 
9558a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data)
956e264d29dSEduardo Habkost {
9578a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9588a661aeaSAndreas Färber 
959e264d29dSEduardo Habkost     mc->desc = "Sun4u platform";
960e264d29dSEduardo Habkost     mc->init = sun4u_init;
961e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
962e264d29dSEduardo Habkost     mc->is_default = 1;
963e264d29dSEduardo Habkost     mc->default_boot_order = "c";
964e264d29dSEduardo Habkost }
965c7ba218dSblueswir1 
9668a661aeaSAndreas Färber static const TypeInfo sun4u_type = {
9678a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4u"),
9688a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
9698a661aeaSAndreas Färber     .class_init = sun4u_class_init,
9708a661aeaSAndreas Färber };
971e87231d4Sblueswir1 
9728a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data)
973e264d29dSEduardo Habkost {
9748a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9758a661aeaSAndreas Färber 
976e264d29dSEduardo Habkost     mc->desc = "Sun4v platform";
977e264d29dSEduardo Habkost     mc->init = sun4v_init;
978e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
979e264d29dSEduardo Habkost     mc->default_boot_order = "c";
980e264d29dSEduardo Habkost }
981e264d29dSEduardo Habkost 
9828a661aeaSAndreas Färber static const TypeInfo sun4v_type = {
9838a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4v"),
9848a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
9858a661aeaSAndreas Färber     .class_init = sun4v_class_init,
9868a661aeaSAndreas Färber };
987e264d29dSEduardo Habkost 
9888a661aeaSAndreas Färber static void niagara_class_init(ObjectClass *oc, void *data)
989e264d29dSEduardo Habkost {
9908a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9918a661aeaSAndreas Färber 
992e264d29dSEduardo Habkost     mc->desc = "Sun4v platform, Niagara";
993e264d29dSEduardo Habkost     mc->init = niagara_init;
994e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
995e264d29dSEduardo Habkost     mc->default_boot_order = "c";
996e264d29dSEduardo Habkost }
997e264d29dSEduardo Habkost 
9988a661aeaSAndreas Färber static const TypeInfo niagara_type = {
9998a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("Niagara"),
10008a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
10018a661aeaSAndreas Färber     .class_init = niagara_class_init,
10028a661aeaSAndreas Färber };
1003f80f9ec9SAnthony Liguori 
100483f7d43aSAndreas Färber static void sun4u_register_types(void)
100583f7d43aSAndreas Färber {
100683f7d43aSAndreas Färber     type_register_static(&ebus_info);
100783f7d43aSAndreas Färber     type_register_static(&prom_info);
100883f7d43aSAndreas Färber     type_register_static(&ram_info);
100983f7d43aSAndreas Färber }
101083f7d43aSAndreas Färber 
10118a661aeaSAndreas Färber static void sun4u_machine_init(void)
10128a661aeaSAndreas Färber {
10138a661aeaSAndreas Färber     type_register_static(&sun4u_type);
10148a661aeaSAndreas Färber     type_register_static(&sun4v_type);
10158a661aeaSAndreas Färber     type_register_static(&niagara_type);
10168a661aeaSAndreas Färber }
10178a661aeaSAndreas Färber 
101883f7d43aSAndreas Färber type_init(sun4u_register_types)
10198a661aeaSAndreas Färber machine_init(sun4u_machine_init)
1020