xref: /qemu/hw/sparc64/sun4u.c (revision d10e54329bbfe6bfacf75eb33caead39eef9f3c8)
13475187dSbellard /*
2c7ba218dSblueswir1  * QEMU Sun4u/Sun4v System Emulator
33475187dSbellard  *
43475187dSbellard  * Copyright (c) 2005 Fabrice Bellard
53475187dSbellard  *
63475187dSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
73475187dSbellard  * of this software and associated documentation files (the "Software"), to deal
83475187dSbellard  * in the Software without restriction, including without limitation the rights
93475187dSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
103475187dSbellard  * copies of the Software, and to permit persons to whom the Software is
113475187dSbellard  * furnished to do so, subject to the following conditions:
123475187dSbellard  *
133475187dSbellard  * The above copyright notice and this permission notice shall be included in
143475187dSbellard  * all copies or substantial portions of the Software.
153475187dSbellard  *
163475187dSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173475187dSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183475187dSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
193475187dSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
203475187dSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
213475187dSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
223475187dSbellard  * THE SOFTWARE.
233475187dSbellard  */
2483c9f4caSPaolo Bonzini #include "hw/hw.h"
2583c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
260d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h"
270d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
280d09e41aSPaolo Bonzini #include "hw/char/serial.h"
290d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h"
300d09e41aSPaolo Bonzini #include "hw/block/fdc.h"
311422e32dSPaolo Bonzini #include "net/net.h"
321de7afc9SPaolo Bonzini #include "qemu/timer.h"
339c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3483c9f4caSPaolo Bonzini #include "hw/boards.h"
35ec0503b4SMichael S. Tsirkin #include "hw/nvram/openbios_firmware_abi.h"
360d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h"
3783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3883c9f4caSPaolo Bonzini #include "hw/ide.h"
3983c9f4caSPaolo Bonzini #include "hw/loader.h"
40ca20cf32SBlue Swirl #include "elf.h"
414be74634SMarkus Armbruster #include "sysemu/block-backend.h"
42022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
433475187dSbellard 
449d926598Sblueswir1 //#define DEBUG_IRQ
45b430a225SBlue Swirl //#define DEBUG_EBUS
468f4efc55SIgor V. Kovalenko //#define DEBUG_TIMER
479d926598Sblueswir1 
489d926598Sblueswir1 #ifdef DEBUG_IRQ
49b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)                                \
50001faf32SBlue Swirl     do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
519d926598Sblueswir1 #else
52b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)
53b430a225SBlue Swirl #endif
54b430a225SBlue Swirl 
55b430a225SBlue Swirl #ifdef DEBUG_EBUS
56b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)                                  \
57b430a225SBlue Swirl     do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
58b430a225SBlue Swirl #else
59b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)
609d926598Sblueswir1 #endif
619d926598Sblueswir1 
628f4efc55SIgor V. Kovalenko #ifdef DEBUG_TIMER
638f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)                                  \
648f4efc55SIgor V. Kovalenko     do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
658f4efc55SIgor V. Kovalenko #else
668f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)
678f4efc55SIgor V. Kovalenko #endif
688f4efc55SIgor V. Kovalenko 
6983469015Sbellard #define KERNEL_LOAD_ADDR     0x00404000
7083469015Sbellard #define CMDLINE_ADDR         0x003ff000
71ac2e9d66Sblueswir1 #define PROM_SIZE_MAX        (4 * 1024 * 1024)
72f19e918dSblueswir1 #define PROM_VADDR           0x000ffd00000ULL
7383469015Sbellard #define APB_SPECIAL_BASE     0x1fe00000000ULL
7483469015Sbellard #define APB_MEM_BASE         0x1ff00000000ULL
75d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE      (APB_SPECIAL_BASE + 0x02000000ULL)
760986ac3bSbellard #define PROM_FILENAME        "openbios-sparc64"
7783469015Sbellard #define NVRAM_SIZE           0x2000
78e4bcb14cSths #define MAX_IDE_BUS          2
793cce6243Sblueswir1 #define BIOS_CFG_IOPORT      0x510
807589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
817589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
827589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
833475187dSbellard 
84852e82f3SArtyom Tarasenko #define IVEC_MAX             0x40
859d926598Sblueswir1 
868fa211e8Sblueswir1 #define TICK_MAX             0x7fffffffffffffffULL
878fa211e8Sblueswir1 
88c7ba218dSblueswir1 struct hwdef {
89c7ba218dSblueswir1     const char * const default_cpu_model;
90905fdcb5Sblueswir1     uint16_t machine_id;
91e87231d4Sblueswir1     uint64_t prom_addr;
92e87231d4Sblueswir1     uint64_t console_serial_base;
93c7ba218dSblueswir1 };
94c7ba218dSblueswir1 
95c5e6fb7eSAvi Kivity typedef struct EbusState {
96c5e6fb7eSAvi Kivity     PCIDevice pci_dev;
97c5e6fb7eSAvi Kivity     MemoryRegion bar0;
98c5e6fb7eSAvi Kivity     MemoryRegion bar1;
99c5e6fb7eSAvi Kivity } EbusState;
100c5e6fb7eSAvi Kivity 
1013475187dSbellard int DMA_get_channel_mode (int nchan)
1023475187dSbellard {
1033475187dSbellard     return 0;
1043475187dSbellard }
1053475187dSbellard int DMA_read_memory (int nchan, void *buf, int pos, int size)
1063475187dSbellard {
1073475187dSbellard     return 0;
1083475187dSbellard }
1093475187dSbellard int DMA_write_memory (int nchan, void *buf, int pos, int size)
1103475187dSbellard {
1113475187dSbellard     return 0;
1123475187dSbellard }
1133475187dSbellard void DMA_hold_DREQ (int nchan) {}
1143475187dSbellard void DMA_release_DREQ (int nchan) {}
11519d2b5e6SPaolo Bonzini void DMA_schedule(void) {}
1164556bd8bSBlue Swirl 
1175039d6e2SPaolo Bonzini void DMA_init(int high_page_enable)
1184556bd8bSBlue Swirl {
1194556bd8bSBlue Swirl }
1204556bd8bSBlue Swirl 
1213475187dSbellard void DMA_register_channel (int nchan,
1223475187dSbellard                            DMA_transfer_handler transfer_handler,
1233475187dSbellard                            void *opaque)
1243475187dSbellard {
1253475187dSbellard }
1263475187dSbellard 
127ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device,
128ddcd5531SGonglei                             Error **errp)
12981864572Sblueswir1 {
13048779e50SGabriel L. Somlo     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
13181864572Sblueswir1 }
13281864572Sblueswir1 
13331688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
13443a34704SBlue Swirl                                   const char *arch, ram_addr_t RAM_size,
13577f193daSblueswir1                                   const char *boot_devices,
13683469015Sbellard                                   uint32_t kernel_image, uint32_t kernel_size,
13783469015Sbellard                                   const char *cmdline,
13883469015Sbellard                                   uint32_t initrd_image, uint32_t initrd_size,
13983469015Sbellard                                   uint32_t NVRAM_image,
1400d31cb99Sblueswir1                                   int width, int height, int depth,
1410d31cb99Sblueswir1                                   const uint8_t *macaddr)
1423475187dSbellard {
14366508601Sblueswir1     unsigned int i;
14466508601Sblueswir1     uint32_t start, end;
145d2c63fc1Sblueswir1     uint8_t image[0x1ff0];
146d2c63fc1Sblueswir1     struct OpenBIOS_nvpart_v1 *part_header;
14731688246SHervé Poussineau     NvramClass *k = NVRAM_GET_CLASS(nvram);
1483475187dSbellard 
149d2c63fc1Sblueswir1     memset(image, '\0', sizeof(image));
150d2c63fc1Sblueswir1 
151513f789fSblueswir1     start = 0;
1523475187dSbellard 
15366508601Sblueswir1     // OpenBIOS nvram variables
15466508601Sblueswir1     // Variable partition
155d2c63fc1Sblueswir1     part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
156d2c63fc1Sblueswir1     part_header->signature = OPENBIOS_PART_SYSTEM;
157363a37d5Sblueswir1     pstrcpy(part_header->name, sizeof(part_header->name), "system");
15866508601Sblueswir1 
159d2c63fc1Sblueswir1     end = start + sizeof(struct OpenBIOS_nvpart_v1);
16066508601Sblueswir1     for (i = 0; i < nb_prom_envs; i++)
161d2c63fc1Sblueswir1         end = OpenBIOS_set_var(image, end, prom_envs[i]);
16266508601Sblueswir1 
163d2c63fc1Sblueswir1     // End marker
164d2c63fc1Sblueswir1     image[end++] = '\0';
165d2c63fc1Sblueswir1 
16666508601Sblueswir1     end = start + ((end - start + 15) & ~15);
167d2c63fc1Sblueswir1     OpenBIOS_finish_partition(part_header, end - start);
16866508601Sblueswir1 
16966508601Sblueswir1     // free partition
17066508601Sblueswir1     start = end;
171d2c63fc1Sblueswir1     part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
172d2c63fc1Sblueswir1     part_header->signature = OPENBIOS_PART_FREE;
173363a37d5Sblueswir1     pstrcpy(part_header->name, sizeof(part_header->name), "free");
17466508601Sblueswir1 
17566508601Sblueswir1     end = 0x1fd0;
176d2c63fc1Sblueswir1     OpenBIOS_finish_partition(part_header, end - start);
177d2c63fc1Sblueswir1 
1780d31cb99Sblueswir1     Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
1790d31cb99Sblueswir1 
18031688246SHervé Poussineau     for (i = 0; i < sizeof(image); i++) {
18131688246SHervé Poussineau         (k->write)(nvram, i, image[i]);
18231688246SHervé Poussineau     }
18366508601Sblueswir1 
18483469015Sbellard     return 0;
1853475187dSbellard }
1865f2bf0feSBlue Swirl 
1875f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename,
188636aa70aSBlue Swirl                                   const char *initrd_filename,
1895f2bf0feSBlue Swirl                                   ram_addr_t RAM_size, uint64_t *initrd_size,
1905f2bf0feSBlue Swirl                                   uint64_t *initrd_addr, uint64_t *kernel_addr,
1915f2bf0feSBlue Swirl                                   uint64_t *kernel_entry)
192636aa70aSBlue Swirl {
193636aa70aSBlue Swirl     int linux_boot;
194636aa70aSBlue Swirl     unsigned int i;
195636aa70aSBlue Swirl     long kernel_size;
1966908d9ceSBlue Swirl     uint8_t *ptr;
1975f2bf0feSBlue Swirl     uint64_t kernel_top;
198636aa70aSBlue Swirl 
199636aa70aSBlue Swirl     linux_boot = (kernel_filename != NULL);
200636aa70aSBlue Swirl 
201636aa70aSBlue Swirl     kernel_size = 0;
202636aa70aSBlue Swirl     if (linux_boot) {
203ca20cf32SBlue Swirl         int bswap_needed;
204ca20cf32SBlue Swirl 
205ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED
206ca20cf32SBlue Swirl         bswap_needed = 1;
207ca20cf32SBlue Swirl #else
208ca20cf32SBlue Swirl         bswap_needed = 0;
209ca20cf32SBlue Swirl #endif
2105f2bf0feSBlue Swirl         kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
21177452383SPeter Crosthwaite                                kernel_addr, &kernel_top, 1, EM_SPARCV9, 0);
2125f2bf0feSBlue Swirl         if (kernel_size < 0) {
2135f2bf0feSBlue Swirl             *kernel_addr = KERNEL_LOAD_ADDR;
2145f2bf0feSBlue Swirl             *kernel_entry = KERNEL_LOAD_ADDR;
215636aa70aSBlue Swirl             kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
216ca20cf32SBlue Swirl                                     RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
217ca20cf32SBlue Swirl                                     TARGET_PAGE_SIZE);
2185f2bf0feSBlue Swirl         }
2195f2bf0feSBlue Swirl         if (kernel_size < 0) {
220636aa70aSBlue Swirl             kernel_size = load_image_targphys(kernel_filename,
221636aa70aSBlue Swirl                                               KERNEL_LOAD_ADDR,
222636aa70aSBlue Swirl                                               RAM_size - KERNEL_LOAD_ADDR);
2235f2bf0feSBlue Swirl         }
224636aa70aSBlue Swirl         if (kernel_size < 0) {
225636aa70aSBlue Swirl             fprintf(stderr, "qemu: could not load kernel '%s'\n",
226636aa70aSBlue Swirl                     kernel_filename);
227636aa70aSBlue Swirl             exit(1);
228636aa70aSBlue Swirl         }
2295f2bf0feSBlue Swirl         /* load initrd above kernel */
230636aa70aSBlue Swirl         *initrd_size = 0;
231636aa70aSBlue Swirl         if (initrd_filename) {
2325f2bf0feSBlue Swirl             *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
2335f2bf0feSBlue Swirl 
234636aa70aSBlue Swirl             *initrd_size = load_image_targphys(initrd_filename,
2355f2bf0feSBlue Swirl                                                *initrd_addr,
2365f2bf0feSBlue Swirl                                                RAM_size - *initrd_addr);
2375f2bf0feSBlue Swirl             if ((int)*initrd_size < 0) {
238636aa70aSBlue Swirl                 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
239636aa70aSBlue Swirl                         initrd_filename);
240636aa70aSBlue Swirl                 exit(1);
241636aa70aSBlue Swirl             }
242636aa70aSBlue Swirl         }
243636aa70aSBlue Swirl         if (*initrd_size > 0) {
244636aa70aSBlue Swirl             for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
2455f2bf0feSBlue Swirl                 ptr = rom_ptr(*kernel_addr + i);
2466908d9ceSBlue Swirl                 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
2475f2bf0feSBlue Swirl                     stl_p(ptr + 24, *initrd_addr + *kernel_addr);
2486908d9ceSBlue Swirl                     stl_p(ptr + 28, *initrd_size);
249636aa70aSBlue Swirl                     break;
250636aa70aSBlue Swirl                 }
251636aa70aSBlue Swirl             }
252636aa70aSBlue Swirl         }
253636aa70aSBlue Swirl     }
254636aa70aSBlue Swirl     return kernel_size;
255636aa70aSBlue Swirl }
2563475187dSbellard 
25798cec4a2SAndreas Färber void cpu_check_irqs(CPUSPARCState *env)
2589d926598Sblueswir1 {
259259186a7SAndreas Färber     CPUState *cs;
260d532b26cSIgor V. Kovalenko     uint32_t pil = env->pil_in |
261d532b26cSIgor V. Kovalenko                   (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
2629d926598Sblueswir1 
263a7be9badSArtyom Tarasenko     /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */
264a7be9badSArtyom Tarasenko     if (env->ivec_status & 0x20) {
265a7be9badSArtyom Tarasenko         return;
266a7be9badSArtyom Tarasenko     }
267259186a7SAndreas Färber     cs = CPU(sparc_env_get_cpu(env));
268d532b26cSIgor V. Kovalenko     /* check if TM or SM in SOFTINT are set
269d532b26cSIgor V. Kovalenko        setting these also causes interrupt 14 */
270d532b26cSIgor V. Kovalenko     if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
271d532b26cSIgor V. Kovalenko         pil |= 1 << 14;
272d532b26cSIgor V. Kovalenko     }
273d532b26cSIgor V. Kovalenko 
2749f94778cSArtyom Tarasenko     /* The bit corresponding to psrpil is (1<< psrpil), the next bit
2759f94778cSArtyom Tarasenko        is (2 << psrpil). */
2769f94778cSArtyom Tarasenko     if (pil < (2 << env->psrpil)){
277259186a7SAndreas Färber         if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
278d532b26cSIgor V. Kovalenko             CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
279d532b26cSIgor V. Kovalenko                            env->interrupt_index);
280d532b26cSIgor V. Kovalenko             env->interrupt_index = 0;
281d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
282d532b26cSIgor V. Kovalenko         }
283d532b26cSIgor V. Kovalenko         return;
284d532b26cSIgor V. Kovalenko     }
285d532b26cSIgor V. Kovalenko 
286d532b26cSIgor V. Kovalenko     if (cpu_interrupts_enabled(env)) {
287d532b26cSIgor V. Kovalenko 
2889d926598Sblueswir1         unsigned int i;
2899d926598Sblueswir1 
290d532b26cSIgor V. Kovalenko         for (i = 15; i > env->psrpil; i--) {
2919d926598Sblueswir1             if (pil & (1 << i)) {
2929d926598Sblueswir1                 int old_interrupt = env->interrupt_index;
293d532b26cSIgor V. Kovalenko                 int new_interrupt = TT_EXTINT | i;
2949d926598Sblueswir1 
295a7be9badSArtyom Tarasenko                 if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt
296a7be9badSArtyom Tarasenko                   && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) {
297d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
298d532b26cSIgor V. Kovalenko                                    "current %x >= pending %x\n",
299d532b26cSIgor V. Kovalenko                                    env->tl, cpu_tsptr(env)->tt, new_interrupt);
300d532b26cSIgor V. Kovalenko                 } else if (old_interrupt != new_interrupt) {
301d532b26cSIgor V. Kovalenko                     env->interrupt_index = new_interrupt;
302d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i,
303d532b26cSIgor V. Kovalenko                                    old_interrupt, new_interrupt);
304c3affe56SAndreas Färber                     cpu_interrupt(cs, CPU_INTERRUPT_HARD);
3059d926598Sblueswir1                 }
3069d926598Sblueswir1                 break;
3079d926598Sblueswir1             }
3089d926598Sblueswir1         }
309259186a7SAndreas Färber     } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
310d532b26cSIgor V. Kovalenko         CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
311d532b26cSIgor V. Kovalenko                        "current interrupt %x\n",
312d532b26cSIgor V. Kovalenko                        pil, env->pil_in, env->softint, env->interrupt_index);
3139f94778cSArtyom Tarasenko         env->interrupt_index = 0;
314d8ed887bSAndreas Färber         cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
3159d926598Sblueswir1     }
3169d926598Sblueswir1 }
3179d926598Sblueswir1 
318ce18c558SAndreas Färber static void cpu_kick_irq(SPARCCPU *cpu)
3198f4efc55SIgor V. Kovalenko {
320259186a7SAndreas Färber     CPUState *cs = CPU(cpu);
321ce18c558SAndreas Färber     CPUSPARCState *env = &cpu->env;
322ce18c558SAndreas Färber 
323259186a7SAndreas Färber     cs->halted = 0;
3248f4efc55SIgor V. Kovalenko     cpu_check_irqs(env);
325259186a7SAndreas Färber     qemu_cpu_kick(cs);
3268f4efc55SIgor V. Kovalenko }
3278f4efc55SIgor V. Kovalenko 
328361dea40SBlue Swirl static void cpu_set_ivec_irq(void *opaque, int irq, int level)
3299d926598Sblueswir1 {
330b64ba4b2SAndreas Färber     SPARCCPU *cpu = opaque;
331b64ba4b2SAndreas Färber     CPUSPARCState *env = &cpu->env;
332259186a7SAndreas Färber     CPUState *cs;
3339d926598Sblueswir1 
3349d926598Sblueswir1     if (level) {
33523cf96e1SArtyom Tarasenko         if (!(env->ivec_status & 0x20)) {
336361dea40SBlue Swirl             CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq);
337259186a7SAndreas Färber             cs = CPU(cpu);
338259186a7SAndreas Färber             cs->halted = 0;
339361dea40SBlue Swirl             env->interrupt_index = TT_IVEC;
340361dea40SBlue Swirl             env->ivec_status |= 0x20;
341361dea40SBlue Swirl             env->ivec_data[0] = (0x1f << 6) | irq;
342361dea40SBlue Swirl             env->ivec_data[1] = 0;
343361dea40SBlue Swirl             env->ivec_data[2] = 0;
344c3affe56SAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
34523cf96e1SArtyom Tarasenko         }
3469d926598Sblueswir1     } else {
34723cf96e1SArtyom Tarasenko         if (env->ivec_status & 0x20) {
348361dea40SBlue Swirl             CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq);
349d8ed887bSAndreas Färber             cs = CPU(cpu);
350361dea40SBlue Swirl             env->ivec_status &= ~0x20;
351d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
3529d926598Sblueswir1         }
3539d926598Sblueswir1     }
35423cf96e1SArtyom Tarasenko }
3559d926598Sblueswir1 
356e87231d4Sblueswir1 typedef struct ResetData {
357403d7a2dSAndreas Färber     SPARCCPU *cpu;
35844a99354SBlue Swirl     uint64_t prom_addr;
359e87231d4Sblueswir1 } ResetData;
360e87231d4Sblueswir1 
3618f4efc55SIgor V. Kovalenko void cpu_put_timer(QEMUFile *f, CPUTimer *s)
3628f4efc55SIgor V. Kovalenko {
3638f4efc55SIgor V. Kovalenko     qemu_put_be32s(f, &s->frequency);
3648f4efc55SIgor V. Kovalenko     qemu_put_be32s(f, &s->disabled);
3658f4efc55SIgor V. Kovalenko     qemu_put_be64s(f, &s->disabled_mask);
366e913cac7SMark Cave-Ayland     qemu_put_be32s(f, &s->npt);
367e913cac7SMark Cave-Ayland     qemu_put_be64s(f, &s->npt_mask);
3688f4efc55SIgor V. Kovalenko     qemu_put_sbe64s(f, &s->clock_offset);
3698f4efc55SIgor V. Kovalenko 
37040daca54SAlex Bligh     timer_put(f, s->qtimer);
3718f4efc55SIgor V. Kovalenko }
3728f4efc55SIgor V. Kovalenko 
3738f4efc55SIgor V. Kovalenko void cpu_get_timer(QEMUFile *f, CPUTimer *s)
3748f4efc55SIgor V. Kovalenko {
3758f4efc55SIgor V. Kovalenko     qemu_get_be32s(f, &s->frequency);
3768f4efc55SIgor V. Kovalenko     qemu_get_be32s(f, &s->disabled);
3778f4efc55SIgor V. Kovalenko     qemu_get_be64s(f, &s->disabled_mask);
378e913cac7SMark Cave-Ayland     qemu_get_be32s(f, &s->npt);
379e913cac7SMark Cave-Ayland     qemu_get_be64s(f, &s->npt_mask);
3808f4efc55SIgor V. Kovalenko     qemu_get_sbe64s(f, &s->clock_offset);
3818f4efc55SIgor V. Kovalenko 
38240daca54SAlex Bligh     timer_get(f, s->qtimer);
3838f4efc55SIgor V. Kovalenko }
3848f4efc55SIgor V. Kovalenko 
3856b678e1fSAndreas Färber static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu,
3868f4efc55SIgor V. Kovalenko                                   QEMUBHFunc *cb, uint32_t frequency,
387e913cac7SMark Cave-Ayland                                   uint64_t disabled_mask, uint64_t npt_mask)
3888f4efc55SIgor V. Kovalenko {
3897267c094SAnthony Liguori     CPUTimer *timer = g_malloc0(sizeof (CPUTimer));
3908f4efc55SIgor V. Kovalenko 
3918f4efc55SIgor V. Kovalenko     timer->name = name;
3928f4efc55SIgor V. Kovalenko     timer->frequency = frequency;
3938f4efc55SIgor V. Kovalenko     timer->disabled_mask = disabled_mask;
394e913cac7SMark Cave-Ayland     timer->npt_mask = npt_mask;
3958f4efc55SIgor V. Kovalenko 
3968f4efc55SIgor V. Kovalenko     timer->disabled = 1;
397e913cac7SMark Cave-Ayland     timer->npt = 1;
398bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
3998f4efc55SIgor V. Kovalenko 
400bc72ad67SAlex Bligh     timer->qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cb, cpu);
4018f4efc55SIgor V. Kovalenko 
4028f4efc55SIgor V. Kovalenko     return timer;
4038f4efc55SIgor V. Kovalenko }
4048f4efc55SIgor V. Kovalenko 
4058f4efc55SIgor V. Kovalenko static void cpu_timer_reset(CPUTimer *timer)
4068f4efc55SIgor V. Kovalenko {
4078f4efc55SIgor V. Kovalenko     timer->disabled = 1;
408bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
4098f4efc55SIgor V. Kovalenko 
410bc72ad67SAlex Bligh     timer_del(timer->qtimer);
4118f4efc55SIgor V. Kovalenko }
4128f4efc55SIgor V. Kovalenko 
413c68ea704Sbellard static void main_cpu_reset(void *opaque)
414c68ea704Sbellard {
415e87231d4Sblueswir1     ResetData *s = (ResetData *)opaque;
416403d7a2dSAndreas Färber     CPUSPARCState *env = &s->cpu->env;
41744a99354SBlue Swirl     static unsigned int nr_resets;
41820c9f095Sblueswir1 
419403d7a2dSAndreas Färber     cpu_reset(CPU(s->cpu));
4208f4efc55SIgor V. Kovalenko 
4218f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->tick);
4228f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->stick);
4238f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->hstick);
4248f4efc55SIgor V. Kovalenko 
425e87231d4Sblueswir1     env->gregs[1] = 0; // Memory start
426e87231d4Sblueswir1     env->gregs[2] = ram_size; // Memory size
427e87231d4Sblueswir1     env->gregs[3] = 0; // Machine description XXX
42844a99354SBlue Swirl     if (nr_resets++ == 0) {
42944a99354SBlue Swirl         /* Power on reset */
43044a99354SBlue Swirl         env->pc = s->prom_addr + 0x20ULL;
43144a99354SBlue Swirl     } else {
43244a99354SBlue Swirl         env->pc = s->prom_addr + 0x40ULL;
43344a99354SBlue Swirl     }
434e87231d4Sblueswir1     env->npc = env->pc + 4;
43520c9f095Sblueswir1 }
43620c9f095Sblueswir1 
43722548760Sblueswir1 static void tick_irq(void *opaque)
43820c9f095Sblueswir1 {
4396b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4406b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
44120c9f095Sblueswir1 
4428f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->tick;
4438f4efc55SIgor V. Kovalenko 
4448f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4458f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
4468f4efc55SIgor V. Kovalenko         return;
4478f4efc55SIgor V. Kovalenko     } else {
4488f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick: fire\n");
44920c9f095Sblueswir1     }
4508f4efc55SIgor V. Kovalenko 
4518f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_TIMER;
452ce18c558SAndreas Färber     cpu_kick_irq(cpu);
4538fa211e8Sblueswir1 }
45420c9f095Sblueswir1 
45522548760Sblueswir1 static void stick_irq(void *opaque)
45620c9f095Sblueswir1 {
4576b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4586b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
45920c9f095Sblueswir1 
4608f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->stick;
4618f4efc55SIgor V. Kovalenko 
4628f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4638f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
4648f4efc55SIgor V. Kovalenko         return;
4658f4efc55SIgor V. Kovalenko     } else {
4668f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick: fire\n");
46720c9f095Sblueswir1     }
4688f4efc55SIgor V. Kovalenko 
4698f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
470ce18c558SAndreas Färber     cpu_kick_irq(cpu);
4718fa211e8Sblueswir1 }
47220c9f095Sblueswir1 
47322548760Sblueswir1 static void hstick_irq(void *opaque)
47420c9f095Sblueswir1 {
4756b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4766b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
47720c9f095Sblueswir1 
4788f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->hstick;
4798f4efc55SIgor V. Kovalenko 
4808f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4818f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
4828f4efc55SIgor V. Kovalenko         return;
4838f4efc55SIgor V. Kovalenko     } else {
4848f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick: fire\n");
4858fa211e8Sblueswir1     }
486c68ea704Sbellard 
4878f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
488ce18c558SAndreas Färber     cpu_kick_irq(cpu);
489f4b1a842Sblueswir1 }
490f4b1a842Sblueswir1 
4918f4efc55SIgor V. Kovalenko static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency)
492f4b1a842Sblueswir1 {
4938f4efc55SIgor V. Kovalenko     return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency);
494f4b1a842Sblueswir1 }
495f4b1a842Sblueswir1 
4968f4efc55SIgor V. Kovalenko static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency)
497f4b1a842Sblueswir1 {
4988f4efc55SIgor V. Kovalenko     return muldiv64(timer_ticks, frequency, get_ticks_per_sec());
4998f4efc55SIgor V. Kovalenko }
5008f4efc55SIgor V. Kovalenko 
5018f4efc55SIgor V. Kovalenko void cpu_tick_set_count(CPUTimer *timer, uint64_t count)
5028f4efc55SIgor V. Kovalenko {
503bf43330aSMark Cave-Ayland     uint64_t real_count = count & ~timer->npt_mask;
504bf43330aSMark Cave-Ayland     uint64_t npt_bit = count & timer->npt_mask;
5058f4efc55SIgor V. Kovalenko 
506bc72ad67SAlex Bligh     int64_t vm_clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
5078f4efc55SIgor V. Kovalenko                     cpu_to_timer_ticks(real_count, timer->frequency);
5088f4efc55SIgor V. Kovalenko 
509bf43330aSMark Cave-Ayland     TIMER_DPRINTF("%s set_count count=0x%016lx (npt %s) p=%p\n",
5108f4efc55SIgor V. Kovalenko                   timer->name, real_count,
511bf43330aSMark Cave-Ayland                   timer->npt ? "disabled" : "enabled", timer);
5128f4efc55SIgor V. Kovalenko 
513bf43330aSMark Cave-Ayland     timer->npt = npt_bit ? 1 : 0;
5148f4efc55SIgor V. Kovalenko     timer->clock_offset = vm_clock_offset;
5158f4efc55SIgor V. Kovalenko }
5168f4efc55SIgor V. Kovalenko 
5178f4efc55SIgor V. Kovalenko uint64_t cpu_tick_get_count(CPUTimer *timer)
5188f4efc55SIgor V. Kovalenko {
5198f4efc55SIgor V. Kovalenko     uint64_t real_count = timer_to_cpu_ticks(
520bc72ad67SAlex Bligh                     qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->clock_offset,
5218f4efc55SIgor V. Kovalenko                     timer->frequency);
5228f4efc55SIgor V. Kovalenko 
523bf43330aSMark Cave-Ayland     TIMER_DPRINTF("%s get_count count=0x%016lx (npt %s) p=%p\n",
5248f4efc55SIgor V. Kovalenko            timer->name, real_count,
525bf43330aSMark Cave-Ayland            timer->npt ? "disabled" : "enabled", timer);
5268f4efc55SIgor V. Kovalenko 
527bf43330aSMark Cave-Ayland     if (timer->npt) {
528bf43330aSMark Cave-Ayland         real_count |= timer->npt_mask;
529bf43330aSMark Cave-Ayland     }
5308f4efc55SIgor V. Kovalenko 
5318f4efc55SIgor V. Kovalenko     return real_count;
5328f4efc55SIgor V. Kovalenko }
5338f4efc55SIgor V. Kovalenko 
5348f4efc55SIgor V. Kovalenko void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit)
5358f4efc55SIgor V. Kovalenko {
536bc72ad67SAlex Bligh     int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
5378f4efc55SIgor V. Kovalenko 
5388f4efc55SIgor V. Kovalenko     uint64_t real_limit = limit & ~timer->disabled_mask;
5398f4efc55SIgor V. Kovalenko     timer->disabled = (limit & timer->disabled_mask) ? 1 : 0;
5408f4efc55SIgor V. Kovalenko 
5418f4efc55SIgor V. Kovalenko     int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) +
5428f4efc55SIgor V. Kovalenko                     timer->clock_offset;
5438f4efc55SIgor V. Kovalenko 
5448f4efc55SIgor V. Kovalenko     if (expires < now) {
5458f4efc55SIgor V. Kovalenko         expires = now + 1;
5468f4efc55SIgor V. Kovalenko     }
5478f4efc55SIgor V. Kovalenko 
5488f4efc55SIgor V. Kovalenko     TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
5498f4efc55SIgor V. Kovalenko                   "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
5508f4efc55SIgor V. Kovalenko                   timer->name, real_limit,
5518f4efc55SIgor V. Kovalenko                   timer->disabled?"disabled":"enabled",
5528f4efc55SIgor V. Kovalenko                   timer, limit,
5538f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(now - timer->clock_offset,
5548f4efc55SIgor V. Kovalenko                                      timer->frequency),
5558f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(expires - now, timer->frequency));
5568f4efc55SIgor V. Kovalenko 
5578f4efc55SIgor V. Kovalenko     if (!real_limit) {
5588f4efc55SIgor V. Kovalenko         TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
5598f4efc55SIgor V. Kovalenko                 timer->name);
560bc72ad67SAlex Bligh         timer_del(timer->qtimer);
5618f4efc55SIgor V. Kovalenko     } else if (timer->disabled) {
562bc72ad67SAlex Bligh         timer_del(timer->qtimer);
5638f4efc55SIgor V. Kovalenko     } else {
564bc72ad67SAlex Bligh         timer_mod(timer->qtimer, expires);
5658f4efc55SIgor V. Kovalenko     }
566f4b1a842Sblueswir1 }
567f4b1a842Sblueswir1 
568361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level)
5691387fe4aSBlue Swirl {
570361dea40SBlue Swirl     static const int isa_irq_to_ivec[16] = {
571361dea40SBlue Swirl         [1] = 0x29, /* keyboard */
572361dea40SBlue Swirl         [4] = 0x2b, /* serial */
573361dea40SBlue Swirl         [6] = 0x27, /* floppy */
574361dea40SBlue Swirl         [7] = 0x22, /* parallel */
575361dea40SBlue Swirl         [12] = 0x2a, /* mouse */
576361dea40SBlue Swirl     };
577361dea40SBlue Swirl     qemu_irq *irqs = opaque;
578361dea40SBlue Swirl     int ivec;
579361dea40SBlue Swirl 
580361dea40SBlue Swirl     assert(n < 16);
581361dea40SBlue Swirl     ivec = isa_irq_to_ivec[n];
582361dea40SBlue Swirl     EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
583361dea40SBlue Swirl     if (ivec) {
584361dea40SBlue Swirl         qemu_set_irq(irqs[ivec], level);
585361dea40SBlue Swirl     }
5861387fe4aSBlue Swirl }
5871387fe4aSBlue Swirl 
588c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */
58948a18b3cSHervé Poussineau static ISABus *
590361dea40SBlue Swirl pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs)
591c190ea07Sblueswir1 {
5921387fe4aSBlue Swirl     qemu_irq *isa_irq;
593ab953e28SHervé Poussineau     PCIDevice *pci_dev;
59448a18b3cSHervé Poussineau     ISABus *isa_bus;
5951387fe4aSBlue Swirl 
596ab953e28SHervé Poussineau     pci_dev = pci_create_simple(bus, devfn, "ebus");
5972ae0e48dSAndreas Färber     isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0"));
598361dea40SBlue Swirl     isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16);
59948a18b3cSHervé Poussineau     isa_bus_irqs(isa_bus, isa_irq);
60048a18b3cSHervé Poussineau     return isa_bus;
60153e3c4f9SBlue Swirl }
602c190ea07Sblueswir1 
6033a80ceadSMarkus Armbruster static void pci_ebus_realize(PCIDevice *pci_dev, Error **errp)
60453e3c4f9SBlue Swirl {
605c5e6fb7eSAvi Kivity     EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
6060c5b8d83SBlue Swirl 
607*d10e5432SMarkus Armbruster     if (!isa_bus_new(DEVICE(pci_dev), get_system_memory(),
608*d10e5432SMarkus Armbruster                      pci_address_space_io(pci_dev), errp)) {
609*d10e5432SMarkus Armbruster         return;
610*d10e5432SMarkus Armbruster     }
611c190ea07Sblueswir1 
612c5e6fb7eSAvi Kivity     pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
613c5e6fb7eSAvi Kivity     pci_dev->config[0x05] = 0x00;
614c5e6fb7eSAvi Kivity     pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
615c5e6fb7eSAvi Kivity     pci_dev->config[0x07] = 0x03; // status = medium devsel
616c5e6fb7eSAvi Kivity     pci_dev->config[0x09] = 0x00; // programming i/f
617c5e6fb7eSAvi Kivity     pci_dev->config[0x0D] = 0x0a; // latency_timer
618c5e6fb7eSAvi Kivity 
6190a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
6200a70e094SPaolo Bonzini                              0, 0x1000000);
621e824b2ccSAvi Kivity     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
6220a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
623f3b18f35SMark Cave-Ayland                              0, 0x4000);
624a1cf8be5SMark Cave-Ayland     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
625c190ea07Sblueswir1 }
626c190ea07Sblueswir1 
62740021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data)
62840021f08SAnthony Liguori {
62940021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
63040021f08SAnthony Liguori 
6313a80ceadSMarkus Armbruster     k->realize = pci_ebus_realize;
63240021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_SUN;
63340021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_SUN_EBUS;
63440021f08SAnthony Liguori     k->revision = 0x01;
63540021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
63640021f08SAnthony Liguori }
63740021f08SAnthony Liguori 
6388c43a6f0SAndreas Färber static const TypeInfo ebus_info = {
63940021f08SAnthony Liguori     .name          = "ebus",
64039bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
64139bffca2SAnthony Liguori     .instance_size = sizeof(EbusState),
64240021f08SAnthony Liguori     .class_init    = ebus_class_init,
64353e3c4f9SBlue Swirl };
64453e3c4f9SBlue Swirl 
64513575cf6SAndreas Färber #define TYPE_OPENPROM "openprom"
64613575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
64713575cf6SAndreas Färber 
648d4edce38SAvi Kivity typedef struct PROMState {
64913575cf6SAndreas Färber     SysBusDevice parent_obj;
65013575cf6SAndreas Färber 
651d4edce38SAvi Kivity     MemoryRegion prom;
652d4edce38SAvi Kivity } PROMState;
653d4edce38SAvi Kivity 
654409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr)
655409dbce5SAurelien Jarno {
656a8170e5eSAvi Kivity     hwaddr *base_addr = (hwaddr *)opaque;
657409dbce5SAurelien Jarno     return addr + *base_addr - PROM_VADDR;
658409dbce5SAurelien Jarno }
659409dbce5SAurelien Jarno 
6601baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */
661a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name)
6621baffa46SBlue Swirl {
6631baffa46SBlue Swirl     DeviceState *dev;
6641baffa46SBlue Swirl     SysBusDevice *s;
6651baffa46SBlue Swirl     char *filename;
6661baffa46SBlue Swirl     int ret;
6671baffa46SBlue Swirl 
66813575cf6SAndreas Färber     dev = qdev_create(NULL, TYPE_OPENPROM);
669e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
6701356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
6711baffa46SBlue Swirl 
6721baffa46SBlue Swirl     sysbus_mmio_map(s, 0, addr);
6731baffa46SBlue Swirl 
6741baffa46SBlue Swirl     /* load boot prom */
6751baffa46SBlue Swirl     if (bios_name == NULL) {
6761baffa46SBlue Swirl         bios_name = PROM_FILENAME;
6771baffa46SBlue Swirl     }
6781baffa46SBlue Swirl     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
6791baffa46SBlue Swirl     if (filename) {
680409dbce5SAurelien Jarno         ret = load_elf(filename, translate_prom_address, &addr,
68177452383SPeter Crosthwaite                        NULL, NULL, NULL, 1, EM_SPARCV9, 0);
6821baffa46SBlue Swirl         if (ret < 0 || ret > PROM_SIZE_MAX) {
6831baffa46SBlue Swirl             ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
6841baffa46SBlue Swirl         }
6857267c094SAnthony Liguori         g_free(filename);
6861baffa46SBlue Swirl     } else {
6871baffa46SBlue Swirl         ret = -1;
6881baffa46SBlue Swirl     }
6891baffa46SBlue Swirl     if (ret < 0 || ret > PROM_SIZE_MAX) {
6901baffa46SBlue Swirl         fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
6911baffa46SBlue Swirl         exit(1);
6921baffa46SBlue Swirl     }
6931baffa46SBlue Swirl }
6941baffa46SBlue Swirl 
69581a322d4SGerd Hoffmann static int prom_init1(SysBusDevice *dev)
6961baffa46SBlue Swirl {
69713575cf6SAndreas Färber     PROMState *s = OPENPROM(dev);
6981baffa46SBlue Swirl 
69949946538SHu Tao     memory_region_init_ram(&s->prom, OBJECT(s), "sun4u.prom", PROM_SIZE_MAX,
700f8ed85acSMarkus Armbruster                            &error_fatal);
701c5705a77SAvi Kivity     vmstate_register_ram_global(&s->prom);
702d4edce38SAvi Kivity     memory_region_set_readonly(&s->prom, true);
703750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->prom);
70481a322d4SGerd Hoffmann     return 0;
7051baffa46SBlue Swirl }
7061baffa46SBlue Swirl 
707999e12bbSAnthony Liguori static Property prom_properties[] = {
708999e12bbSAnthony Liguori     {/* end of property list */},
709999e12bbSAnthony Liguori };
710999e12bbSAnthony Liguori 
711999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data)
712999e12bbSAnthony Liguori {
71339bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
714999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
715999e12bbSAnthony Liguori 
716999e12bbSAnthony Liguori     k->init = prom_init1;
71739bffca2SAnthony Liguori     dc->props = prom_properties;
7181baffa46SBlue Swirl }
719999e12bbSAnthony Liguori 
7208c43a6f0SAndreas Färber static const TypeInfo prom_info = {
72113575cf6SAndreas Färber     .name          = TYPE_OPENPROM,
72239bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
72339bffca2SAnthony Liguori     .instance_size = sizeof(PROMState),
724999e12bbSAnthony Liguori     .class_init    = prom_class_init,
7251baffa46SBlue Swirl };
7261baffa46SBlue Swirl 
727bda42033SBlue Swirl 
72888c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory"
72988c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
73088c034d5SAndreas Färber 
73188c034d5SAndreas Färber typedef struct RamDevice {
73288c034d5SAndreas Färber     SysBusDevice parent_obj;
73388c034d5SAndreas Färber 
734d4edce38SAvi Kivity     MemoryRegion ram;
73504843626SBlue Swirl     uint64_t size;
736bda42033SBlue Swirl } RamDevice;
737bda42033SBlue Swirl 
738bda42033SBlue Swirl /* System RAM */
73981a322d4SGerd Hoffmann static int ram_init1(SysBusDevice *dev)
740bda42033SBlue Swirl {
74188c034d5SAndreas Färber     RamDevice *d = SUN4U_RAM(dev);
742bda42033SBlue Swirl 
74349946538SHu Tao     memory_region_init_ram(&d->ram, OBJECT(d), "sun4u.ram", d->size,
744f8ed85acSMarkus Armbruster                            &error_fatal);
745c5705a77SAvi Kivity     vmstate_register_ram_global(&d->ram);
746750ecd44SAvi Kivity     sysbus_init_mmio(dev, &d->ram);
74781a322d4SGerd Hoffmann     return 0;
748bda42033SBlue Swirl }
749bda42033SBlue Swirl 
750a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size)
751bda42033SBlue Swirl {
752bda42033SBlue Swirl     DeviceState *dev;
753bda42033SBlue Swirl     SysBusDevice *s;
754bda42033SBlue Swirl     RamDevice *d;
755bda42033SBlue Swirl 
756bda42033SBlue Swirl     /* allocate RAM */
75788c034d5SAndreas Färber     dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
7581356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
759bda42033SBlue Swirl 
76088c034d5SAndreas Färber     d = SUN4U_RAM(dev);
761bda42033SBlue Swirl     d->size = RAM_size;
762e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
763bda42033SBlue Swirl 
764bda42033SBlue Swirl     sysbus_mmio_map(s, 0, addr);
765bda42033SBlue Swirl }
766bda42033SBlue Swirl 
767999e12bbSAnthony Liguori static Property ram_properties[] = {
76832a7ee98SGerd Hoffmann     DEFINE_PROP_UINT64("size", RamDevice, size, 0),
76932a7ee98SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
770999e12bbSAnthony Liguori };
771999e12bbSAnthony Liguori 
772999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data)
773999e12bbSAnthony Liguori {
77439bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
775999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
776999e12bbSAnthony Liguori 
777999e12bbSAnthony Liguori     k->init = ram_init1;
77839bffca2SAnthony Liguori     dc->props = ram_properties;
779bda42033SBlue Swirl }
780999e12bbSAnthony Liguori 
7818c43a6f0SAndreas Färber static const TypeInfo ram_info = {
78288c034d5SAndreas Färber     .name          = TYPE_SUN4U_MEMORY,
78339bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
78439bffca2SAnthony Liguori     .instance_size = sizeof(RamDevice),
785999e12bbSAnthony Liguori     .class_init    = ram_class_init,
786bda42033SBlue Swirl };
787bda42033SBlue Swirl 
788f9d1465fSAndreas Färber static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
7893475187dSbellard {
7908ebdf9dcSAndreas Färber     SPARCCPU *cpu;
79198cec4a2SAndreas Färber     CPUSPARCState *env;
792e87231d4Sblueswir1     ResetData *reset_info;
7933475187dSbellard 
7948f4efc55SIgor V. Kovalenko     uint32_t   tick_frequency = 100*1000000;
7958f4efc55SIgor V. Kovalenko     uint32_t  stick_frequency = 100*1000000;
7968f4efc55SIgor V. Kovalenko     uint32_t hstick_frequency = 100*1000000;
7978f4efc55SIgor V. Kovalenko 
7988ebdf9dcSAndreas Färber     if (cpu_model == NULL) {
799c7ba218dSblueswir1         cpu_model = hwdef->default_cpu_model;
8008ebdf9dcSAndreas Färber     }
8018ebdf9dcSAndreas Färber     cpu = cpu_sparc_init(cpu_model);
8028ebdf9dcSAndreas Färber     if (cpu == NULL) {
80362724a37Sblueswir1         fprintf(stderr, "Unable to find Sparc CPU definition\n");
80462724a37Sblueswir1         exit(1);
80562724a37Sblueswir1     }
8068ebdf9dcSAndreas Färber     env = &cpu->env;
80720c9f095Sblueswir1 
8086b678e1fSAndreas Färber     env->tick = cpu_timer_create("tick", cpu, tick_irq,
809e913cac7SMark Cave-Ayland                                   tick_frequency, TICK_INT_DIS,
810e913cac7SMark Cave-Ayland                                   TICK_NPT_MASK);
81120c9f095Sblueswir1 
8126b678e1fSAndreas Färber     env->stick = cpu_timer_create("stick", cpu, stick_irq,
813e913cac7SMark Cave-Ayland                                    stick_frequency, TICK_INT_DIS,
814e913cac7SMark Cave-Ayland                                    TICK_NPT_MASK);
8158f4efc55SIgor V. Kovalenko 
8166b678e1fSAndreas Färber     env->hstick = cpu_timer_create("hstick", cpu, hstick_irq,
817e913cac7SMark Cave-Ayland                                     hstick_frequency, TICK_INT_DIS,
818e913cac7SMark Cave-Ayland                                     TICK_NPT_MASK);
819e87231d4Sblueswir1 
8207267c094SAnthony Liguori     reset_info = g_malloc0(sizeof(ResetData));
821403d7a2dSAndreas Färber     reset_info->cpu = cpu;
82244a99354SBlue Swirl     reset_info->prom_addr = hwdef->prom_addr;
823a08d4367SJan Kiszka     qemu_register_reset(main_cpu_reset, reset_info);
824c68ea704Sbellard 
825f9d1465fSAndreas Färber     return cpu;
8267b833f5bSBlue Swirl }
8277b833f5bSBlue Swirl 
82838bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem,
8293ef96221SMarcel Apfelbaum                         MachineState *machine,
8307b833f5bSBlue Swirl                         const struct hwdef *hwdef)
8317b833f5bSBlue Swirl {
832f9d1465fSAndreas Färber     SPARCCPU *cpu;
83331688246SHervé Poussineau     Nvram *nvram;
8347b833f5bSBlue Swirl     unsigned int i;
8355f2bf0feSBlue Swirl     uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
8367b833f5bSBlue Swirl     PCIBus *pci_bus, *pci_bus2, *pci_bus3;
83748a18b3cSHervé Poussineau     ISABus *isa_bus;
838f3b18f35SMark Cave-Ayland     SysBusDevice *s;
839361dea40SBlue Swirl     qemu_irq *ivec_irqs, *pbm_irqs;
840f455e98cSGerd Hoffmann     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
841fd8014e1SGerd Hoffmann     DriveInfo *fd[MAX_FD];
842a88b362cSLaszlo Ersek     FWCfgState *fw_cfg;
8437b833f5bSBlue Swirl 
8447b833f5bSBlue Swirl     /* init CPUs */
8453ef96221SMarcel Apfelbaum     cpu = cpu_devinit(machine->cpu_model, hwdef);
8467b833f5bSBlue Swirl 
847bda42033SBlue Swirl     /* set up devices */
8483ef96221SMarcel Apfelbaum     ram_init(0, machine->ram_size);
8493475187dSbellard 
8501baffa46SBlue Swirl     prom_init(hwdef->prom_addr, bios_name);
8513475187dSbellard 
852b64ba4b2SAndreas Färber     ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX);
853361dea40SBlue Swirl     pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2,
854361dea40SBlue Swirl                            &pci_bus3, &pbm_irqs);
855f2898771SAurelien Jarno     pci_vga_init(pci_bus);
85683469015Sbellard 
857c190ea07Sblueswir1     // XXX Should be pci_bus3
858361dea40SBlue Swirl     isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs);
859c190ea07Sblueswir1 
860e87231d4Sblueswir1     i = 0;
861e87231d4Sblueswir1     if (hwdef->console_serial_base) {
86238bc50f7SRichard Henderson         serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
86339186d8aSRichard Henderson                        NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
864e87231d4Sblueswir1         i++;
865e87231d4Sblueswir1     }
86683469015Sbellard 
867b6607a1aSMarkus Armbruster     serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS);
86807dc7880SMarkus Armbruster     parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
86983469015Sbellard 
870cb457d76Saliguori     for(i = 0; i < nb_nics; i++)
87129b358f9SDavid Gibson         pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
87283469015Sbellard 
873d8f94e1bSJohn Snow     ide_drive_get(hd, ARRAY_SIZE(hd));
874e4bcb14cSths 
8753b898ddaSblueswir1     pci_cmd646_ide_init(pci_bus, hd, 1);
8763b898ddaSblueswir1 
87748a18b3cSHervé Poussineau     isa_create_simple(isa_bus, "i8042");
878e4bcb14cSths     for(i = 0; i < MAX_FD; i++) {
879fd8014e1SGerd Hoffmann         fd[i] = drive_get(IF_FLOPPY, 0, i);
880e4bcb14cSths     }
88148a18b3cSHervé Poussineau     fdctrl_init_isa(isa_bus, fd);
882f3b18f35SMark Cave-Ayland 
883f3b18f35SMark Cave-Ayland     /* Map NVRAM into I/O (ebus) space */
884f3b18f35SMark Cave-Ayland     nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
885f3b18f35SMark Cave-Ayland     s = SYS_BUS_DEVICE(nvram);
886f3b18f35SMark Cave-Ayland     memory_region_add_subregion(get_system_io(), 0x2000,
887f3b18f35SMark Cave-Ayland                                 sysbus_mmio_get_region(s, 0));
888636aa70aSBlue Swirl 
889636aa70aSBlue Swirl     initrd_size = 0;
8905f2bf0feSBlue Swirl     initrd_addr = 0;
8913ef96221SMarcel Apfelbaum     kernel_size = sun4u_load_kernel(machine->kernel_filename,
8923ef96221SMarcel Apfelbaum                                     machine->initrd_filename,
8935f2bf0feSBlue Swirl                                     ram_size, &initrd_size, &initrd_addr,
8945f2bf0feSBlue Swirl                                     &kernel_addr, &kernel_entry);
895636aa70aSBlue Swirl 
8963ef96221SMarcel Apfelbaum     sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
8973ef96221SMarcel Apfelbaum                            machine->boot_order,
8985f2bf0feSBlue Swirl                            kernel_addr, kernel_size,
8993ef96221SMarcel Apfelbaum                            machine->kernel_cmdline,
9005f2bf0feSBlue Swirl                            initrd_addr, initrd_size,
90183469015Sbellard                            /* XXX: need an option to load a NVRAM image */
90283469015Sbellard                            0,
9030d31cb99Sblueswir1                            graphic_width, graphic_height, graphic_depth,
9040d31cb99Sblueswir1                            (uint8_t *)&nd_table[0].macaddr);
90583469015Sbellard 
90666708822SLaszlo Ersek     fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
90770db9222SEduardo Habkost     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
908905fdcb5Sblueswir1     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
909905fdcb5Sblueswir1     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
9105f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
9115f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
9123ef96221SMarcel Apfelbaum     if (machine->kernel_cmdline) {
9139c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
9143ef96221SMarcel Apfelbaum                        strlen(machine->kernel_cmdline) + 1);
9153ef96221SMarcel Apfelbaum         fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
916513f789fSblueswir1     } else {
9179c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
918513f789fSblueswir1     }
9195f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
9205f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
9213ef96221SMarcel Apfelbaum     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
9227589690cSBlue Swirl 
9237589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
9247589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
9257589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
9267589690cSBlue Swirl 
927513f789fSblueswir1     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
9283475187dSbellard }
9293475187dSbellard 
930905fdcb5Sblueswir1 enum {
931905fdcb5Sblueswir1     sun4u_id = 0,
932905fdcb5Sblueswir1     sun4v_id = 64,
933e87231d4Sblueswir1     niagara_id,
934905fdcb5Sblueswir1 };
935905fdcb5Sblueswir1 
936c7ba218dSblueswir1 static const struct hwdef hwdefs[] = {
937c7ba218dSblueswir1     /* Sun4u generic PC-like machine */
938c7ba218dSblueswir1     {
9395910b047SIgor V. Kovalenko         .default_cpu_model = "TI UltraSparc IIi",
940905fdcb5Sblueswir1         .machine_id = sun4u_id,
941e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
942e87231d4Sblueswir1         .console_serial_base = 0,
943c7ba218dSblueswir1     },
944c7ba218dSblueswir1     /* Sun4v generic PC-like machine */
945c7ba218dSblueswir1     {
946c7ba218dSblueswir1         .default_cpu_model = "Sun UltraSparc T1",
947905fdcb5Sblueswir1         .machine_id = sun4v_id,
948e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
949e87231d4Sblueswir1         .console_serial_base = 0,
950e87231d4Sblueswir1     },
951e87231d4Sblueswir1     /* Sun4v generic Niagara machine */
952e87231d4Sblueswir1     {
953e87231d4Sblueswir1         .default_cpu_model = "Sun UltraSparc T1",
954e87231d4Sblueswir1         .machine_id = niagara_id,
955e87231d4Sblueswir1         .prom_addr = 0xfff0000000ULL,
956e87231d4Sblueswir1         .console_serial_base = 0xfff0c2c000ULL,
957c7ba218dSblueswir1     },
958c7ba218dSblueswir1 };
959c7ba218dSblueswir1 
960c7ba218dSblueswir1 /* Sun4u hardware initialisation */
9613ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine)
962c7ba218dSblueswir1 {
9633ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
964c7ba218dSblueswir1 }
965c7ba218dSblueswir1 
966c7ba218dSblueswir1 /* Sun4v hardware initialisation */
9673ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine)
968c7ba218dSblueswir1 {
9693ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
970c7ba218dSblueswir1 }
971c7ba218dSblueswir1 
972e87231d4Sblueswir1 /* Niagara hardware initialisation */
9733ef96221SMarcel Apfelbaum static void niagara_init(MachineState *machine)
974e87231d4Sblueswir1 {
9753ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[2]);
976e87231d4Sblueswir1 }
977e87231d4Sblueswir1 
9788a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data)
979e264d29dSEduardo Habkost {
9808a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9818a661aeaSAndreas Färber 
982e264d29dSEduardo Habkost     mc->desc = "Sun4u platform";
983e264d29dSEduardo Habkost     mc->init = sun4u_init;
984e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
985e264d29dSEduardo Habkost     mc->is_default = 1;
986e264d29dSEduardo Habkost     mc->default_boot_order = "c";
987e264d29dSEduardo Habkost }
988c7ba218dSblueswir1 
9898a661aeaSAndreas Färber static const TypeInfo sun4u_type = {
9908a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4u"),
9918a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
9928a661aeaSAndreas Färber     .class_init = sun4u_class_init,
9938a661aeaSAndreas Färber };
994e87231d4Sblueswir1 
9958a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data)
996e264d29dSEduardo Habkost {
9978a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9988a661aeaSAndreas Färber 
999e264d29dSEduardo Habkost     mc->desc = "Sun4v platform";
1000e264d29dSEduardo Habkost     mc->init = sun4v_init;
1001e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
1002e264d29dSEduardo Habkost     mc->default_boot_order = "c";
1003e264d29dSEduardo Habkost }
1004e264d29dSEduardo Habkost 
10058a661aeaSAndreas Färber static const TypeInfo sun4v_type = {
10068a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4v"),
10078a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
10088a661aeaSAndreas Färber     .class_init = sun4v_class_init,
10098a661aeaSAndreas Färber };
1010e264d29dSEduardo Habkost 
10118a661aeaSAndreas Färber static void niagara_class_init(ObjectClass *oc, void *data)
1012e264d29dSEduardo Habkost {
10138a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
10148a661aeaSAndreas Färber 
1015e264d29dSEduardo Habkost     mc->desc = "Sun4v platform, Niagara";
1016e264d29dSEduardo Habkost     mc->init = niagara_init;
1017e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
1018e264d29dSEduardo Habkost     mc->default_boot_order = "c";
1019e264d29dSEduardo Habkost }
1020e264d29dSEduardo Habkost 
10218a661aeaSAndreas Färber static const TypeInfo niagara_type = {
10228a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("Niagara"),
10238a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
10248a661aeaSAndreas Färber     .class_init = niagara_class_init,
10258a661aeaSAndreas Färber };
1026f80f9ec9SAnthony Liguori 
102783f7d43aSAndreas Färber static void sun4u_register_types(void)
102883f7d43aSAndreas Färber {
102983f7d43aSAndreas Färber     type_register_static(&ebus_info);
103083f7d43aSAndreas Färber     type_register_static(&prom_info);
103183f7d43aSAndreas Färber     type_register_static(&ram_info);
103283f7d43aSAndreas Färber }
103383f7d43aSAndreas Färber 
10348a661aeaSAndreas Färber static void sun4u_machine_init(void)
10358a661aeaSAndreas Färber {
10368a661aeaSAndreas Färber     type_register_static(&sun4u_type);
10378a661aeaSAndreas Färber     type_register_static(&sun4v_type);
10388a661aeaSAndreas Färber     type_register_static(&niagara_type);
10398a661aeaSAndreas Färber }
10408a661aeaSAndreas Färber 
104183f7d43aSAndreas Färber type_init(sun4u_register_types)
10428a661aeaSAndreas Färber machine_init(sun4u_machine_init)
1043