13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 304272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h" 316864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 320d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 330d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 340d09e41aSPaolo Bonzini #include "hw/char/serial.h" 350d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 360d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 371422e32dSPaolo Bonzini #include "net/net.h" 381de7afc9SPaolo Bonzini #include "qemu/timer.h" 399c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 4083c9f4caSPaolo Bonzini #include "hw/boards.h" 41c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 422024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 43fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 440d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 4683c9f4caSPaolo Bonzini #include "hw/ide.h" 476864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 4883c9f4caSPaolo Bonzini #include "hw/loader.h" 49ca20cf32SBlue Swirl #include "elf.h" 50f348b6d1SVeronia Bahaa #include "qemu/cutils.h" 513475187dSbellard 52b430a225SBlue Swirl //#define DEBUG_EBUS 53b430a225SBlue Swirl 54b430a225SBlue Swirl #ifdef DEBUG_EBUS 55b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) \ 56b430a225SBlue Swirl do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) 57b430a225SBlue Swirl #else 58b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) 599d926598Sblueswir1 #endif 609d926598Sblueswir1 6183469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 6283469015Sbellard #define CMDLINE_ADDR 0x003ff000 63ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 64f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 6583469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 6683469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 67d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 680986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6983469015Sbellard #define NVRAM_SIZE 0x2000 70e4bcb14cSths #define MAX_IDE_BUS 2 713cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 727589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 737589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 747589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 753475187dSbellard 76852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 779d926598Sblueswir1 78c7ba218dSblueswir1 struct hwdef { 79905fdcb5Sblueswir1 uint16_t machine_id; 80e87231d4Sblueswir1 uint64_t prom_addr; 81e87231d4Sblueswir1 uint64_t console_serial_base; 82c7ba218dSblueswir1 }; 83c7ba218dSblueswir1 84c5e6fb7eSAvi Kivity typedef struct EbusState { 85ad6856e8SMark Cave-Ayland /*< private >*/ 86ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 87ad6856e8SMark Cave-Ayland 888c40b8d9SMark Cave-Ayland ISABus *isa_bus; 890fe22ffbSMark Cave-Ayland uint64_t console_serial_base; 90c5e6fb7eSAvi Kivity MemoryRegion bar0; 91c5e6fb7eSAvi Kivity MemoryRegion bar1; 92c5e6fb7eSAvi Kivity } EbusState; 93c5e6fb7eSAvi Kivity 94ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 95ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS) 96ad6856e8SMark Cave-Ayland 9757146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable) 984556bd8bSBlue Swirl { 994556bd8bSBlue Swirl } 1004556bd8bSBlue Swirl 101ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 102ddcd5531SGonglei Error **errp) 10381864572Sblueswir1 { 10448779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 10581864572Sblueswir1 } 10681864572Sblueswir1 10731688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 10843a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 10977f193daSblueswir1 const char *boot_devices, 11083469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 11183469015Sbellard const char *cmdline, 11283469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 11383469015Sbellard uint32_t NVRAM_image, 1140d31cb99Sblueswir1 int width, int height, int depth, 1150d31cb99Sblueswir1 const uint8_t *macaddr) 1163475187dSbellard { 11766508601Sblueswir1 unsigned int i; 1182024c014SThomas Huth int sysp_end; 119d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 12031688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1213475187dSbellard 122d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 123d2c63fc1Sblueswir1 1242024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1252024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1263475187dSbellard 1272024c014SThomas Huth /* Free space partition */ 1282024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 129d2c63fc1Sblueswir1 1300d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1310d31cb99Sblueswir1 13231688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 13331688246SHervé Poussineau (k->write)(nvram, i, image[i]); 13431688246SHervé Poussineau } 13566508601Sblueswir1 13683469015Sbellard return 0; 1373475187dSbellard } 1385f2bf0feSBlue Swirl 1395f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 140636aa70aSBlue Swirl const char *initrd_filename, 1415f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1425f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1435f2bf0feSBlue Swirl uint64_t *kernel_entry) 144636aa70aSBlue Swirl { 145636aa70aSBlue Swirl int linux_boot; 146636aa70aSBlue Swirl unsigned int i; 147636aa70aSBlue Swirl long kernel_size; 1486908d9ceSBlue Swirl uint8_t *ptr; 1495f2bf0feSBlue Swirl uint64_t kernel_top; 150636aa70aSBlue Swirl 151636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 152636aa70aSBlue Swirl 153636aa70aSBlue Swirl kernel_size = 0; 154636aa70aSBlue Swirl if (linux_boot) { 155ca20cf32SBlue Swirl int bswap_needed; 156ca20cf32SBlue Swirl 157ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 158ca20cf32SBlue Swirl bswap_needed = 1; 159ca20cf32SBlue Swirl #else 160ca20cf32SBlue Swirl bswap_needed = 0; 161ca20cf32SBlue Swirl #endif 1625f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 1637ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1645f2bf0feSBlue Swirl if (kernel_size < 0) { 1655f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1665f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 167636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 168ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 169ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1705f2bf0feSBlue Swirl } 1715f2bf0feSBlue Swirl if (kernel_size < 0) { 172636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 173636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 174636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1755f2bf0feSBlue Swirl } 176636aa70aSBlue Swirl if (kernel_size < 0) { 177636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 178636aa70aSBlue Swirl kernel_filename); 179636aa70aSBlue Swirl exit(1); 180636aa70aSBlue Swirl } 1815f2bf0feSBlue Swirl /* load initrd above kernel */ 182636aa70aSBlue Swirl *initrd_size = 0; 183636aa70aSBlue Swirl if (initrd_filename) { 1845f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1855f2bf0feSBlue Swirl 186636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1875f2bf0feSBlue Swirl *initrd_addr, 1885f2bf0feSBlue Swirl RAM_size - *initrd_addr); 1895f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 190636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 191636aa70aSBlue Swirl initrd_filename); 192636aa70aSBlue Swirl exit(1); 193636aa70aSBlue Swirl } 194636aa70aSBlue Swirl } 195636aa70aSBlue Swirl if (*initrd_size > 0) { 196636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 1975f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 1986908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 1995f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 2006908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 201636aa70aSBlue Swirl break; 202636aa70aSBlue Swirl } 203636aa70aSBlue Swirl } 204636aa70aSBlue Swirl } 205636aa70aSBlue Swirl } 206636aa70aSBlue Swirl return kernel_size; 207636aa70aSBlue Swirl } 2083475187dSbellard 209e87231d4Sblueswir1 typedef struct ResetData { 210403d7a2dSAndreas Färber SPARCCPU *cpu; 21144a99354SBlue Swirl uint64_t prom_addr; 212e87231d4Sblueswir1 } ResetData; 213e87231d4Sblueswir1 214361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level) 2151387fe4aSBlue Swirl { 216361dea40SBlue Swirl static const int isa_irq_to_ivec[16] = { 217361dea40SBlue Swirl [1] = 0x29, /* keyboard */ 218361dea40SBlue Swirl [4] = 0x2b, /* serial */ 219361dea40SBlue Swirl [6] = 0x27, /* floppy */ 220361dea40SBlue Swirl [7] = 0x22, /* parallel */ 221361dea40SBlue Swirl [12] = 0x2a, /* mouse */ 222361dea40SBlue Swirl }; 223361dea40SBlue Swirl qemu_irq *irqs = opaque; 224361dea40SBlue Swirl int ivec; 225361dea40SBlue Swirl 2261f6fb58dSPhilippe Mathieu-Daudé assert(n < ARRAY_SIZE(isa_irq_to_ivec)); 227361dea40SBlue Swirl ivec = isa_irq_to_ivec[n]; 228361dea40SBlue Swirl EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); 229361dea40SBlue Swirl if (ivec) { 230361dea40SBlue Swirl qemu_set_irq(irqs[ivec], level); 231361dea40SBlue Swirl } 2321387fe4aSBlue Swirl } 2331387fe4aSBlue Swirl 234c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 235ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 23653e3c4f9SBlue Swirl { 237ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 238c796eddaSMark Cave-Ayland APBState *apb; 2390fe22ffbSMark Cave-Ayland DeviceState *dev; 240c796eddaSMark Cave-Ayland qemu_irq *isa_irq; 2410fe22ffbSMark Cave-Ayland DriveInfo *fd[MAX_FD]; 2420fe22ffbSMark Cave-Ayland int i; 2430c5b8d83SBlue Swirl 2448c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 2458c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 2468c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 2478c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 248d10e5432SMarkus Armbruster return; 249d10e5432SMarkus Armbruster } 250c190ea07Sblueswir1 251c796eddaSMark Cave-Ayland apb = APB_DEVICE(object_resolve_path_type("", TYPE_APB, NULL)); 252c796eddaSMark Cave-Ayland if (!apb) { 253c796eddaSMark Cave-Ayland error_setg(errp, "unable to locate APB PCI host bridge"); 254c796eddaSMark Cave-Ayland return; 255c796eddaSMark Cave-Ayland } 256c796eddaSMark Cave-Ayland 257c796eddaSMark Cave-Ayland isa_irq = qemu_allocate_irqs(isa_irq_handler, apb->pbm_irqs, 16); 258c796eddaSMark Cave-Ayland isa_bus_irqs(s->isa_bus, isa_irq); 259c796eddaSMark Cave-Ayland 2600fe22ffbSMark Cave-Ayland /* Serial ports */ 2610fe22ffbSMark Cave-Ayland i = 0; 2620fe22ffbSMark Cave-Ayland if (s->console_serial_base) { 2630fe22ffbSMark Cave-Ayland serial_mm_init(pci_address_space(pci_dev), s->console_serial_base, 2640fe22ffbSMark Cave-Ayland 0, NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 2650fe22ffbSMark Cave-Ayland i++; 2660fe22ffbSMark Cave-Ayland } 2670fe22ffbSMark Cave-Ayland serial_hds_isa_init(s->isa_bus, i, MAX_SERIAL_PORTS); 2680fe22ffbSMark Cave-Ayland 2690fe22ffbSMark Cave-Ayland /* Parallel ports */ 2700fe22ffbSMark Cave-Ayland parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS); 2710fe22ffbSMark Cave-Ayland 2720fe22ffbSMark Cave-Ayland /* Keyboard */ 2730fe22ffbSMark Cave-Ayland isa_create_simple(s->isa_bus, "i8042"); 2740fe22ffbSMark Cave-Ayland 2750fe22ffbSMark Cave-Ayland /* Floppy */ 2760fe22ffbSMark Cave-Ayland for (i = 0; i < MAX_FD; i++) { 2770fe22ffbSMark Cave-Ayland fd[i] = drive_get(IF_FLOPPY, 0, i); 2780fe22ffbSMark Cave-Ayland } 2790fe22ffbSMark Cave-Ayland dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC)); 2800fe22ffbSMark Cave-Ayland if (fd[0]) { 2810fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 2820fe22ffbSMark Cave-Ayland &error_abort); 2830fe22ffbSMark Cave-Ayland } 2840fe22ffbSMark Cave-Ayland if (fd[1]) { 2850fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 2860fe22ffbSMark Cave-Ayland &error_abort); 2870fe22ffbSMark Cave-Ayland } 2880fe22ffbSMark Cave-Ayland qdev_prop_set_uint32(dev, "dma", -1); 2890fe22ffbSMark Cave-Ayland qdev_init_nofail(dev); 2900fe22ffbSMark Cave-Ayland 2910fe22ffbSMark Cave-Ayland /* PCI */ 292c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 293c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 294c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 295c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 296c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 297c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 298c5e6fb7eSAvi Kivity 2990a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 3000a70e094SPaolo Bonzini 0, 0x1000000); 301e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 3020a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 303f3b18f35SMark Cave-Ayland 0, 0x4000); 304a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 305c190ea07Sblueswir1 } 306c190ea07Sblueswir1 3070fe22ffbSMark Cave-Ayland static Property ebus_properties[] = { 3080fe22ffbSMark Cave-Ayland DEFINE_PROP_UINT64("console-serial-base", EbusState, 3090fe22ffbSMark Cave-Ayland console_serial_base, 0), 3100fe22ffbSMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 3110fe22ffbSMark Cave-Ayland }; 3120fe22ffbSMark Cave-Ayland 31340021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 31440021f08SAnthony Liguori { 31540021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 3160fe22ffbSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 31740021f08SAnthony Liguori 318ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 31940021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 32040021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 32140021f08SAnthony Liguori k->revision = 0x01; 32240021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 3230fe22ffbSMark Cave-Ayland dc->props = ebus_properties; 32440021f08SAnthony Liguori } 32540021f08SAnthony Liguori 3268c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 327ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 32839bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 32940021f08SAnthony Liguori .class_init = ebus_class_init, 330ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 331fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 332fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 333fd3b02c8SEduardo Habkost { }, 334fd3b02c8SEduardo Habkost }, 33553e3c4f9SBlue Swirl }; 33653e3c4f9SBlue Swirl 33713575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 33813575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 33913575cf6SAndreas Färber 340d4edce38SAvi Kivity typedef struct PROMState { 34113575cf6SAndreas Färber SysBusDevice parent_obj; 34213575cf6SAndreas Färber 343d4edce38SAvi Kivity MemoryRegion prom; 344d4edce38SAvi Kivity } PROMState; 345d4edce38SAvi Kivity 346409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 347409dbce5SAurelien Jarno { 348a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 349409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 350409dbce5SAurelien Jarno } 351409dbce5SAurelien Jarno 3521baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 353a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 3541baffa46SBlue Swirl { 3551baffa46SBlue Swirl DeviceState *dev; 3561baffa46SBlue Swirl SysBusDevice *s; 3571baffa46SBlue Swirl char *filename; 3581baffa46SBlue Swirl int ret; 3591baffa46SBlue Swirl 36013575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 361e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 3621356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 3631baffa46SBlue Swirl 3641baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 3651baffa46SBlue Swirl 3661baffa46SBlue Swirl /* load boot prom */ 3671baffa46SBlue Swirl if (bios_name == NULL) { 3681baffa46SBlue Swirl bios_name = PROM_FILENAME; 3691baffa46SBlue Swirl } 3701baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3711baffa46SBlue Swirl if (filename) { 372409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 3737ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 3741baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3751baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 3761baffa46SBlue Swirl } 3777267c094SAnthony Liguori g_free(filename); 3781baffa46SBlue Swirl } else { 3791baffa46SBlue Swirl ret = -1; 3801baffa46SBlue Swirl } 3811baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3821baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 3831baffa46SBlue Swirl exit(1); 3841baffa46SBlue Swirl } 3851baffa46SBlue Swirl } 3861baffa46SBlue Swirl 38778fb261dSxiaoqiang zhao static void prom_init1(Object *obj) 3881baffa46SBlue Swirl { 38978fb261dSxiaoqiang zhao PROMState *s = OPENPROM(obj); 39078fb261dSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 3911baffa46SBlue Swirl 3921cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX, 393f8ed85acSMarkus Armbruster &error_fatal); 394c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 395d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 396750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 3971baffa46SBlue Swirl } 3981baffa46SBlue Swirl 399999e12bbSAnthony Liguori static Property prom_properties[] = { 400999e12bbSAnthony Liguori {/* end of property list */}, 401999e12bbSAnthony Liguori }; 402999e12bbSAnthony Liguori 403999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 404999e12bbSAnthony Liguori { 40539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 406999e12bbSAnthony Liguori 40739bffca2SAnthony Liguori dc->props = prom_properties; 4081baffa46SBlue Swirl } 409999e12bbSAnthony Liguori 4108c43a6f0SAndreas Färber static const TypeInfo prom_info = { 41113575cf6SAndreas Färber .name = TYPE_OPENPROM, 41239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 41339bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 414999e12bbSAnthony Liguori .class_init = prom_class_init, 41578fb261dSxiaoqiang zhao .instance_init = prom_init1, 4161baffa46SBlue Swirl }; 4171baffa46SBlue Swirl 418bda42033SBlue Swirl 41988c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 42088c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 42188c034d5SAndreas Färber 42288c034d5SAndreas Färber typedef struct RamDevice { 42388c034d5SAndreas Färber SysBusDevice parent_obj; 42488c034d5SAndreas Färber 425d4edce38SAvi Kivity MemoryRegion ram; 42604843626SBlue Swirl uint64_t size; 427bda42033SBlue Swirl } RamDevice; 428bda42033SBlue Swirl 429bda42033SBlue Swirl /* System RAM */ 43078fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 431bda42033SBlue Swirl { 43288c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 43378fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 434bda42033SBlue Swirl 4351cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 436f8ed85acSMarkus Armbruster &error_fatal); 437c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 43878fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 439bda42033SBlue Swirl } 440bda42033SBlue Swirl 441a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 442bda42033SBlue Swirl { 443bda42033SBlue Swirl DeviceState *dev; 444bda42033SBlue Swirl SysBusDevice *s; 445bda42033SBlue Swirl RamDevice *d; 446bda42033SBlue Swirl 447bda42033SBlue Swirl /* allocate RAM */ 44888c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 4491356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 450bda42033SBlue Swirl 45188c034d5SAndreas Färber d = SUN4U_RAM(dev); 452bda42033SBlue Swirl d->size = RAM_size; 453e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 454bda42033SBlue Swirl 455bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 456bda42033SBlue Swirl } 457bda42033SBlue Swirl 458999e12bbSAnthony Liguori static Property ram_properties[] = { 45932a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 46032a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 461999e12bbSAnthony Liguori }; 462999e12bbSAnthony Liguori 463999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 464999e12bbSAnthony Liguori { 46539bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 466999e12bbSAnthony Liguori 46778fb261dSxiaoqiang zhao dc->realize = ram_realize; 46839bffca2SAnthony Liguori dc->props = ram_properties; 469bda42033SBlue Swirl } 470999e12bbSAnthony Liguori 4718c43a6f0SAndreas Färber static const TypeInfo ram_info = { 47288c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 47339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 47439bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 475999e12bbSAnthony Liguori .class_init = ram_class_init, 476bda42033SBlue Swirl }; 477bda42033SBlue Swirl 47838bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 4793ef96221SMarcel Apfelbaum MachineState *machine, 4807b833f5bSBlue Swirl const struct hwdef *hwdef) 4817b833f5bSBlue Swirl { 482f9d1465fSAndreas Färber SPARCCPU *cpu; 48331688246SHervé Poussineau Nvram *nvram; 4847b833f5bSBlue Swirl unsigned int i; 4855f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 486588978c0SMark Cave-Ayland APBState *apb; 487311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 4888d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 489f3b18f35SMark Cave-Ayland SysBusDevice *s; 490f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 491c3ae40e1SHervé Poussineau DeviceState *dev; 492a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 4938d932971SMark Cave-Ayland NICInfo *nd; 4946864fa38SMark Cave-Ayland MACAddr macaddr; 4956864fa38SMark Cave-Ayland bool onboard_nic; 4967b833f5bSBlue Swirl 4977b833f5bSBlue Swirl /* init CPUs */ 49858530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 4997b833f5bSBlue Swirl 500bda42033SBlue Swirl /* set up devices */ 5013ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 5023475187dSbellard 5031baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 5043475187dSbellard 505*cacd0580SMark Cave-Ayland /* Init APB (PCI host bridge) */ 506*cacd0580SMark Cave-Ayland apb = APB_DEVICE(qdev_create(NULL, TYPE_APB)); 507*cacd0580SMark Cave-Ayland qdev_prop_set_uint64(DEVICE(apb), "special-base", APB_SPECIAL_BASE); 508*cacd0580SMark Cave-Ayland qdev_prop_set_uint64(DEVICE(apb), "mem-base", APB_MEM_BASE); 509*cacd0580SMark Cave-Ayland qdev_init_nofail(DEVICE(apb)); 5102a4d6af5SMark Cave-Ayland 5112a4d6af5SMark Cave-Ayland /* Wire up PCI interrupts to CPU */ 5122a4d6af5SMark Cave-Ayland for (i = 0; i < IVEC_MAX; i++) { 5132a4d6af5SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(apb), "ivec-irq", i, 5142a4d6af5SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i)); 5152a4d6af5SMark Cave-Ayland } 5162a4d6af5SMark Cave-Ayland 517588978c0SMark Cave-Ayland pci_bus = PCI_HOST_BRIDGE(apb)->bus; 5184272ad40SMark Cave-Ayland pci_busA = pci_bridge_get_sec_bus(apb->bridgeA); 5194272ad40SMark Cave-Ayland pci_busB = pci_bridge_get_sec_bus(apb->bridgeB); 52083469015Sbellard 5216864fa38SMark Cave-Ayland /* Only in-built Simba PBMs can exist on the root bus, slot 0 on busA is 5226864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 5236864fa38SMark Cave-Ayland 0-3 are free on busB */ 5246864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 5256864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 5266864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 5276864fa38SMark Cave-Ayland 528ad6856e8SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS); 5290fe22ffbSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base", 5300fe22ffbSMark Cave-Ayland hwdef->console_serial_base); 5316864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 5326864fa38SMark Cave-Ayland 5336864fa38SMark Cave-Ayland pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 5346864fa38SMark Cave-Ayland 5356864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 5366864fa38SMark Cave-Ayland onboard_nic = false; 5378d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 5388d932971SMark Cave-Ayland nd = &nd_table[i]; 5398d932971SMark Cave-Ayland 5406864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 5416864fa38SMark Cave-Ayland if (!onboard_nic) { 5426864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 5436864fa38SMark Cave-Ayland true, "sunhme"); 5446864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 5456864fa38SMark Cave-Ayland onboard_nic = true; 5466864fa38SMark Cave-Ayland } else { 547bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 5486864fa38SMark Cave-Ayland } 5496864fa38SMark Cave-Ayland } else { 550bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 5516864fa38SMark Cave-Ayland } 5526864fa38SMark Cave-Ayland 5538d932971SMark Cave-Ayland dev = &pci_dev->qdev; 5548d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 5558d932971SMark Cave-Ayland qdev_init_nofail(dev); 5566864fa38SMark Cave-Ayland } 5578d932971SMark Cave-Ayland 5586864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 5596864fa38SMark Cave-Ayland * we have a valid machine id */ 5606864fa38SMark Cave-Ayland if (!onboard_nic) { 5616864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 5628d932971SMark Cave-Ayland } 56383469015Sbellard 564d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 565e4bcb14cSths 5666864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 5676864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 5686864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 5696864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 5703b898ddaSblueswir1 571f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 572f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 573f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 57407c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 575f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 576636aa70aSBlue Swirl 577636aa70aSBlue Swirl initrd_size = 0; 5785f2bf0feSBlue Swirl initrd_addr = 0; 5793ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 5803ef96221SMarcel Apfelbaum machine->initrd_filename, 5815f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 5825f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 583636aa70aSBlue Swirl 5843ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 5853ef96221SMarcel Apfelbaum machine->boot_order, 5865f2bf0feSBlue Swirl kernel_addr, kernel_size, 5873ef96221SMarcel Apfelbaum machine->kernel_cmdline, 5885f2bf0feSBlue Swirl initrd_addr, initrd_size, 58983469015Sbellard /* XXX: need an option to load a NVRAM image */ 59083469015Sbellard 0, 5910d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 5926864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 59383469015Sbellard 594d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 595d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 59607c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 597d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 59807c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 599d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 600d6acc8a5SMark Cave-Ayland 601d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 6025836d168SIgor Mammedov fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); 60370db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 604905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 605905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 6065f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 6075f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 6083ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 6099c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 6103ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 6113ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 612513f789fSblueswir1 } else { 6139c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 614513f789fSblueswir1 } 6155f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 6165f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 6173ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 6187589690cSBlue Swirl 6197589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 6207589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 6217589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 6227589690cSBlue Swirl 623513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 6243475187dSbellard } 6253475187dSbellard 626905fdcb5Sblueswir1 enum { 627905fdcb5Sblueswir1 sun4u_id = 0, 628905fdcb5Sblueswir1 sun4v_id = 64, 629905fdcb5Sblueswir1 }; 630905fdcb5Sblueswir1 631c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 632c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 633c7ba218dSblueswir1 { 634905fdcb5Sblueswir1 .machine_id = sun4u_id, 635e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 636e87231d4Sblueswir1 .console_serial_base = 0, 637c7ba218dSblueswir1 }, 638c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 639c7ba218dSblueswir1 { 640905fdcb5Sblueswir1 .machine_id = sun4v_id, 641e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 642e87231d4Sblueswir1 .console_serial_base = 0, 643e87231d4Sblueswir1 }, 644c7ba218dSblueswir1 }; 645c7ba218dSblueswir1 646c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 6473ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 648c7ba218dSblueswir1 { 6493ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 650c7ba218dSblueswir1 } 651c7ba218dSblueswir1 652c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 6533ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 654c7ba218dSblueswir1 { 6553ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 656c7ba218dSblueswir1 } 657c7ba218dSblueswir1 6588a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 659e264d29dSEduardo Habkost { 6608a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6618a661aeaSAndreas Färber 662e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 663e264d29dSEduardo Habkost mc->init = sun4u_init; 6642059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 665e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 666e264d29dSEduardo Habkost mc->is_default = 1; 667e264d29dSEduardo Habkost mc->default_boot_order = "c"; 66858530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 669e264d29dSEduardo Habkost } 670c7ba218dSblueswir1 6718a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 6728a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 6738a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6748a661aeaSAndreas Färber .class_init = sun4u_class_init, 6758a661aeaSAndreas Färber }; 676e87231d4Sblueswir1 6778a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 678e264d29dSEduardo Habkost { 6798a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6808a661aeaSAndreas Färber 681e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 682e264d29dSEduardo Habkost mc->init = sun4v_init; 6832059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 684e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 685e264d29dSEduardo Habkost mc->default_boot_order = "c"; 68658530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 687e264d29dSEduardo Habkost } 688e264d29dSEduardo Habkost 6898a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 6908a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 6918a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6928a661aeaSAndreas Färber .class_init = sun4v_class_init, 6938a661aeaSAndreas Färber }; 694e264d29dSEduardo Habkost 69583f7d43aSAndreas Färber static void sun4u_register_types(void) 69683f7d43aSAndreas Färber { 69783f7d43aSAndreas Färber type_register_static(&ebus_info); 69883f7d43aSAndreas Färber type_register_static(&prom_info); 69983f7d43aSAndreas Färber type_register_static(&ram_info); 70083f7d43aSAndreas Färber 7018a661aeaSAndreas Färber type_register_static(&sun4u_type); 7028a661aeaSAndreas Färber type_register_static(&sun4v_type); 7038a661aeaSAndreas Färber } 7048a661aeaSAndreas Färber 70583f7d43aSAndreas Färber type_init(sun4u_register_types) 706