xref: /qemu/hw/sparc64/sun4u.c (revision c6363bae1731754a7153bf8b08c616f52c635304)
13475187dSbellard /*
2c7ba218dSblueswir1  * QEMU Sun4u/Sun4v System Emulator
33475187dSbellard  *
43475187dSbellard  * Copyright (c) 2005 Fabrice Bellard
53475187dSbellard  *
63475187dSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
73475187dSbellard  * of this software and associated documentation files (the "Software"), to deal
83475187dSbellard  * in the Software without restriction, including without limitation the rights
93475187dSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
103475187dSbellard  * copies of the Software, and to permit persons to whom the Software is
113475187dSbellard  * furnished to do so, subject to the following conditions:
123475187dSbellard  *
133475187dSbellard  * The above copyright notice and this permission notice shall be included in
143475187dSbellard  * all copies or substantial portions of the Software.
153475187dSbellard  *
163475187dSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173475187dSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183475187dSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
193475187dSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
203475187dSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
213475187dSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
223475187dSbellard  * THE SOFTWARE.
233475187dSbellard  */
24db5ebe5fSPeter Maydell #include "qemu/osdep.h"
25da34e65cSMarkus Armbruster #include "qapi/error.h"
264771d756SPaolo Bonzini #include "qemu-common.h"
274771d756SPaolo Bonzini #include "cpu.h"
2883c9f4caSPaolo Bonzini #include "hw/hw.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
300d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h"
310d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
320d09e41aSPaolo Bonzini #include "hw/char/serial.h"
330d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h"
340d09e41aSPaolo Bonzini #include "hw/block/fdc.h"
351422e32dSPaolo Bonzini #include "net/net.h"
361de7afc9SPaolo Bonzini #include "qemu/timer.h"
379c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3883c9f4caSPaolo Bonzini #include "hw/boards.h"
39*c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h"
402024c014SThomas Huth #include "hw/nvram/chrp_nvram.h"
410d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h"
4283c9f4caSPaolo Bonzini #include "hw/sysbus.h"
4383c9f4caSPaolo Bonzini #include "hw/ide.h"
4483c9f4caSPaolo Bonzini #include "hw/loader.h"
45ca20cf32SBlue Swirl #include "elf.h"
464be74634SMarkus Armbruster #include "sysemu/block-backend.h"
47022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
48f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
493475187dSbellard 
509d926598Sblueswir1 //#define DEBUG_IRQ
51b430a225SBlue Swirl //#define DEBUG_EBUS
528f4efc55SIgor V. Kovalenko //#define DEBUG_TIMER
539d926598Sblueswir1 
549d926598Sblueswir1 #ifdef DEBUG_IRQ
55b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)                                \
56001faf32SBlue Swirl     do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
579d926598Sblueswir1 #else
58b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)
59b430a225SBlue Swirl #endif
60b430a225SBlue Swirl 
61b430a225SBlue Swirl #ifdef DEBUG_EBUS
62b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)                                  \
63b430a225SBlue Swirl     do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
64b430a225SBlue Swirl #else
65b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)
669d926598Sblueswir1 #endif
679d926598Sblueswir1 
688f4efc55SIgor V. Kovalenko #ifdef DEBUG_TIMER
698f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)                                  \
708f4efc55SIgor V. Kovalenko     do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
718f4efc55SIgor V. Kovalenko #else
728f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)
738f4efc55SIgor V. Kovalenko #endif
748f4efc55SIgor V. Kovalenko 
7583469015Sbellard #define KERNEL_LOAD_ADDR     0x00404000
7683469015Sbellard #define CMDLINE_ADDR         0x003ff000
77ac2e9d66Sblueswir1 #define PROM_SIZE_MAX        (4 * 1024 * 1024)
78f19e918dSblueswir1 #define PROM_VADDR           0x000ffd00000ULL
7983469015Sbellard #define APB_SPECIAL_BASE     0x1fe00000000ULL
8083469015Sbellard #define APB_MEM_BASE         0x1ff00000000ULL
81d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE      (APB_SPECIAL_BASE + 0x02000000ULL)
820986ac3bSbellard #define PROM_FILENAME        "openbios-sparc64"
8383469015Sbellard #define NVRAM_SIZE           0x2000
84e4bcb14cSths #define MAX_IDE_BUS          2
853cce6243Sblueswir1 #define BIOS_CFG_IOPORT      0x510
867589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
877589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
887589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
893475187dSbellard 
90852e82f3SArtyom Tarasenko #define IVEC_MAX             0x40
919d926598Sblueswir1 
928fa211e8Sblueswir1 #define TICK_MAX             0x7fffffffffffffffULL
938fa211e8Sblueswir1 
94c7ba218dSblueswir1 struct hwdef {
95c7ba218dSblueswir1     const char * const default_cpu_model;
96905fdcb5Sblueswir1     uint16_t machine_id;
97e87231d4Sblueswir1     uint64_t prom_addr;
98e87231d4Sblueswir1     uint64_t console_serial_base;
99c7ba218dSblueswir1 };
100c7ba218dSblueswir1 
101c5e6fb7eSAvi Kivity typedef struct EbusState {
102c5e6fb7eSAvi Kivity     PCIDevice pci_dev;
103c5e6fb7eSAvi Kivity     MemoryRegion bar0;
104c5e6fb7eSAvi Kivity     MemoryRegion bar1;
105c5e6fb7eSAvi Kivity } EbusState;
106c5e6fb7eSAvi Kivity 
10757146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable)
1084556bd8bSBlue Swirl {
1094556bd8bSBlue Swirl }
1104556bd8bSBlue Swirl 
111ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device,
112ddcd5531SGonglei                             Error **errp)
11381864572Sblueswir1 {
11448779e50SGabriel L. Somlo     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
11581864572Sblueswir1 }
11681864572Sblueswir1 
11731688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
11843a34704SBlue Swirl                                   const char *arch, ram_addr_t RAM_size,
11977f193daSblueswir1                                   const char *boot_devices,
12083469015Sbellard                                   uint32_t kernel_image, uint32_t kernel_size,
12183469015Sbellard                                   const char *cmdline,
12283469015Sbellard                                   uint32_t initrd_image, uint32_t initrd_size,
12383469015Sbellard                                   uint32_t NVRAM_image,
1240d31cb99Sblueswir1                                   int width, int height, int depth,
1250d31cb99Sblueswir1                                   const uint8_t *macaddr)
1263475187dSbellard {
12766508601Sblueswir1     unsigned int i;
1282024c014SThomas Huth     int sysp_end;
129d2c63fc1Sblueswir1     uint8_t image[0x1ff0];
13031688246SHervé Poussineau     NvramClass *k = NVRAM_GET_CLASS(nvram);
1313475187dSbellard 
132d2c63fc1Sblueswir1     memset(image, '\0', sizeof(image));
133d2c63fc1Sblueswir1 
1342024c014SThomas Huth     /* OpenBIOS nvram variables partition */
1352024c014SThomas Huth     sysp_end = chrp_nvram_create_system_partition(image, 0);
1363475187dSbellard 
1372024c014SThomas Huth     /* Free space partition */
1382024c014SThomas Huth     chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
139d2c63fc1Sblueswir1 
1400d31cb99Sblueswir1     Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
1410d31cb99Sblueswir1 
14231688246SHervé Poussineau     for (i = 0; i < sizeof(image); i++) {
14331688246SHervé Poussineau         (k->write)(nvram, i, image[i]);
14431688246SHervé Poussineau     }
14566508601Sblueswir1 
14683469015Sbellard     return 0;
1473475187dSbellard }
1485f2bf0feSBlue Swirl 
1495f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename,
150636aa70aSBlue Swirl                                   const char *initrd_filename,
1515f2bf0feSBlue Swirl                                   ram_addr_t RAM_size, uint64_t *initrd_size,
1525f2bf0feSBlue Swirl                                   uint64_t *initrd_addr, uint64_t *kernel_addr,
1535f2bf0feSBlue Swirl                                   uint64_t *kernel_entry)
154636aa70aSBlue Swirl {
155636aa70aSBlue Swirl     int linux_boot;
156636aa70aSBlue Swirl     unsigned int i;
157636aa70aSBlue Swirl     long kernel_size;
1586908d9ceSBlue Swirl     uint8_t *ptr;
1595f2bf0feSBlue Swirl     uint64_t kernel_top;
160636aa70aSBlue Swirl 
161636aa70aSBlue Swirl     linux_boot = (kernel_filename != NULL);
162636aa70aSBlue Swirl 
163636aa70aSBlue Swirl     kernel_size = 0;
164636aa70aSBlue Swirl     if (linux_boot) {
165ca20cf32SBlue Swirl         int bswap_needed;
166ca20cf32SBlue Swirl 
167ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED
168ca20cf32SBlue Swirl         bswap_needed = 1;
169ca20cf32SBlue Swirl #else
170ca20cf32SBlue Swirl         bswap_needed = 0;
171ca20cf32SBlue Swirl #endif
1725f2bf0feSBlue Swirl         kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
1737ef295eaSPeter Crosthwaite                                kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0);
1745f2bf0feSBlue Swirl         if (kernel_size < 0) {
1755f2bf0feSBlue Swirl             *kernel_addr = KERNEL_LOAD_ADDR;
1765f2bf0feSBlue Swirl             *kernel_entry = KERNEL_LOAD_ADDR;
177636aa70aSBlue Swirl             kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
178ca20cf32SBlue Swirl                                     RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
179ca20cf32SBlue Swirl                                     TARGET_PAGE_SIZE);
1805f2bf0feSBlue Swirl         }
1815f2bf0feSBlue Swirl         if (kernel_size < 0) {
182636aa70aSBlue Swirl             kernel_size = load_image_targphys(kernel_filename,
183636aa70aSBlue Swirl                                               KERNEL_LOAD_ADDR,
184636aa70aSBlue Swirl                                               RAM_size - KERNEL_LOAD_ADDR);
1855f2bf0feSBlue Swirl         }
186636aa70aSBlue Swirl         if (kernel_size < 0) {
187636aa70aSBlue Swirl             fprintf(stderr, "qemu: could not load kernel '%s'\n",
188636aa70aSBlue Swirl                     kernel_filename);
189636aa70aSBlue Swirl             exit(1);
190636aa70aSBlue Swirl         }
1915f2bf0feSBlue Swirl         /* load initrd above kernel */
192636aa70aSBlue Swirl         *initrd_size = 0;
193636aa70aSBlue Swirl         if (initrd_filename) {
1945f2bf0feSBlue Swirl             *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
1955f2bf0feSBlue Swirl 
196636aa70aSBlue Swirl             *initrd_size = load_image_targphys(initrd_filename,
1975f2bf0feSBlue Swirl                                                *initrd_addr,
1985f2bf0feSBlue Swirl                                                RAM_size - *initrd_addr);
1995f2bf0feSBlue Swirl             if ((int)*initrd_size < 0) {
200636aa70aSBlue Swirl                 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
201636aa70aSBlue Swirl                         initrd_filename);
202636aa70aSBlue Swirl                 exit(1);
203636aa70aSBlue Swirl             }
204636aa70aSBlue Swirl         }
205636aa70aSBlue Swirl         if (*initrd_size > 0) {
206636aa70aSBlue Swirl             for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
2075f2bf0feSBlue Swirl                 ptr = rom_ptr(*kernel_addr + i);
2086908d9ceSBlue Swirl                 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
2095f2bf0feSBlue Swirl                     stl_p(ptr + 24, *initrd_addr + *kernel_addr);
2106908d9ceSBlue Swirl                     stl_p(ptr + 28, *initrd_size);
211636aa70aSBlue Swirl                     break;
212636aa70aSBlue Swirl                 }
213636aa70aSBlue Swirl             }
214636aa70aSBlue Swirl         }
215636aa70aSBlue Swirl     }
216636aa70aSBlue Swirl     return kernel_size;
217636aa70aSBlue Swirl }
2183475187dSbellard 
21998cec4a2SAndreas Färber void cpu_check_irqs(CPUSPARCState *env)
2209d926598Sblueswir1 {
221259186a7SAndreas Färber     CPUState *cs;
222d532b26cSIgor V. Kovalenko     uint32_t pil = env->pil_in |
223d532b26cSIgor V. Kovalenko                   (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
2249d926598Sblueswir1 
225a7be9badSArtyom Tarasenko     /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */
226a7be9badSArtyom Tarasenko     if (env->ivec_status & 0x20) {
227a7be9badSArtyom Tarasenko         return;
228a7be9badSArtyom Tarasenko     }
229259186a7SAndreas Färber     cs = CPU(sparc_env_get_cpu(env));
230d532b26cSIgor V. Kovalenko     /* check if TM or SM in SOFTINT are set
231d532b26cSIgor V. Kovalenko        setting these also causes interrupt 14 */
232d532b26cSIgor V. Kovalenko     if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
233d532b26cSIgor V. Kovalenko         pil |= 1 << 14;
234d532b26cSIgor V. Kovalenko     }
235d532b26cSIgor V. Kovalenko 
2369f94778cSArtyom Tarasenko     /* The bit corresponding to psrpil is (1<< psrpil), the next bit
2379f94778cSArtyom Tarasenko        is (2 << psrpil). */
2389f94778cSArtyom Tarasenko     if (pil < (2 << env->psrpil)){
239259186a7SAndreas Färber         if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
240d532b26cSIgor V. Kovalenko             CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
241d532b26cSIgor V. Kovalenko                            env->interrupt_index);
242d532b26cSIgor V. Kovalenko             env->interrupt_index = 0;
243d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
244d532b26cSIgor V. Kovalenko         }
245d532b26cSIgor V. Kovalenko         return;
246d532b26cSIgor V. Kovalenko     }
247d532b26cSIgor V. Kovalenko 
248d532b26cSIgor V. Kovalenko     if (cpu_interrupts_enabled(env)) {
249d532b26cSIgor V. Kovalenko 
2509d926598Sblueswir1         unsigned int i;
2519d926598Sblueswir1 
252d532b26cSIgor V. Kovalenko         for (i = 15; i > env->psrpil; i--) {
2539d926598Sblueswir1             if (pil & (1 << i)) {
2549d926598Sblueswir1                 int old_interrupt = env->interrupt_index;
255d532b26cSIgor V. Kovalenko                 int new_interrupt = TT_EXTINT | i;
2569d926598Sblueswir1 
257a7be9badSArtyom Tarasenko                 if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt
258a7be9badSArtyom Tarasenko                   && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) {
259d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
260d532b26cSIgor V. Kovalenko                                    "current %x >= pending %x\n",
261d532b26cSIgor V. Kovalenko                                    env->tl, cpu_tsptr(env)->tt, new_interrupt);
262d532b26cSIgor V. Kovalenko                 } else if (old_interrupt != new_interrupt) {
263d532b26cSIgor V. Kovalenko                     env->interrupt_index = new_interrupt;
264d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i,
265d532b26cSIgor V. Kovalenko                                    old_interrupt, new_interrupt);
266c3affe56SAndreas Färber                     cpu_interrupt(cs, CPU_INTERRUPT_HARD);
2679d926598Sblueswir1                 }
2689d926598Sblueswir1                 break;
2699d926598Sblueswir1             }
2709d926598Sblueswir1         }
271259186a7SAndreas Färber     } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
272d532b26cSIgor V. Kovalenko         CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
273d532b26cSIgor V. Kovalenko                        "current interrupt %x\n",
274d532b26cSIgor V. Kovalenko                        pil, env->pil_in, env->softint, env->interrupt_index);
2759f94778cSArtyom Tarasenko         env->interrupt_index = 0;
276d8ed887bSAndreas Färber         cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
2779d926598Sblueswir1     }
2789d926598Sblueswir1 }
2799d926598Sblueswir1 
280ce18c558SAndreas Färber static void cpu_kick_irq(SPARCCPU *cpu)
2818f4efc55SIgor V. Kovalenko {
282259186a7SAndreas Färber     CPUState *cs = CPU(cpu);
283ce18c558SAndreas Färber     CPUSPARCState *env = &cpu->env;
284ce18c558SAndreas Färber 
285259186a7SAndreas Färber     cs->halted = 0;
2868f4efc55SIgor V. Kovalenko     cpu_check_irqs(env);
287259186a7SAndreas Färber     qemu_cpu_kick(cs);
2888f4efc55SIgor V. Kovalenko }
2898f4efc55SIgor V. Kovalenko 
290361dea40SBlue Swirl static void cpu_set_ivec_irq(void *opaque, int irq, int level)
2919d926598Sblueswir1 {
292b64ba4b2SAndreas Färber     SPARCCPU *cpu = opaque;
293b64ba4b2SAndreas Färber     CPUSPARCState *env = &cpu->env;
294259186a7SAndreas Färber     CPUState *cs;
2959d926598Sblueswir1 
2969d926598Sblueswir1     if (level) {
29723cf96e1SArtyom Tarasenko         if (!(env->ivec_status & 0x20)) {
298361dea40SBlue Swirl             CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq);
299259186a7SAndreas Färber             cs = CPU(cpu);
300259186a7SAndreas Färber             cs->halted = 0;
301361dea40SBlue Swirl             env->interrupt_index = TT_IVEC;
302361dea40SBlue Swirl             env->ivec_status |= 0x20;
303361dea40SBlue Swirl             env->ivec_data[0] = (0x1f << 6) | irq;
304361dea40SBlue Swirl             env->ivec_data[1] = 0;
305361dea40SBlue Swirl             env->ivec_data[2] = 0;
306c3affe56SAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
30723cf96e1SArtyom Tarasenko         }
3089d926598Sblueswir1     } else {
30923cf96e1SArtyom Tarasenko         if (env->ivec_status & 0x20) {
310361dea40SBlue Swirl             CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq);
311d8ed887bSAndreas Färber             cs = CPU(cpu);
312361dea40SBlue Swirl             env->ivec_status &= ~0x20;
313d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
3149d926598Sblueswir1         }
3159d926598Sblueswir1     }
31623cf96e1SArtyom Tarasenko }
3179d926598Sblueswir1 
318e87231d4Sblueswir1 typedef struct ResetData {
319403d7a2dSAndreas Färber     SPARCCPU *cpu;
32044a99354SBlue Swirl     uint64_t prom_addr;
321e87231d4Sblueswir1 } ResetData;
322e87231d4Sblueswir1 
3236b678e1fSAndreas Färber static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu,
3248f4efc55SIgor V. Kovalenko                                   QEMUBHFunc *cb, uint32_t frequency,
325e913cac7SMark Cave-Ayland                                   uint64_t disabled_mask, uint64_t npt_mask)
3268f4efc55SIgor V. Kovalenko {
3277267c094SAnthony Liguori     CPUTimer *timer = g_malloc0(sizeof (CPUTimer));
3288f4efc55SIgor V. Kovalenko 
3298f4efc55SIgor V. Kovalenko     timer->name = name;
3308f4efc55SIgor V. Kovalenko     timer->frequency = frequency;
3318f4efc55SIgor V. Kovalenko     timer->disabled_mask = disabled_mask;
332e913cac7SMark Cave-Ayland     timer->npt_mask = npt_mask;
3338f4efc55SIgor V. Kovalenko 
3348f4efc55SIgor V. Kovalenko     timer->disabled = 1;
335e913cac7SMark Cave-Ayland     timer->npt = 1;
336bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
3378f4efc55SIgor V. Kovalenko 
338bc72ad67SAlex Bligh     timer->qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cb, cpu);
3398f4efc55SIgor V. Kovalenko 
3408f4efc55SIgor V. Kovalenko     return timer;
3418f4efc55SIgor V. Kovalenko }
3428f4efc55SIgor V. Kovalenko 
3438f4efc55SIgor V. Kovalenko static void cpu_timer_reset(CPUTimer *timer)
3448f4efc55SIgor V. Kovalenko {
3458f4efc55SIgor V. Kovalenko     timer->disabled = 1;
346bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
3478f4efc55SIgor V. Kovalenko 
348bc72ad67SAlex Bligh     timer_del(timer->qtimer);
3498f4efc55SIgor V. Kovalenko }
3508f4efc55SIgor V. Kovalenko 
351c68ea704Sbellard static void main_cpu_reset(void *opaque)
352c68ea704Sbellard {
353e87231d4Sblueswir1     ResetData *s = (ResetData *)opaque;
354403d7a2dSAndreas Färber     CPUSPARCState *env = &s->cpu->env;
35544a99354SBlue Swirl     static unsigned int nr_resets;
35620c9f095Sblueswir1 
357403d7a2dSAndreas Färber     cpu_reset(CPU(s->cpu));
3588f4efc55SIgor V. Kovalenko 
3598f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->tick);
3608f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->stick);
3618f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->hstick);
3628f4efc55SIgor V. Kovalenko 
363e87231d4Sblueswir1     env->gregs[1] = 0; // Memory start
364e87231d4Sblueswir1     env->gregs[2] = ram_size; // Memory size
365e87231d4Sblueswir1     env->gregs[3] = 0; // Machine description XXX
36644a99354SBlue Swirl     if (nr_resets++ == 0) {
36744a99354SBlue Swirl         /* Power on reset */
36844a99354SBlue Swirl         env->pc = s->prom_addr + 0x20ULL;
36944a99354SBlue Swirl     } else {
37044a99354SBlue Swirl         env->pc = s->prom_addr + 0x40ULL;
37144a99354SBlue Swirl     }
372e87231d4Sblueswir1     env->npc = env->pc + 4;
37320c9f095Sblueswir1 }
37420c9f095Sblueswir1 
37522548760Sblueswir1 static void tick_irq(void *opaque)
37620c9f095Sblueswir1 {
3776b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
3786b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
37920c9f095Sblueswir1 
3808f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->tick;
3818f4efc55SIgor V. Kovalenko 
3828f4efc55SIgor V. Kovalenko     if (timer->disabled) {
3838f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
3848f4efc55SIgor V. Kovalenko         return;
3858f4efc55SIgor V. Kovalenko     } else {
3868f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick: fire\n");
38720c9f095Sblueswir1     }
3888f4efc55SIgor V. Kovalenko 
3898f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_TIMER;
390ce18c558SAndreas Färber     cpu_kick_irq(cpu);
3918fa211e8Sblueswir1 }
39220c9f095Sblueswir1 
39322548760Sblueswir1 static void stick_irq(void *opaque)
39420c9f095Sblueswir1 {
3956b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
3966b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
39720c9f095Sblueswir1 
3988f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->stick;
3998f4efc55SIgor V. Kovalenko 
4008f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4018f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
4028f4efc55SIgor V. Kovalenko         return;
4038f4efc55SIgor V. Kovalenko     } else {
4048f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick: fire\n");
40520c9f095Sblueswir1     }
4068f4efc55SIgor V. Kovalenko 
4078f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
408ce18c558SAndreas Färber     cpu_kick_irq(cpu);
4098fa211e8Sblueswir1 }
41020c9f095Sblueswir1 
41122548760Sblueswir1 static void hstick_irq(void *opaque)
41220c9f095Sblueswir1 {
4136b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4146b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
41520c9f095Sblueswir1 
4168f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->hstick;
4178f4efc55SIgor V. Kovalenko 
4188f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4198f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
4208f4efc55SIgor V. Kovalenko         return;
4218f4efc55SIgor V. Kovalenko     } else {
4228f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick: fire\n");
4238fa211e8Sblueswir1     }
424c68ea704Sbellard 
4258f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
426ce18c558SAndreas Färber     cpu_kick_irq(cpu);
427f4b1a842Sblueswir1 }
428f4b1a842Sblueswir1 
4298f4efc55SIgor V. Kovalenko static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency)
430f4b1a842Sblueswir1 {
43173bcb24dSRutuja Shah     return muldiv64(cpu_ticks, NANOSECONDS_PER_SECOND, frequency);
432f4b1a842Sblueswir1 }
433f4b1a842Sblueswir1 
4348f4efc55SIgor V. Kovalenko static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency)
435f4b1a842Sblueswir1 {
43673bcb24dSRutuja Shah     return muldiv64(timer_ticks, frequency, NANOSECONDS_PER_SECOND);
4378f4efc55SIgor V. Kovalenko }
4388f4efc55SIgor V. Kovalenko 
4398f4efc55SIgor V. Kovalenko void cpu_tick_set_count(CPUTimer *timer, uint64_t count)
4408f4efc55SIgor V. Kovalenko {
441bf43330aSMark Cave-Ayland     uint64_t real_count = count & ~timer->npt_mask;
442bf43330aSMark Cave-Ayland     uint64_t npt_bit = count & timer->npt_mask;
4438f4efc55SIgor V. Kovalenko 
444bc72ad67SAlex Bligh     int64_t vm_clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
4458f4efc55SIgor V. Kovalenko                     cpu_to_timer_ticks(real_count, timer->frequency);
4468f4efc55SIgor V. Kovalenko 
447bf43330aSMark Cave-Ayland     TIMER_DPRINTF("%s set_count count=0x%016lx (npt %s) p=%p\n",
4488f4efc55SIgor V. Kovalenko                   timer->name, real_count,
449bf43330aSMark Cave-Ayland                   timer->npt ? "disabled" : "enabled", timer);
4508f4efc55SIgor V. Kovalenko 
451bf43330aSMark Cave-Ayland     timer->npt = npt_bit ? 1 : 0;
4528f4efc55SIgor V. Kovalenko     timer->clock_offset = vm_clock_offset;
4538f4efc55SIgor V. Kovalenko }
4548f4efc55SIgor V. Kovalenko 
4558f4efc55SIgor V. Kovalenko uint64_t cpu_tick_get_count(CPUTimer *timer)
4568f4efc55SIgor V. Kovalenko {
4578f4efc55SIgor V. Kovalenko     uint64_t real_count = timer_to_cpu_ticks(
458bc72ad67SAlex Bligh                     qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->clock_offset,
4598f4efc55SIgor V. Kovalenko                     timer->frequency);
4608f4efc55SIgor V. Kovalenko 
461bf43330aSMark Cave-Ayland     TIMER_DPRINTF("%s get_count count=0x%016lx (npt %s) p=%p\n",
4628f4efc55SIgor V. Kovalenko            timer->name, real_count,
463bf43330aSMark Cave-Ayland            timer->npt ? "disabled" : "enabled", timer);
4648f4efc55SIgor V. Kovalenko 
465bf43330aSMark Cave-Ayland     if (timer->npt) {
466bf43330aSMark Cave-Ayland         real_count |= timer->npt_mask;
467bf43330aSMark Cave-Ayland     }
4688f4efc55SIgor V. Kovalenko 
4698f4efc55SIgor V. Kovalenko     return real_count;
4708f4efc55SIgor V. Kovalenko }
4718f4efc55SIgor V. Kovalenko 
4728f4efc55SIgor V. Kovalenko void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit)
4738f4efc55SIgor V. Kovalenko {
474bc72ad67SAlex Bligh     int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
4758f4efc55SIgor V. Kovalenko 
4768f4efc55SIgor V. Kovalenko     uint64_t real_limit = limit & ~timer->disabled_mask;
4778f4efc55SIgor V. Kovalenko     timer->disabled = (limit & timer->disabled_mask) ? 1 : 0;
4788f4efc55SIgor V. Kovalenko 
4798f4efc55SIgor V. Kovalenko     int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) +
4808f4efc55SIgor V. Kovalenko                     timer->clock_offset;
4818f4efc55SIgor V. Kovalenko 
4828f4efc55SIgor V. Kovalenko     if (expires < now) {
4838f4efc55SIgor V. Kovalenko         expires = now + 1;
4848f4efc55SIgor V. Kovalenko     }
4858f4efc55SIgor V. Kovalenko 
4868f4efc55SIgor V. Kovalenko     TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
4878f4efc55SIgor V. Kovalenko                   "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
4888f4efc55SIgor V. Kovalenko                   timer->name, real_limit,
4898f4efc55SIgor V. Kovalenko                   timer->disabled?"disabled":"enabled",
4908f4efc55SIgor V. Kovalenko                   timer, limit,
4918f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(now - timer->clock_offset,
4928f4efc55SIgor V. Kovalenko                                      timer->frequency),
4938f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(expires - now, timer->frequency));
4948f4efc55SIgor V. Kovalenko 
4958f4efc55SIgor V. Kovalenko     if (!real_limit) {
4968f4efc55SIgor V. Kovalenko         TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
4978f4efc55SIgor V. Kovalenko                 timer->name);
498bc72ad67SAlex Bligh         timer_del(timer->qtimer);
4998f4efc55SIgor V. Kovalenko     } else if (timer->disabled) {
500bc72ad67SAlex Bligh         timer_del(timer->qtimer);
5018f4efc55SIgor V. Kovalenko     } else {
502bc72ad67SAlex Bligh         timer_mod(timer->qtimer, expires);
5038f4efc55SIgor V. Kovalenko     }
504f4b1a842Sblueswir1 }
505f4b1a842Sblueswir1 
506361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level)
5071387fe4aSBlue Swirl {
508361dea40SBlue Swirl     static const int isa_irq_to_ivec[16] = {
509361dea40SBlue Swirl         [1] = 0x29, /* keyboard */
510361dea40SBlue Swirl         [4] = 0x2b, /* serial */
511361dea40SBlue Swirl         [6] = 0x27, /* floppy */
512361dea40SBlue Swirl         [7] = 0x22, /* parallel */
513361dea40SBlue Swirl         [12] = 0x2a, /* mouse */
514361dea40SBlue Swirl     };
515361dea40SBlue Swirl     qemu_irq *irqs = opaque;
516361dea40SBlue Swirl     int ivec;
517361dea40SBlue Swirl 
518361dea40SBlue Swirl     assert(n < 16);
519361dea40SBlue Swirl     ivec = isa_irq_to_ivec[n];
520361dea40SBlue Swirl     EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
521361dea40SBlue Swirl     if (ivec) {
522361dea40SBlue Swirl         qemu_set_irq(irqs[ivec], level);
523361dea40SBlue Swirl     }
5241387fe4aSBlue Swirl }
5251387fe4aSBlue Swirl 
526c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */
52748a18b3cSHervé Poussineau static ISABus *
528361dea40SBlue Swirl pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs)
529c190ea07Sblueswir1 {
5301387fe4aSBlue Swirl     qemu_irq *isa_irq;
531ab953e28SHervé Poussineau     PCIDevice *pci_dev;
53248a18b3cSHervé Poussineau     ISABus *isa_bus;
5331387fe4aSBlue Swirl 
534ab953e28SHervé Poussineau     pci_dev = pci_create_simple(bus, devfn, "ebus");
5352ae0e48dSAndreas Färber     isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0"));
536361dea40SBlue Swirl     isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16);
53748a18b3cSHervé Poussineau     isa_bus_irqs(isa_bus, isa_irq);
53848a18b3cSHervé Poussineau     return isa_bus;
53953e3c4f9SBlue Swirl }
540c190ea07Sblueswir1 
5413a80ceadSMarkus Armbruster static void pci_ebus_realize(PCIDevice *pci_dev, Error **errp)
54253e3c4f9SBlue Swirl {
543c5e6fb7eSAvi Kivity     EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
5440c5b8d83SBlue Swirl 
545d10e5432SMarkus Armbruster     if (!isa_bus_new(DEVICE(pci_dev), get_system_memory(),
546d10e5432SMarkus Armbruster                      pci_address_space_io(pci_dev), errp)) {
547d10e5432SMarkus Armbruster         return;
548d10e5432SMarkus Armbruster     }
549c190ea07Sblueswir1 
550c5e6fb7eSAvi Kivity     pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
551c5e6fb7eSAvi Kivity     pci_dev->config[0x05] = 0x00;
552c5e6fb7eSAvi Kivity     pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
553c5e6fb7eSAvi Kivity     pci_dev->config[0x07] = 0x03; // status = medium devsel
554c5e6fb7eSAvi Kivity     pci_dev->config[0x09] = 0x00; // programming i/f
555c5e6fb7eSAvi Kivity     pci_dev->config[0x0D] = 0x0a; // latency_timer
556c5e6fb7eSAvi Kivity 
5570a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
5580a70e094SPaolo Bonzini                              0, 0x1000000);
559e824b2ccSAvi Kivity     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
5600a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
561f3b18f35SMark Cave-Ayland                              0, 0x4000);
562a1cf8be5SMark Cave-Ayland     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
563c190ea07Sblueswir1 }
564c190ea07Sblueswir1 
56540021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data)
56640021f08SAnthony Liguori {
56740021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
56840021f08SAnthony Liguori 
5693a80ceadSMarkus Armbruster     k->realize = pci_ebus_realize;
57040021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_SUN;
57140021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_SUN_EBUS;
57240021f08SAnthony Liguori     k->revision = 0x01;
57340021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
57440021f08SAnthony Liguori }
57540021f08SAnthony Liguori 
5768c43a6f0SAndreas Färber static const TypeInfo ebus_info = {
57740021f08SAnthony Liguori     .name          = "ebus",
57839bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
57939bffca2SAnthony Liguori     .instance_size = sizeof(EbusState),
58040021f08SAnthony Liguori     .class_init    = ebus_class_init,
58153e3c4f9SBlue Swirl };
58253e3c4f9SBlue Swirl 
58313575cf6SAndreas Färber #define TYPE_OPENPROM "openprom"
58413575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
58513575cf6SAndreas Färber 
586d4edce38SAvi Kivity typedef struct PROMState {
58713575cf6SAndreas Färber     SysBusDevice parent_obj;
58813575cf6SAndreas Färber 
589d4edce38SAvi Kivity     MemoryRegion prom;
590d4edce38SAvi Kivity } PROMState;
591d4edce38SAvi Kivity 
592409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr)
593409dbce5SAurelien Jarno {
594a8170e5eSAvi Kivity     hwaddr *base_addr = (hwaddr *)opaque;
595409dbce5SAurelien Jarno     return addr + *base_addr - PROM_VADDR;
596409dbce5SAurelien Jarno }
597409dbce5SAurelien Jarno 
5981baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */
599a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name)
6001baffa46SBlue Swirl {
6011baffa46SBlue Swirl     DeviceState *dev;
6021baffa46SBlue Swirl     SysBusDevice *s;
6031baffa46SBlue Swirl     char *filename;
6041baffa46SBlue Swirl     int ret;
6051baffa46SBlue Swirl 
60613575cf6SAndreas Färber     dev = qdev_create(NULL, TYPE_OPENPROM);
607e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
6081356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
6091baffa46SBlue Swirl 
6101baffa46SBlue Swirl     sysbus_mmio_map(s, 0, addr);
6111baffa46SBlue Swirl 
6121baffa46SBlue Swirl     /* load boot prom */
6131baffa46SBlue Swirl     if (bios_name == NULL) {
6141baffa46SBlue Swirl         bios_name = PROM_FILENAME;
6151baffa46SBlue Swirl     }
6161baffa46SBlue Swirl     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
6171baffa46SBlue Swirl     if (filename) {
618409dbce5SAurelien Jarno         ret = load_elf(filename, translate_prom_address, &addr,
6197ef295eaSPeter Crosthwaite                        NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0);
6201baffa46SBlue Swirl         if (ret < 0 || ret > PROM_SIZE_MAX) {
6211baffa46SBlue Swirl             ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
6221baffa46SBlue Swirl         }
6237267c094SAnthony Liguori         g_free(filename);
6241baffa46SBlue Swirl     } else {
6251baffa46SBlue Swirl         ret = -1;
6261baffa46SBlue Swirl     }
6271baffa46SBlue Swirl     if (ret < 0 || ret > PROM_SIZE_MAX) {
6281baffa46SBlue Swirl         fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
6291baffa46SBlue Swirl         exit(1);
6301baffa46SBlue Swirl     }
6311baffa46SBlue Swirl }
6321baffa46SBlue Swirl 
63381a322d4SGerd Hoffmann static int prom_init1(SysBusDevice *dev)
6341baffa46SBlue Swirl {
63513575cf6SAndreas Färber     PROMState *s = OPENPROM(dev);
6361baffa46SBlue Swirl 
63749946538SHu Tao     memory_region_init_ram(&s->prom, OBJECT(s), "sun4u.prom", PROM_SIZE_MAX,
638f8ed85acSMarkus Armbruster                            &error_fatal);
639c5705a77SAvi Kivity     vmstate_register_ram_global(&s->prom);
640d4edce38SAvi Kivity     memory_region_set_readonly(&s->prom, true);
641750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->prom);
64281a322d4SGerd Hoffmann     return 0;
6431baffa46SBlue Swirl }
6441baffa46SBlue Swirl 
645999e12bbSAnthony Liguori static Property prom_properties[] = {
646999e12bbSAnthony Liguori     {/* end of property list */},
647999e12bbSAnthony Liguori };
648999e12bbSAnthony Liguori 
649999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data)
650999e12bbSAnthony Liguori {
65139bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
652999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
653999e12bbSAnthony Liguori 
654999e12bbSAnthony Liguori     k->init = prom_init1;
65539bffca2SAnthony Liguori     dc->props = prom_properties;
6561baffa46SBlue Swirl }
657999e12bbSAnthony Liguori 
6588c43a6f0SAndreas Färber static const TypeInfo prom_info = {
65913575cf6SAndreas Färber     .name          = TYPE_OPENPROM,
66039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
66139bffca2SAnthony Liguori     .instance_size = sizeof(PROMState),
662999e12bbSAnthony Liguori     .class_init    = prom_class_init,
6631baffa46SBlue Swirl };
6641baffa46SBlue Swirl 
665bda42033SBlue Swirl 
66688c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory"
66788c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
66888c034d5SAndreas Färber 
66988c034d5SAndreas Färber typedef struct RamDevice {
67088c034d5SAndreas Färber     SysBusDevice parent_obj;
67188c034d5SAndreas Färber 
672d4edce38SAvi Kivity     MemoryRegion ram;
67304843626SBlue Swirl     uint64_t size;
674bda42033SBlue Swirl } RamDevice;
675bda42033SBlue Swirl 
676bda42033SBlue Swirl /* System RAM */
67781a322d4SGerd Hoffmann static int ram_init1(SysBusDevice *dev)
678bda42033SBlue Swirl {
67988c034d5SAndreas Färber     RamDevice *d = SUN4U_RAM(dev);
680bda42033SBlue Swirl 
68149946538SHu Tao     memory_region_init_ram(&d->ram, OBJECT(d), "sun4u.ram", d->size,
682f8ed85acSMarkus Armbruster                            &error_fatal);
683c5705a77SAvi Kivity     vmstate_register_ram_global(&d->ram);
684750ecd44SAvi Kivity     sysbus_init_mmio(dev, &d->ram);
68581a322d4SGerd Hoffmann     return 0;
686bda42033SBlue Swirl }
687bda42033SBlue Swirl 
688a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size)
689bda42033SBlue Swirl {
690bda42033SBlue Swirl     DeviceState *dev;
691bda42033SBlue Swirl     SysBusDevice *s;
692bda42033SBlue Swirl     RamDevice *d;
693bda42033SBlue Swirl 
694bda42033SBlue Swirl     /* allocate RAM */
69588c034d5SAndreas Färber     dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
6961356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
697bda42033SBlue Swirl 
69888c034d5SAndreas Färber     d = SUN4U_RAM(dev);
699bda42033SBlue Swirl     d->size = RAM_size;
700e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
701bda42033SBlue Swirl 
702bda42033SBlue Swirl     sysbus_mmio_map(s, 0, addr);
703bda42033SBlue Swirl }
704bda42033SBlue Swirl 
705999e12bbSAnthony Liguori static Property ram_properties[] = {
70632a7ee98SGerd Hoffmann     DEFINE_PROP_UINT64("size", RamDevice, size, 0),
70732a7ee98SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
708999e12bbSAnthony Liguori };
709999e12bbSAnthony Liguori 
710999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data)
711999e12bbSAnthony Liguori {
71239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
713999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
714999e12bbSAnthony Liguori 
715999e12bbSAnthony Liguori     k->init = ram_init1;
71639bffca2SAnthony Liguori     dc->props = ram_properties;
717bda42033SBlue Swirl }
718999e12bbSAnthony Liguori 
7198c43a6f0SAndreas Färber static const TypeInfo ram_info = {
72088c034d5SAndreas Färber     .name          = TYPE_SUN4U_MEMORY,
72139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
72239bffca2SAnthony Liguori     .instance_size = sizeof(RamDevice),
723999e12bbSAnthony Liguori     .class_init    = ram_class_init,
724bda42033SBlue Swirl };
725bda42033SBlue Swirl 
726f9d1465fSAndreas Färber static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
7273475187dSbellard {
7288ebdf9dcSAndreas Färber     SPARCCPU *cpu;
72998cec4a2SAndreas Färber     CPUSPARCState *env;
730e87231d4Sblueswir1     ResetData *reset_info;
7313475187dSbellard 
7328f4efc55SIgor V. Kovalenko     uint32_t   tick_frequency = 100*1000000;
7338f4efc55SIgor V. Kovalenko     uint32_t  stick_frequency = 100*1000000;
7348f4efc55SIgor V. Kovalenko     uint32_t hstick_frequency = 100*1000000;
7358f4efc55SIgor V. Kovalenko 
7368ebdf9dcSAndreas Färber     if (cpu_model == NULL) {
737c7ba218dSblueswir1         cpu_model = hwdef->default_cpu_model;
7388ebdf9dcSAndreas Färber     }
7398ebdf9dcSAndreas Färber     cpu = cpu_sparc_init(cpu_model);
7408ebdf9dcSAndreas Färber     if (cpu == NULL) {
74162724a37Sblueswir1         fprintf(stderr, "Unable to find Sparc CPU definition\n");
74262724a37Sblueswir1         exit(1);
74362724a37Sblueswir1     }
7448ebdf9dcSAndreas Färber     env = &cpu->env;
74520c9f095Sblueswir1 
7466b678e1fSAndreas Färber     env->tick = cpu_timer_create("tick", cpu, tick_irq,
747e913cac7SMark Cave-Ayland                                   tick_frequency, TICK_INT_DIS,
748e913cac7SMark Cave-Ayland                                   TICK_NPT_MASK);
74920c9f095Sblueswir1 
7506b678e1fSAndreas Färber     env->stick = cpu_timer_create("stick", cpu, stick_irq,
751e913cac7SMark Cave-Ayland                                    stick_frequency, TICK_INT_DIS,
752e913cac7SMark Cave-Ayland                                    TICK_NPT_MASK);
7538f4efc55SIgor V. Kovalenko 
7546b678e1fSAndreas Färber     env->hstick = cpu_timer_create("hstick", cpu, hstick_irq,
755e913cac7SMark Cave-Ayland                                     hstick_frequency, TICK_INT_DIS,
756e913cac7SMark Cave-Ayland                                     TICK_NPT_MASK);
757e87231d4Sblueswir1 
7587267c094SAnthony Liguori     reset_info = g_malloc0(sizeof(ResetData));
759403d7a2dSAndreas Färber     reset_info->cpu = cpu;
76044a99354SBlue Swirl     reset_info->prom_addr = hwdef->prom_addr;
761a08d4367SJan Kiszka     qemu_register_reset(main_cpu_reset, reset_info);
762c68ea704Sbellard 
763f9d1465fSAndreas Färber     return cpu;
7647b833f5bSBlue Swirl }
7657b833f5bSBlue Swirl 
76638bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem,
7673ef96221SMarcel Apfelbaum                         MachineState *machine,
7687b833f5bSBlue Swirl                         const struct hwdef *hwdef)
7697b833f5bSBlue Swirl {
770f9d1465fSAndreas Färber     SPARCCPU *cpu;
77131688246SHervé Poussineau     Nvram *nvram;
7727b833f5bSBlue Swirl     unsigned int i;
7735f2bf0feSBlue Swirl     uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
7747b833f5bSBlue Swirl     PCIBus *pci_bus, *pci_bus2, *pci_bus3;
77548a18b3cSHervé Poussineau     ISABus *isa_bus;
776f3b18f35SMark Cave-Ayland     SysBusDevice *s;
777361dea40SBlue Swirl     qemu_irq *ivec_irqs, *pbm_irqs;
778f455e98cSGerd Hoffmann     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
779fd8014e1SGerd Hoffmann     DriveInfo *fd[MAX_FD];
780c3ae40e1SHervé Poussineau     DeviceState *dev;
781a88b362cSLaszlo Ersek     FWCfgState *fw_cfg;
7827b833f5bSBlue Swirl 
7837b833f5bSBlue Swirl     /* init CPUs */
7843ef96221SMarcel Apfelbaum     cpu = cpu_devinit(machine->cpu_model, hwdef);
7857b833f5bSBlue Swirl 
786bda42033SBlue Swirl     /* set up devices */
7873ef96221SMarcel Apfelbaum     ram_init(0, machine->ram_size);
7883475187dSbellard 
7891baffa46SBlue Swirl     prom_init(hwdef->prom_addr, bios_name);
7903475187dSbellard 
791b64ba4b2SAndreas Färber     ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX);
792361dea40SBlue Swirl     pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2,
793361dea40SBlue Swirl                            &pci_bus3, &pbm_irqs);
794f2898771SAurelien Jarno     pci_vga_init(pci_bus);
79583469015Sbellard 
796c190ea07Sblueswir1     // XXX Should be pci_bus3
797361dea40SBlue Swirl     isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs);
798c190ea07Sblueswir1 
799e87231d4Sblueswir1     i = 0;
800e87231d4Sblueswir1     if (hwdef->console_serial_base) {
80138bc50f7SRichard Henderson         serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
80239186d8aSRichard Henderson                        NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
803e87231d4Sblueswir1         i++;
804e87231d4Sblueswir1     }
80583469015Sbellard 
8064496dc49SMarc-André Lureau     serial_hds_isa_init(isa_bus, i, MAX_SERIAL_PORTS);
80707dc7880SMarkus Armbruster     parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
80883469015Sbellard 
809cb457d76Saliguori     for(i = 0; i < nb_nics; i++)
81029b358f9SDavid Gibson         pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
81183469015Sbellard 
812d8f94e1bSJohn Snow     ide_drive_get(hd, ARRAY_SIZE(hd));
813e4bcb14cSths 
8143b898ddaSblueswir1     pci_cmd646_ide_init(pci_bus, hd, 1);
8153b898ddaSblueswir1 
81648a18b3cSHervé Poussineau     isa_create_simple(isa_bus, "i8042");
817c3ae40e1SHervé Poussineau 
818c3ae40e1SHervé Poussineau     /* Floppy */
819e4bcb14cSths     for(i = 0; i < MAX_FD; i++) {
820fd8014e1SGerd Hoffmann         fd[i] = drive_get(IF_FLOPPY, 0, i);
821e4bcb14cSths     }
822c3ae40e1SHervé Poussineau     dev = DEVICE(isa_create(isa_bus, TYPE_ISA_FDC));
823c3ae40e1SHervé Poussineau     if (fd[0]) {
824c3ae40e1SHervé Poussineau         qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]),
825c3ae40e1SHervé Poussineau                             &error_abort);
826c3ae40e1SHervé Poussineau     }
827c3ae40e1SHervé Poussineau     if (fd[1]) {
828c3ae40e1SHervé Poussineau         qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]),
829c3ae40e1SHervé Poussineau                             &error_abort);
830c3ae40e1SHervé Poussineau     }
831c3ae40e1SHervé Poussineau     qdev_prop_set_uint32(dev, "dma", -1);
832c3ae40e1SHervé Poussineau     qdev_init_nofail(dev);
833f3b18f35SMark Cave-Ayland 
834f3b18f35SMark Cave-Ayland     /* Map NVRAM into I/O (ebus) space */
835f3b18f35SMark Cave-Ayland     nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
836f3b18f35SMark Cave-Ayland     s = SYS_BUS_DEVICE(nvram);
837f3b18f35SMark Cave-Ayland     memory_region_add_subregion(get_system_io(), 0x2000,
838f3b18f35SMark Cave-Ayland                                 sysbus_mmio_get_region(s, 0));
839636aa70aSBlue Swirl 
840636aa70aSBlue Swirl     initrd_size = 0;
8415f2bf0feSBlue Swirl     initrd_addr = 0;
8423ef96221SMarcel Apfelbaum     kernel_size = sun4u_load_kernel(machine->kernel_filename,
8433ef96221SMarcel Apfelbaum                                     machine->initrd_filename,
8445f2bf0feSBlue Swirl                                     ram_size, &initrd_size, &initrd_addr,
8455f2bf0feSBlue Swirl                                     &kernel_addr, &kernel_entry);
846636aa70aSBlue Swirl 
8473ef96221SMarcel Apfelbaum     sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
8483ef96221SMarcel Apfelbaum                            machine->boot_order,
8495f2bf0feSBlue Swirl                            kernel_addr, kernel_size,
8503ef96221SMarcel Apfelbaum                            machine->kernel_cmdline,
8515f2bf0feSBlue Swirl                            initrd_addr, initrd_size,
85283469015Sbellard                            /* XXX: need an option to load a NVRAM image */
85383469015Sbellard                            0,
8540d31cb99Sblueswir1                            graphic_width, graphic_height, graphic_depth,
8550d31cb99Sblueswir1                            (uint8_t *)&nd_table[0].macaddr);
85683469015Sbellard 
85766708822SLaszlo Ersek     fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT);
85870db9222SEduardo Habkost     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
859905fdcb5Sblueswir1     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
860905fdcb5Sblueswir1     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
8615f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
8625f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
8633ef96221SMarcel Apfelbaum     if (machine->kernel_cmdline) {
8649c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
8653ef96221SMarcel Apfelbaum                        strlen(machine->kernel_cmdline) + 1);
8663ef96221SMarcel Apfelbaum         fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
867513f789fSblueswir1     } else {
8689c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
869513f789fSblueswir1     }
8705f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
8715f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
8723ef96221SMarcel Apfelbaum     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
8737589690cSBlue Swirl 
8747589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
8757589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
8767589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
8777589690cSBlue Swirl 
878513f789fSblueswir1     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
8793475187dSbellard }
8803475187dSbellard 
881905fdcb5Sblueswir1 enum {
882905fdcb5Sblueswir1     sun4u_id = 0,
883905fdcb5Sblueswir1     sun4v_id = 64,
884e87231d4Sblueswir1     niagara_id,
885905fdcb5Sblueswir1 };
886905fdcb5Sblueswir1 
887c7ba218dSblueswir1 static const struct hwdef hwdefs[] = {
888c7ba218dSblueswir1     /* Sun4u generic PC-like machine */
889c7ba218dSblueswir1     {
8905910b047SIgor V. Kovalenko         .default_cpu_model = "TI UltraSparc IIi",
891905fdcb5Sblueswir1         .machine_id = sun4u_id,
892e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
893e87231d4Sblueswir1         .console_serial_base = 0,
894c7ba218dSblueswir1     },
895c7ba218dSblueswir1     /* Sun4v generic PC-like machine */
896c7ba218dSblueswir1     {
897c7ba218dSblueswir1         .default_cpu_model = "Sun UltraSparc T1",
898905fdcb5Sblueswir1         .machine_id = sun4v_id,
899e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
900e87231d4Sblueswir1         .console_serial_base = 0,
901e87231d4Sblueswir1     },
902e87231d4Sblueswir1     /* Sun4v generic Niagara machine */
903e87231d4Sblueswir1     {
904e87231d4Sblueswir1         .default_cpu_model = "Sun UltraSparc T1",
905e87231d4Sblueswir1         .machine_id = niagara_id,
906e87231d4Sblueswir1         .prom_addr = 0xfff0000000ULL,
907e87231d4Sblueswir1         .console_serial_base = 0xfff0c2c000ULL,
908c7ba218dSblueswir1     },
909c7ba218dSblueswir1 };
910c7ba218dSblueswir1 
911c7ba218dSblueswir1 /* Sun4u hardware initialisation */
9123ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine)
913c7ba218dSblueswir1 {
9143ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
915c7ba218dSblueswir1 }
916c7ba218dSblueswir1 
917c7ba218dSblueswir1 /* Sun4v hardware initialisation */
9183ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine)
919c7ba218dSblueswir1 {
9203ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
921c7ba218dSblueswir1 }
922c7ba218dSblueswir1 
923e87231d4Sblueswir1 /* Niagara hardware initialisation */
9243ef96221SMarcel Apfelbaum static void niagara_init(MachineState *machine)
925e87231d4Sblueswir1 {
9263ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[2]);
927e87231d4Sblueswir1 }
928e87231d4Sblueswir1 
9298a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data)
930e264d29dSEduardo Habkost {
9318a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9328a661aeaSAndreas Färber 
933e264d29dSEduardo Habkost     mc->desc = "Sun4u platform";
934e264d29dSEduardo Habkost     mc->init = sun4u_init;
935e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
936e264d29dSEduardo Habkost     mc->is_default = 1;
937e264d29dSEduardo Habkost     mc->default_boot_order = "c";
938e264d29dSEduardo Habkost }
939c7ba218dSblueswir1 
9408a661aeaSAndreas Färber static const TypeInfo sun4u_type = {
9418a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4u"),
9428a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
9438a661aeaSAndreas Färber     .class_init = sun4u_class_init,
9448a661aeaSAndreas Färber };
945e87231d4Sblueswir1 
9468a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data)
947e264d29dSEduardo Habkost {
9488a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9498a661aeaSAndreas Färber 
950e264d29dSEduardo Habkost     mc->desc = "Sun4v platform";
951e264d29dSEduardo Habkost     mc->init = sun4v_init;
952e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
953e264d29dSEduardo Habkost     mc->default_boot_order = "c";
954e264d29dSEduardo Habkost }
955e264d29dSEduardo Habkost 
9568a661aeaSAndreas Färber static const TypeInfo sun4v_type = {
9578a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4v"),
9588a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
9598a661aeaSAndreas Färber     .class_init = sun4v_class_init,
9608a661aeaSAndreas Färber };
961e264d29dSEduardo Habkost 
9628a661aeaSAndreas Färber static void niagara_class_init(ObjectClass *oc, void *data)
963e264d29dSEduardo Habkost {
9648a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
9658a661aeaSAndreas Färber 
966e264d29dSEduardo Habkost     mc->desc = "Sun4v platform, Niagara";
967e264d29dSEduardo Habkost     mc->init = niagara_init;
968e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
969e264d29dSEduardo Habkost     mc->default_boot_order = "c";
970e264d29dSEduardo Habkost }
971e264d29dSEduardo Habkost 
9728a661aeaSAndreas Färber static const TypeInfo niagara_type = {
9738a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("Niagara"),
9748a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
9758a661aeaSAndreas Färber     .class_init = niagara_class_init,
9768a661aeaSAndreas Färber };
977f80f9ec9SAnthony Liguori 
97883f7d43aSAndreas Färber static void sun4u_register_types(void)
97983f7d43aSAndreas Färber {
98083f7d43aSAndreas Färber     type_register_static(&ebus_info);
98183f7d43aSAndreas Färber     type_register_static(&prom_info);
98283f7d43aSAndreas Färber     type_register_static(&ram_info);
98383f7d43aSAndreas Färber 
9848a661aeaSAndreas Färber     type_register_static(&sun4u_type);
9858a661aeaSAndreas Färber     type_register_static(&sun4v_type);
9868a661aeaSAndreas Färber     type_register_static(&niagara_type);
9878a661aeaSAndreas Färber }
9888a661aeaSAndreas Färber 
98983f7d43aSAndreas Färber type_init(sun4u_register_types)
990