13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 304272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h" 316864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 320ea833c2SMark Cave-Ayland #include "hw/pci/pci_host.h" 330d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 340d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 350d09e41aSPaolo Bonzini #include "hw/char/serial.h" 360d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 370d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 381422e32dSPaolo Bonzini #include "net/net.h" 391de7afc9SPaolo Bonzini #include "qemu/timer.h" 409c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 4183c9f4caSPaolo Bonzini #include "hw/boards.h" 42c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 432024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 44fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 450d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 4783c9f4caSPaolo Bonzini #include "hw/ide.h" 486864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 4983c9f4caSPaolo Bonzini #include "hw/loader.h" 50ca20cf32SBlue Swirl #include "elf.h" 5169520948SMark Cave-Ayland #include "trace.h" 52f348b6d1SVeronia Bahaa #include "qemu/cutils.h" 533475187dSbellard 5483469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 5583469015Sbellard #define CMDLINE_ADDR 0x003ff000 56ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 57f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 5883469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 5983469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 60d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 610986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6283469015Sbellard #define NVRAM_SIZE 0x2000 63e4bcb14cSths #define MAX_IDE_BUS 2 643cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 657589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 667589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 677589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 683475187dSbellard 69852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 709d926598Sblueswir1 71c7ba218dSblueswir1 struct hwdef { 72905fdcb5Sblueswir1 uint16_t machine_id; 73e87231d4Sblueswir1 uint64_t prom_addr; 74e87231d4Sblueswir1 uint64_t console_serial_base; 75c7ba218dSblueswir1 }; 76c7ba218dSblueswir1 77c5e6fb7eSAvi Kivity typedef struct EbusState { 78ad6856e8SMark Cave-Ayland /*< private >*/ 79ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 80ad6856e8SMark Cave-Ayland 818c40b8d9SMark Cave-Ayland ISABus *isa_bus; 824b10c8d7SMark Cave-Ayland qemu_irq isa_bus_irqs[ISA_NUM_IRQS]; 830fe22ffbSMark Cave-Ayland uint64_t console_serial_base; 84c5e6fb7eSAvi Kivity MemoryRegion bar0; 85c5e6fb7eSAvi Kivity MemoryRegion bar1; 86c5e6fb7eSAvi Kivity } EbusState; 87c5e6fb7eSAvi Kivity 88ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 89ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS) 90ad6856e8SMark Cave-Ayland 9157146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable) 924556bd8bSBlue Swirl { 934556bd8bSBlue Swirl } 944556bd8bSBlue Swirl 95ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 96ddcd5531SGonglei Error **errp) 9781864572Sblueswir1 { 9848779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 9981864572Sblueswir1 } 10081864572Sblueswir1 10131688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 10243a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 10377f193daSblueswir1 const char *boot_devices, 10483469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 10583469015Sbellard const char *cmdline, 10683469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 10783469015Sbellard uint32_t NVRAM_image, 1080d31cb99Sblueswir1 int width, int height, int depth, 1090d31cb99Sblueswir1 const uint8_t *macaddr) 1103475187dSbellard { 11166508601Sblueswir1 unsigned int i; 1122024c014SThomas Huth int sysp_end; 113d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 11431688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1153475187dSbellard 116d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 117d2c63fc1Sblueswir1 1182024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1192024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1203475187dSbellard 1212024c014SThomas Huth /* Free space partition */ 1222024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 123d2c63fc1Sblueswir1 1240d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1250d31cb99Sblueswir1 12631688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 12731688246SHervé Poussineau (k->write)(nvram, i, image[i]); 12831688246SHervé Poussineau } 12966508601Sblueswir1 13083469015Sbellard return 0; 1313475187dSbellard } 1325f2bf0feSBlue Swirl 1335f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 134636aa70aSBlue Swirl const char *initrd_filename, 1355f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1365f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1375f2bf0feSBlue Swirl uint64_t *kernel_entry) 138636aa70aSBlue Swirl { 139636aa70aSBlue Swirl int linux_boot; 140636aa70aSBlue Swirl unsigned int i; 141636aa70aSBlue Swirl long kernel_size; 1426908d9ceSBlue Swirl uint8_t *ptr; 1435f2bf0feSBlue Swirl uint64_t kernel_top; 144636aa70aSBlue Swirl 145636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 146636aa70aSBlue Swirl 147636aa70aSBlue Swirl kernel_size = 0; 148636aa70aSBlue Swirl if (linux_boot) { 149ca20cf32SBlue Swirl int bswap_needed; 150ca20cf32SBlue Swirl 151ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 152ca20cf32SBlue Swirl bswap_needed = 1; 153ca20cf32SBlue Swirl #else 154ca20cf32SBlue Swirl bswap_needed = 0; 155ca20cf32SBlue Swirl #endif 1565f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 1577ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1585f2bf0feSBlue Swirl if (kernel_size < 0) { 1595f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1605f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 161636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 162ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 163ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1645f2bf0feSBlue Swirl } 1655f2bf0feSBlue Swirl if (kernel_size < 0) { 166636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 167636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 168636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1695f2bf0feSBlue Swirl } 170636aa70aSBlue Swirl if (kernel_size < 0) { 171636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 172636aa70aSBlue Swirl kernel_filename); 173636aa70aSBlue Swirl exit(1); 174636aa70aSBlue Swirl } 1755f2bf0feSBlue Swirl /* load initrd above kernel */ 176636aa70aSBlue Swirl *initrd_size = 0; 177636aa70aSBlue Swirl if (initrd_filename) { 1785f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1795f2bf0feSBlue Swirl 180636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1815f2bf0feSBlue Swirl *initrd_addr, 1825f2bf0feSBlue Swirl RAM_size - *initrd_addr); 1835f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 184636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 185636aa70aSBlue Swirl initrd_filename); 186636aa70aSBlue Swirl exit(1); 187636aa70aSBlue Swirl } 188636aa70aSBlue Swirl } 189636aa70aSBlue Swirl if (*initrd_size > 0) { 190636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 1915f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 1926908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 1935f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 1946908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 195636aa70aSBlue Swirl break; 196636aa70aSBlue Swirl } 197636aa70aSBlue Swirl } 198636aa70aSBlue Swirl } 199636aa70aSBlue Swirl } 200636aa70aSBlue Swirl return kernel_size; 201636aa70aSBlue Swirl } 2023475187dSbellard 203e87231d4Sblueswir1 typedef struct ResetData { 204403d7a2dSAndreas Färber SPARCCPU *cpu; 20544a99354SBlue Swirl uint64_t prom_addr; 206e87231d4Sblueswir1 } ResetData; 207e87231d4Sblueswir1 2084b10c8d7SMark Cave-Ayland static void ebus_isa_irq_handler(void *opaque, int n, int level) 2091387fe4aSBlue Swirl { 2104b10c8d7SMark Cave-Ayland EbusState *s = EBUS(opaque); 2114b10c8d7SMark Cave-Ayland qemu_irq irq = s->isa_bus_irqs[n]; 212361dea40SBlue Swirl 2134b10c8d7SMark Cave-Ayland /* Pass ISA bus IRQs onto their gpio equivalent */ 21469520948SMark Cave-Ayland trace_ebus_isa_irq_handler(n, level); 2154b10c8d7SMark Cave-Ayland if (irq) { 2164b10c8d7SMark Cave-Ayland qemu_set_irq(irq, level); 217361dea40SBlue Swirl } 2181387fe4aSBlue Swirl } 2191387fe4aSBlue Swirl 220c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 221ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 22253e3c4f9SBlue Swirl { 223ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 2240fe22ffbSMark Cave-Ayland DeviceState *dev; 225c796eddaSMark Cave-Ayland qemu_irq *isa_irq; 2260fe22ffbSMark Cave-Ayland DriveInfo *fd[MAX_FD]; 2270fe22ffbSMark Cave-Ayland int i; 2280c5b8d83SBlue Swirl 2298c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 2308c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 2318c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 2328c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 233d10e5432SMarkus Armbruster return; 234d10e5432SMarkus Armbruster } 235c190ea07Sblueswir1 2364b10c8d7SMark Cave-Ayland /* ISA bus */ 2374b10c8d7SMark Cave-Ayland isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS); 238c796eddaSMark Cave-Ayland isa_bus_irqs(s->isa_bus, isa_irq); 2394b10c8d7SMark Cave-Ayland qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq", 2404b10c8d7SMark Cave-Ayland ISA_NUM_IRQS); 241c796eddaSMark Cave-Ayland 2420fe22ffbSMark Cave-Ayland /* Serial ports */ 2430fe22ffbSMark Cave-Ayland i = 0; 2440fe22ffbSMark Cave-Ayland if (s->console_serial_base) { 2450fe22ffbSMark Cave-Ayland serial_mm_init(pci_address_space(pci_dev), s->console_serial_base, 2460fe22ffbSMark Cave-Ayland 0, NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 2470fe22ffbSMark Cave-Ayland i++; 2480fe22ffbSMark Cave-Ayland } 2490fe22ffbSMark Cave-Ayland serial_hds_isa_init(s->isa_bus, i, MAX_SERIAL_PORTS); 2500fe22ffbSMark Cave-Ayland 2510fe22ffbSMark Cave-Ayland /* Parallel ports */ 2520fe22ffbSMark Cave-Ayland parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS); 2530fe22ffbSMark Cave-Ayland 2540fe22ffbSMark Cave-Ayland /* Keyboard */ 2550fe22ffbSMark Cave-Ayland isa_create_simple(s->isa_bus, "i8042"); 2560fe22ffbSMark Cave-Ayland 2570fe22ffbSMark Cave-Ayland /* Floppy */ 2580fe22ffbSMark Cave-Ayland for (i = 0; i < MAX_FD; i++) { 2590fe22ffbSMark Cave-Ayland fd[i] = drive_get(IF_FLOPPY, 0, i); 2600fe22ffbSMark Cave-Ayland } 2610fe22ffbSMark Cave-Ayland dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC)); 2620fe22ffbSMark Cave-Ayland if (fd[0]) { 2630fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 2640fe22ffbSMark Cave-Ayland &error_abort); 2650fe22ffbSMark Cave-Ayland } 2660fe22ffbSMark Cave-Ayland if (fd[1]) { 2670fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 2680fe22ffbSMark Cave-Ayland &error_abort); 2690fe22ffbSMark Cave-Ayland } 2700fe22ffbSMark Cave-Ayland qdev_prop_set_uint32(dev, "dma", -1); 2710fe22ffbSMark Cave-Ayland qdev_init_nofail(dev); 2720fe22ffbSMark Cave-Ayland 2730fe22ffbSMark Cave-Ayland /* PCI */ 274c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 275c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 276c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 277c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 278c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 279c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 280c5e6fb7eSAvi Kivity 2810a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 2820a70e094SPaolo Bonzini 0, 0x1000000); 283e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 2840a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 285f3b18f35SMark Cave-Ayland 0, 0x4000); 286a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 287c190ea07Sblueswir1 } 288c190ea07Sblueswir1 2890fe22ffbSMark Cave-Ayland static Property ebus_properties[] = { 2900fe22ffbSMark Cave-Ayland DEFINE_PROP_UINT64("console-serial-base", EbusState, 2910fe22ffbSMark Cave-Ayland console_serial_base, 0), 2920fe22ffbSMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 2930fe22ffbSMark Cave-Ayland }; 2940fe22ffbSMark Cave-Ayland 29540021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 29640021f08SAnthony Liguori { 29740021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 2980fe22ffbSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 29940021f08SAnthony Liguori 300ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 30140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 30240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 30340021f08SAnthony Liguori k->revision = 0x01; 30440021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 3050fe22ffbSMark Cave-Ayland dc->props = ebus_properties; 30640021f08SAnthony Liguori } 30740021f08SAnthony Liguori 3088c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 309ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 31039bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 31140021f08SAnthony Liguori .class_init = ebus_class_init, 312ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 313fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 314fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 315fd3b02c8SEduardo Habkost { }, 316fd3b02c8SEduardo Habkost }, 31753e3c4f9SBlue Swirl }; 31853e3c4f9SBlue Swirl 31913575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 32013575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 32113575cf6SAndreas Färber 322d4edce38SAvi Kivity typedef struct PROMState { 32313575cf6SAndreas Färber SysBusDevice parent_obj; 32413575cf6SAndreas Färber 325d4edce38SAvi Kivity MemoryRegion prom; 326d4edce38SAvi Kivity } PROMState; 327d4edce38SAvi Kivity 328409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 329409dbce5SAurelien Jarno { 330a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 331409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 332409dbce5SAurelien Jarno } 333409dbce5SAurelien Jarno 3341baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 335a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 3361baffa46SBlue Swirl { 3371baffa46SBlue Swirl DeviceState *dev; 3381baffa46SBlue Swirl SysBusDevice *s; 3391baffa46SBlue Swirl char *filename; 3401baffa46SBlue Swirl int ret; 3411baffa46SBlue Swirl 34213575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 343e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 3441356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 3451baffa46SBlue Swirl 3461baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 3471baffa46SBlue Swirl 3481baffa46SBlue Swirl /* load boot prom */ 3491baffa46SBlue Swirl if (bios_name == NULL) { 3501baffa46SBlue Swirl bios_name = PROM_FILENAME; 3511baffa46SBlue Swirl } 3521baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3531baffa46SBlue Swirl if (filename) { 354409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 3557ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 3561baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3571baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 3581baffa46SBlue Swirl } 3597267c094SAnthony Liguori g_free(filename); 3601baffa46SBlue Swirl } else { 3611baffa46SBlue Swirl ret = -1; 3621baffa46SBlue Swirl } 3631baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3641baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 3651baffa46SBlue Swirl exit(1); 3661baffa46SBlue Swirl } 3671baffa46SBlue Swirl } 3681baffa46SBlue Swirl 36978fb261dSxiaoqiang zhao static void prom_init1(Object *obj) 3701baffa46SBlue Swirl { 37178fb261dSxiaoqiang zhao PROMState *s = OPENPROM(obj); 37278fb261dSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 3731baffa46SBlue Swirl 3741cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX, 375f8ed85acSMarkus Armbruster &error_fatal); 376c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 377d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 378750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 3791baffa46SBlue Swirl } 3801baffa46SBlue Swirl 381999e12bbSAnthony Liguori static Property prom_properties[] = { 382999e12bbSAnthony Liguori {/* end of property list */}, 383999e12bbSAnthony Liguori }; 384999e12bbSAnthony Liguori 385999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 386999e12bbSAnthony Liguori { 38739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 388999e12bbSAnthony Liguori 38939bffca2SAnthony Liguori dc->props = prom_properties; 3901baffa46SBlue Swirl } 391999e12bbSAnthony Liguori 3928c43a6f0SAndreas Färber static const TypeInfo prom_info = { 39313575cf6SAndreas Färber .name = TYPE_OPENPROM, 39439bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 39539bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 396999e12bbSAnthony Liguori .class_init = prom_class_init, 39778fb261dSxiaoqiang zhao .instance_init = prom_init1, 3981baffa46SBlue Swirl }; 3991baffa46SBlue Swirl 400bda42033SBlue Swirl 40188c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 40288c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 40388c034d5SAndreas Färber 40488c034d5SAndreas Färber typedef struct RamDevice { 40588c034d5SAndreas Färber SysBusDevice parent_obj; 40688c034d5SAndreas Färber 407d4edce38SAvi Kivity MemoryRegion ram; 40804843626SBlue Swirl uint64_t size; 409bda42033SBlue Swirl } RamDevice; 410bda42033SBlue Swirl 411bda42033SBlue Swirl /* System RAM */ 41278fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 413bda42033SBlue Swirl { 41488c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 41578fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 416bda42033SBlue Swirl 4171cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 418f8ed85acSMarkus Armbruster &error_fatal); 419c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 42078fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 421bda42033SBlue Swirl } 422bda42033SBlue Swirl 423a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 424bda42033SBlue Swirl { 425bda42033SBlue Swirl DeviceState *dev; 426bda42033SBlue Swirl SysBusDevice *s; 427bda42033SBlue Swirl RamDevice *d; 428bda42033SBlue Swirl 429bda42033SBlue Swirl /* allocate RAM */ 43088c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 4311356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 432bda42033SBlue Swirl 43388c034d5SAndreas Färber d = SUN4U_RAM(dev); 434bda42033SBlue Swirl d->size = RAM_size; 435e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 436bda42033SBlue Swirl 437bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 438bda42033SBlue Swirl } 439bda42033SBlue Swirl 440999e12bbSAnthony Liguori static Property ram_properties[] = { 44132a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 44232a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 443999e12bbSAnthony Liguori }; 444999e12bbSAnthony Liguori 445999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 446999e12bbSAnthony Liguori { 44739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 448999e12bbSAnthony Liguori 44978fb261dSxiaoqiang zhao dc->realize = ram_realize; 45039bffca2SAnthony Liguori dc->props = ram_properties; 451bda42033SBlue Swirl } 452999e12bbSAnthony Liguori 4538c43a6f0SAndreas Färber static const TypeInfo ram_info = { 45488c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 45539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 45639bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 457999e12bbSAnthony Liguori .class_init = ram_class_init, 458bda42033SBlue Swirl }; 459bda42033SBlue Swirl 46038bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 4613ef96221SMarcel Apfelbaum MachineState *machine, 4627b833f5bSBlue Swirl const struct hwdef *hwdef) 4637b833f5bSBlue Swirl { 464f9d1465fSAndreas Färber SPARCCPU *cpu; 46531688246SHervé Poussineau Nvram *nvram; 4667b833f5bSBlue Swirl unsigned int i; 4675f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 468*b14dcaf4SMark Cave-Ayland SabreState *apb; 469311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 4708d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 471f3b18f35SMark Cave-Ayland SysBusDevice *s; 472f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 473aea5b071SMark Cave-Ayland DeviceState *iommu, *dev; 474a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 4758d932971SMark Cave-Ayland NICInfo *nd; 4766864fa38SMark Cave-Ayland MACAddr macaddr; 4776864fa38SMark Cave-Ayland bool onboard_nic; 4787b833f5bSBlue Swirl 4797b833f5bSBlue Swirl /* init CPUs */ 48058530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 4817b833f5bSBlue Swirl 482aea5b071SMark Cave-Ayland /* IOMMU */ 483aea5b071SMark Cave-Ayland iommu = qdev_create(NULL, TYPE_SUN4U_IOMMU); 484aea5b071SMark Cave-Ayland qdev_init_nofail(iommu); 485aea5b071SMark Cave-Ayland 486bda42033SBlue Swirl /* set up devices */ 4873ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 4883475187dSbellard 4891baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 4903475187dSbellard 491*b14dcaf4SMark Cave-Ayland /* Init sabre (PCI host bridge) */ 492*b14dcaf4SMark Cave-Ayland apb = SABRE_DEVICE(qdev_create(NULL, TYPE_SABRE)); 493cacd0580SMark Cave-Ayland qdev_prop_set_uint64(DEVICE(apb), "special-base", APB_SPECIAL_BASE); 494cacd0580SMark Cave-Ayland qdev_prop_set_uint64(DEVICE(apb), "mem-base", APB_MEM_BASE); 495aea5b071SMark Cave-Ayland object_property_set_link(OBJECT(apb), OBJECT(iommu), "iommu", &error_abort); 496cacd0580SMark Cave-Ayland qdev_init_nofail(DEVICE(apb)); 4972a4d6af5SMark Cave-Ayland 4982a4d6af5SMark Cave-Ayland /* Wire up PCI interrupts to CPU */ 4992a4d6af5SMark Cave-Ayland for (i = 0; i < IVEC_MAX; i++) { 5002a4d6af5SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(apb), "ivec-irq", i, 5012a4d6af5SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i)); 5022a4d6af5SMark Cave-Ayland } 5032a4d6af5SMark Cave-Ayland 504588978c0SMark Cave-Ayland pci_bus = PCI_HOST_BRIDGE(apb)->bus; 5054272ad40SMark Cave-Ayland pci_busA = pci_bridge_get_sec_bus(apb->bridgeA); 5064272ad40SMark Cave-Ayland pci_busB = pci_bridge_get_sec_bus(apb->bridgeB); 50783469015Sbellard 5086864fa38SMark Cave-Ayland /* Only in-built Simba PBMs can exist on the root bus, slot 0 on busA is 5096864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 5106864fa38SMark Cave-Ayland 0-3 are free on busB */ 5116864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 5126864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 5136864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 5146864fa38SMark Cave-Ayland 515ad6856e8SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS); 5160fe22ffbSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base", 5170fe22ffbSMark Cave-Ayland hwdef->console_serial_base); 5186864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 5196864fa38SMark Cave-Ayland 5204b10c8d7SMark Cave-Ayland /* Wire up "well-known" ISA IRQs to APB legacy obio IRQs */ 5214b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7, 5224b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_LPT_IRQ)); 5234b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6, 5244b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_FDD_IRQ)); 5254b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1, 5264b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_KBD_IRQ)); 5274b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12, 5284b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_MSE_IRQ)); 5294b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4, 5304b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_SER_IRQ)); 5314b10c8d7SMark Cave-Ayland 5326864fa38SMark Cave-Ayland pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 5336864fa38SMark Cave-Ayland 5346864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 5356864fa38SMark Cave-Ayland onboard_nic = false; 5368d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 5378d932971SMark Cave-Ayland nd = &nd_table[i]; 5388d932971SMark Cave-Ayland 5396864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 5406864fa38SMark Cave-Ayland if (!onboard_nic) { 5416864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 5426864fa38SMark Cave-Ayland true, "sunhme"); 5436864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 5446864fa38SMark Cave-Ayland onboard_nic = true; 5456864fa38SMark Cave-Ayland } else { 546bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 5476864fa38SMark Cave-Ayland } 5486864fa38SMark Cave-Ayland } else { 549bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 5506864fa38SMark Cave-Ayland } 5516864fa38SMark Cave-Ayland 5528d932971SMark Cave-Ayland dev = &pci_dev->qdev; 5538d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 5548d932971SMark Cave-Ayland qdev_init_nofail(dev); 5556864fa38SMark Cave-Ayland } 5568d932971SMark Cave-Ayland 5576864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 5586864fa38SMark Cave-Ayland * we have a valid machine id */ 5596864fa38SMark Cave-Ayland if (!onboard_nic) { 5606864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 5618d932971SMark Cave-Ayland } 56283469015Sbellard 563d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 564e4bcb14cSths 5656864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 5666864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 5676864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 5686864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 5693b898ddaSblueswir1 570f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 571f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 572f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 57307c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 574f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 575636aa70aSBlue Swirl 576636aa70aSBlue Swirl initrd_size = 0; 5775f2bf0feSBlue Swirl initrd_addr = 0; 5783ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 5793ef96221SMarcel Apfelbaum machine->initrd_filename, 5805f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 5815f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 582636aa70aSBlue Swirl 5833ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 5843ef96221SMarcel Apfelbaum machine->boot_order, 5855f2bf0feSBlue Swirl kernel_addr, kernel_size, 5863ef96221SMarcel Apfelbaum machine->kernel_cmdline, 5875f2bf0feSBlue Swirl initrd_addr, initrd_size, 58883469015Sbellard /* XXX: need an option to load a NVRAM image */ 58983469015Sbellard 0, 5900d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 5916864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 59283469015Sbellard 593d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 594d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 59507c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 596d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 59707c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 598d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 599d6acc8a5SMark Cave-Ayland 600d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 6015836d168SIgor Mammedov fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); 60270db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 603905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 604905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 6055f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 6065f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 6073ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 6089c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 6093ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 6103ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 611513f789fSblueswir1 } else { 6129c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 613513f789fSblueswir1 } 6145f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 6155f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 6163ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 6177589690cSBlue Swirl 6187589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 6197589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 6207589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 6217589690cSBlue Swirl 622513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 6233475187dSbellard } 6243475187dSbellard 625905fdcb5Sblueswir1 enum { 626905fdcb5Sblueswir1 sun4u_id = 0, 627905fdcb5Sblueswir1 sun4v_id = 64, 628905fdcb5Sblueswir1 }; 629905fdcb5Sblueswir1 630c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 631c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 632c7ba218dSblueswir1 { 633905fdcb5Sblueswir1 .machine_id = sun4u_id, 634e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 635e87231d4Sblueswir1 .console_serial_base = 0, 636c7ba218dSblueswir1 }, 637c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 638c7ba218dSblueswir1 { 639905fdcb5Sblueswir1 .machine_id = sun4v_id, 640e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 641e87231d4Sblueswir1 .console_serial_base = 0, 642e87231d4Sblueswir1 }, 643c7ba218dSblueswir1 }; 644c7ba218dSblueswir1 645c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 6463ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 647c7ba218dSblueswir1 { 6483ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 649c7ba218dSblueswir1 } 650c7ba218dSblueswir1 651c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 6523ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 653c7ba218dSblueswir1 { 6543ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 655c7ba218dSblueswir1 } 656c7ba218dSblueswir1 6578a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 658e264d29dSEduardo Habkost { 6598a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6608a661aeaSAndreas Färber 661e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 662e264d29dSEduardo Habkost mc->init = sun4u_init; 6632059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 664e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 665e264d29dSEduardo Habkost mc->is_default = 1; 666e264d29dSEduardo Habkost mc->default_boot_order = "c"; 66758530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 668e264d29dSEduardo Habkost } 669c7ba218dSblueswir1 6708a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 6718a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 6728a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6738a661aeaSAndreas Färber .class_init = sun4u_class_init, 6748a661aeaSAndreas Färber }; 675e87231d4Sblueswir1 6768a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 677e264d29dSEduardo Habkost { 6788a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6798a661aeaSAndreas Färber 680e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 681e264d29dSEduardo Habkost mc->init = sun4v_init; 6822059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 683e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 684e264d29dSEduardo Habkost mc->default_boot_order = "c"; 68558530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 686e264d29dSEduardo Habkost } 687e264d29dSEduardo Habkost 6888a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 6898a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 6908a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6918a661aeaSAndreas Färber .class_init = sun4v_class_init, 6928a661aeaSAndreas Färber }; 693e264d29dSEduardo Habkost 69483f7d43aSAndreas Färber static void sun4u_register_types(void) 69583f7d43aSAndreas Färber { 69683f7d43aSAndreas Färber type_register_static(&ebus_info); 69783f7d43aSAndreas Färber type_register_static(&prom_info); 69883f7d43aSAndreas Färber type_register_static(&ram_info); 69983f7d43aSAndreas Färber 7008a661aeaSAndreas Färber type_register_static(&sun4u_type); 7018a661aeaSAndreas Färber type_register_static(&sun4v_type); 7028a661aeaSAndreas Färber } 7038a661aeaSAndreas Färber 70483f7d43aSAndreas Färber type_init(sun4u_register_types) 705