13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 2483c9f4caSPaolo Bonzini #include "hw/hw.h" 2583c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 260d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 270d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 280d09e41aSPaolo Bonzini #include "hw/char/serial.h" 290d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 300d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 311422e32dSPaolo Bonzini #include "net/net.h" 321de7afc9SPaolo Bonzini #include "qemu/timer.h" 339c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3483c9f4caSPaolo Bonzini #include "hw/boards.h" 35ec0503b4SMichael S. Tsirkin #include "hw/nvram/openbios_firmware_abi.h" 360d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 3783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 3883c9f4caSPaolo Bonzini #include "hw/ide.h" 3983c9f4caSPaolo Bonzini #include "hw/loader.h" 40ca20cf32SBlue Swirl #include "elf.h" 419c17d615SPaolo Bonzini #include "sysemu/blockdev.h" 42022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 433475187dSbellard 449d926598Sblueswir1 //#define DEBUG_IRQ 45b430a225SBlue Swirl //#define DEBUG_EBUS 468f4efc55SIgor V. Kovalenko //#define DEBUG_TIMER 479d926598Sblueswir1 489d926598Sblueswir1 #ifdef DEBUG_IRQ 49b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...) \ 50001faf32SBlue Swirl do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) 519d926598Sblueswir1 #else 52b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...) 53b430a225SBlue Swirl #endif 54b430a225SBlue Swirl 55b430a225SBlue Swirl #ifdef DEBUG_EBUS 56b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) \ 57b430a225SBlue Swirl do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) 58b430a225SBlue Swirl #else 59b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) 609d926598Sblueswir1 #endif 619d926598Sblueswir1 628f4efc55SIgor V. Kovalenko #ifdef DEBUG_TIMER 638f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...) \ 648f4efc55SIgor V. Kovalenko do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0) 658f4efc55SIgor V. Kovalenko #else 668f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...) 678f4efc55SIgor V. Kovalenko #endif 688f4efc55SIgor V. Kovalenko 6983469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 7083469015Sbellard #define CMDLINE_ADDR 0x003ff000 71ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 72f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 7383469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 7483469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 75d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 760986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 7783469015Sbellard #define NVRAM_SIZE 0x2000 78e4bcb14cSths #define MAX_IDE_BUS 2 793cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 807589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 817589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 827589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 833475187dSbellard 84852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 859d926598Sblueswir1 868fa211e8Sblueswir1 #define TICK_MAX 0x7fffffffffffffffULL 878fa211e8Sblueswir1 88c7ba218dSblueswir1 struct hwdef { 89c7ba218dSblueswir1 const char * const default_cpu_model; 90905fdcb5Sblueswir1 uint16_t machine_id; 91e87231d4Sblueswir1 uint64_t prom_addr; 92e87231d4Sblueswir1 uint64_t console_serial_base; 93c7ba218dSblueswir1 }; 94c7ba218dSblueswir1 95c5e6fb7eSAvi Kivity typedef struct EbusState { 96c5e6fb7eSAvi Kivity PCIDevice pci_dev; 97c5e6fb7eSAvi Kivity MemoryRegion bar0; 98c5e6fb7eSAvi Kivity MemoryRegion bar1; 99c5e6fb7eSAvi Kivity } EbusState; 100c5e6fb7eSAvi Kivity 1013475187dSbellard int DMA_get_channel_mode (int nchan) 1023475187dSbellard { 1033475187dSbellard return 0; 1043475187dSbellard } 1053475187dSbellard int DMA_read_memory (int nchan, void *buf, int pos, int size) 1063475187dSbellard { 1073475187dSbellard return 0; 1083475187dSbellard } 1093475187dSbellard int DMA_write_memory (int nchan, void *buf, int pos, int size) 1103475187dSbellard { 1113475187dSbellard return 0; 1123475187dSbellard } 1133475187dSbellard void DMA_hold_DREQ (int nchan) {} 1143475187dSbellard void DMA_release_DREQ (int nchan) {} 1153475187dSbellard void DMA_schedule(int nchan) {} 1164556bd8bSBlue Swirl 1174556bd8bSBlue Swirl void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit) 1184556bd8bSBlue Swirl { 1194556bd8bSBlue Swirl } 1204556bd8bSBlue Swirl 1213475187dSbellard void DMA_register_channel (int nchan, 1223475187dSbellard DMA_transfer_handler transfer_handler, 1233475187dSbellard void *opaque) 1243475187dSbellard { 1253475187dSbellard } 1263475187dSbellard 127513f789fSblueswir1 static int fw_cfg_boot_set(void *opaque, const char *boot_device) 12881864572Sblueswir1 { 129513f789fSblueswir1 fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 13081864572Sblueswir1 return 0; 13181864572Sblueswir1 } 13281864572Sblueswir1 13343a34704SBlue Swirl static int sun4u_NVRAM_set_params(M48t59State *nvram, uint16_t NVRAM_size, 13443a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 13577f193daSblueswir1 const char *boot_devices, 13683469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 13783469015Sbellard const char *cmdline, 13883469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 13983469015Sbellard uint32_t NVRAM_image, 1400d31cb99Sblueswir1 int width, int height, int depth, 1410d31cb99Sblueswir1 const uint8_t *macaddr) 1423475187dSbellard { 14366508601Sblueswir1 unsigned int i; 14466508601Sblueswir1 uint32_t start, end; 145d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 146d2c63fc1Sblueswir1 struct OpenBIOS_nvpart_v1 *part_header; 1473475187dSbellard 148d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 149d2c63fc1Sblueswir1 150513f789fSblueswir1 start = 0; 1513475187dSbellard 15266508601Sblueswir1 // OpenBIOS nvram variables 15366508601Sblueswir1 // Variable partition 154d2c63fc1Sblueswir1 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; 155d2c63fc1Sblueswir1 part_header->signature = OPENBIOS_PART_SYSTEM; 156363a37d5Sblueswir1 pstrcpy(part_header->name, sizeof(part_header->name), "system"); 15766508601Sblueswir1 158d2c63fc1Sblueswir1 end = start + sizeof(struct OpenBIOS_nvpart_v1); 15966508601Sblueswir1 for (i = 0; i < nb_prom_envs; i++) 160d2c63fc1Sblueswir1 end = OpenBIOS_set_var(image, end, prom_envs[i]); 16166508601Sblueswir1 162d2c63fc1Sblueswir1 // End marker 163d2c63fc1Sblueswir1 image[end++] = '\0'; 164d2c63fc1Sblueswir1 16566508601Sblueswir1 end = start + ((end - start + 15) & ~15); 166d2c63fc1Sblueswir1 OpenBIOS_finish_partition(part_header, end - start); 16766508601Sblueswir1 16866508601Sblueswir1 // free partition 16966508601Sblueswir1 start = end; 170d2c63fc1Sblueswir1 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; 171d2c63fc1Sblueswir1 part_header->signature = OPENBIOS_PART_FREE; 172363a37d5Sblueswir1 pstrcpy(part_header->name, sizeof(part_header->name), "free"); 17366508601Sblueswir1 17466508601Sblueswir1 end = 0x1fd0; 175d2c63fc1Sblueswir1 OpenBIOS_finish_partition(part_header, end - start); 176d2c63fc1Sblueswir1 1770d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1780d31cb99Sblueswir1 179d2c63fc1Sblueswir1 for (i = 0; i < sizeof(image); i++) 180d2c63fc1Sblueswir1 m48t59_write(nvram, i, image[i]); 18166508601Sblueswir1 18283469015Sbellard return 0; 1833475187dSbellard } 1845f2bf0feSBlue Swirl 1855f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 186636aa70aSBlue Swirl const char *initrd_filename, 1875f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1885f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1895f2bf0feSBlue Swirl uint64_t *kernel_entry) 190636aa70aSBlue Swirl { 191636aa70aSBlue Swirl int linux_boot; 192636aa70aSBlue Swirl unsigned int i; 193636aa70aSBlue Swirl long kernel_size; 1946908d9ceSBlue Swirl uint8_t *ptr; 1955f2bf0feSBlue Swirl uint64_t kernel_top; 196636aa70aSBlue Swirl 197636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 198636aa70aSBlue Swirl 199636aa70aSBlue Swirl kernel_size = 0; 200636aa70aSBlue Swirl if (linux_boot) { 201ca20cf32SBlue Swirl int bswap_needed; 202ca20cf32SBlue Swirl 203ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 204ca20cf32SBlue Swirl bswap_needed = 1; 205ca20cf32SBlue Swirl #else 206ca20cf32SBlue Swirl bswap_needed = 0; 207ca20cf32SBlue Swirl #endif 2085f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 2095f2bf0feSBlue Swirl kernel_addr, &kernel_top, 1, ELF_MACHINE, 0); 2105f2bf0feSBlue Swirl if (kernel_size < 0) { 2115f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 2125f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 213636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 214ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 215ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 2165f2bf0feSBlue Swirl } 2175f2bf0feSBlue Swirl if (kernel_size < 0) { 218636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 219636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 220636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 2215f2bf0feSBlue Swirl } 222636aa70aSBlue Swirl if (kernel_size < 0) { 223636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 224636aa70aSBlue Swirl kernel_filename); 225636aa70aSBlue Swirl exit(1); 226636aa70aSBlue Swirl } 2275f2bf0feSBlue Swirl /* load initrd above kernel */ 228636aa70aSBlue Swirl *initrd_size = 0; 229636aa70aSBlue Swirl if (initrd_filename) { 2305f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 2315f2bf0feSBlue Swirl 232636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 2335f2bf0feSBlue Swirl *initrd_addr, 2345f2bf0feSBlue Swirl RAM_size - *initrd_addr); 2355f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 236636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 237636aa70aSBlue Swirl initrd_filename); 238636aa70aSBlue Swirl exit(1); 239636aa70aSBlue Swirl } 240636aa70aSBlue Swirl } 241636aa70aSBlue Swirl if (*initrd_size > 0) { 242636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 2435f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 2446908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 2455f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 2466908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 247636aa70aSBlue Swirl break; 248636aa70aSBlue Swirl } 249636aa70aSBlue Swirl } 250636aa70aSBlue Swirl } 251636aa70aSBlue Swirl } 252636aa70aSBlue Swirl return kernel_size; 253636aa70aSBlue Swirl } 2543475187dSbellard 25598cec4a2SAndreas Färber void cpu_check_irqs(CPUSPARCState *env) 2569d926598Sblueswir1 { 257259186a7SAndreas Färber CPUState *cs; 258d532b26cSIgor V. Kovalenko uint32_t pil = env->pil_in | 259d532b26cSIgor V. Kovalenko (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER)); 2609d926598Sblueswir1 261a7be9badSArtyom Tarasenko /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */ 262a7be9badSArtyom Tarasenko if (env->ivec_status & 0x20) { 263a7be9badSArtyom Tarasenko return; 264a7be9badSArtyom Tarasenko } 265259186a7SAndreas Färber cs = CPU(sparc_env_get_cpu(env)); 266d532b26cSIgor V. Kovalenko /* check if TM or SM in SOFTINT are set 267d532b26cSIgor V. Kovalenko setting these also causes interrupt 14 */ 268d532b26cSIgor V. Kovalenko if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) { 269d532b26cSIgor V. Kovalenko pil |= 1 << 14; 270d532b26cSIgor V. Kovalenko } 271d532b26cSIgor V. Kovalenko 2729f94778cSArtyom Tarasenko /* The bit corresponding to psrpil is (1<< psrpil), the next bit 2739f94778cSArtyom Tarasenko is (2 << psrpil). */ 2749f94778cSArtyom Tarasenko if (pil < (2 << env->psrpil)){ 275259186a7SAndreas Färber if (cs->interrupt_request & CPU_INTERRUPT_HARD) { 276d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n", 277d532b26cSIgor V. Kovalenko env->interrupt_index); 278d532b26cSIgor V. Kovalenko env->interrupt_index = 0; 279d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 280d532b26cSIgor V. Kovalenko } 281d532b26cSIgor V. Kovalenko return; 282d532b26cSIgor V. Kovalenko } 283d532b26cSIgor V. Kovalenko 284d532b26cSIgor V. Kovalenko if (cpu_interrupts_enabled(env)) { 285d532b26cSIgor V. Kovalenko 2869d926598Sblueswir1 unsigned int i; 2879d926598Sblueswir1 288d532b26cSIgor V. Kovalenko for (i = 15; i > env->psrpil; i--) { 2899d926598Sblueswir1 if (pil & (1 << i)) { 2909d926598Sblueswir1 int old_interrupt = env->interrupt_index; 291d532b26cSIgor V. Kovalenko int new_interrupt = TT_EXTINT | i; 2929d926598Sblueswir1 293a7be9badSArtyom Tarasenko if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt 294a7be9badSArtyom Tarasenko && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) { 295d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d " 296d532b26cSIgor V. Kovalenko "current %x >= pending %x\n", 297d532b26cSIgor V. Kovalenko env->tl, cpu_tsptr(env)->tt, new_interrupt); 298d532b26cSIgor V. Kovalenko } else if (old_interrupt != new_interrupt) { 299d532b26cSIgor V. Kovalenko env->interrupt_index = new_interrupt; 300d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i, 301d532b26cSIgor V. Kovalenko old_interrupt, new_interrupt); 302c3affe56SAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 3039d926598Sblueswir1 } 3049d926598Sblueswir1 break; 3059d926598Sblueswir1 } 3069d926598Sblueswir1 } 307259186a7SAndreas Färber } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) { 308d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x " 309d532b26cSIgor V. Kovalenko "current interrupt %x\n", 310d532b26cSIgor V. Kovalenko pil, env->pil_in, env->softint, env->interrupt_index); 3119f94778cSArtyom Tarasenko env->interrupt_index = 0; 312d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 3139d926598Sblueswir1 } 3149d926598Sblueswir1 } 3159d926598Sblueswir1 316ce18c558SAndreas Färber static void cpu_kick_irq(SPARCCPU *cpu) 3178f4efc55SIgor V. Kovalenko { 318259186a7SAndreas Färber CPUState *cs = CPU(cpu); 319ce18c558SAndreas Färber CPUSPARCState *env = &cpu->env; 320ce18c558SAndreas Färber 321259186a7SAndreas Färber cs->halted = 0; 3228f4efc55SIgor V. Kovalenko cpu_check_irqs(env); 323259186a7SAndreas Färber qemu_cpu_kick(cs); 3248f4efc55SIgor V. Kovalenko } 3258f4efc55SIgor V. Kovalenko 326361dea40SBlue Swirl static void cpu_set_ivec_irq(void *opaque, int irq, int level) 3279d926598Sblueswir1 { 328b64ba4b2SAndreas Färber SPARCCPU *cpu = opaque; 329b64ba4b2SAndreas Färber CPUSPARCState *env = &cpu->env; 330259186a7SAndreas Färber CPUState *cs; 3319d926598Sblueswir1 3329d926598Sblueswir1 if (level) { 33323cf96e1SArtyom Tarasenko if (!(env->ivec_status & 0x20)) { 334361dea40SBlue Swirl CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq); 335259186a7SAndreas Färber cs = CPU(cpu); 336259186a7SAndreas Färber cs->halted = 0; 337361dea40SBlue Swirl env->interrupt_index = TT_IVEC; 338361dea40SBlue Swirl env->ivec_status |= 0x20; 339361dea40SBlue Swirl env->ivec_data[0] = (0x1f << 6) | irq; 340361dea40SBlue Swirl env->ivec_data[1] = 0; 341361dea40SBlue Swirl env->ivec_data[2] = 0; 342c3affe56SAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 34323cf96e1SArtyom Tarasenko } 3449d926598Sblueswir1 } else { 34523cf96e1SArtyom Tarasenko if (env->ivec_status & 0x20) { 346361dea40SBlue Swirl CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq); 347d8ed887bSAndreas Färber cs = CPU(cpu); 348361dea40SBlue Swirl env->ivec_status &= ~0x20; 349d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 3509d926598Sblueswir1 } 3519d926598Sblueswir1 } 35223cf96e1SArtyom Tarasenko } 3539d926598Sblueswir1 354e87231d4Sblueswir1 typedef struct ResetData { 355403d7a2dSAndreas Färber SPARCCPU *cpu; 35644a99354SBlue Swirl uint64_t prom_addr; 357e87231d4Sblueswir1 } ResetData; 358e87231d4Sblueswir1 3598f4efc55SIgor V. Kovalenko void cpu_put_timer(QEMUFile *f, CPUTimer *s) 3608f4efc55SIgor V. Kovalenko { 3618f4efc55SIgor V. Kovalenko qemu_put_be32s(f, &s->frequency); 3628f4efc55SIgor V. Kovalenko qemu_put_be32s(f, &s->disabled); 3638f4efc55SIgor V. Kovalenko qemu_put_be64s(f, &s->disabled_mask); 3648f4efc55SIgor V. Kovalenko qemu_put_sbe64s(f, &s->clock_offset); 3658f4efc55SIgor V. Kovalenko 3668f4efc55SIgor V. Kovalenko qemu_put_timer(f, s->qtimer); 3678f4efc55SIgor V. Kovalenko } 3688f4efc55SIgor V. Kovalenko 3698f4efc55SIgor V. Kovalenko void cpu_get_timer(QEMUFile *f, CPUTimer *s) 3708f4efc55SIgor V. Kovalenko { 3718f4efc55SIgor V. Kovalenko qemu_get_be32s(f, &s->frequency); 3728f4efc55SIgor V. Kovalenko qemu_get_be32s(f, &s->disabled); 3738f4efc55SIgor V. Kovalenko qemu_get_be64s(f, &s->disabled_mask); 3748f4efc55SIgor V. Kovalenko qemu_get_sbe64s(f, &s->clock_offset); 3758f4efc55SIgor V. Kovalenko 3768f4efc55SIgor V. Kovalenko qemu_get_timer(f, s->qtimer); 3778f4efc55SIgor V. Kovalenko } 3788f4efc55SIgor V. Kovalenko 3796b678e1fSAndreas Färber static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu, 3808f4efc55SIgor V. Kovalenko QEMUBHFunc *cb, uint32_t frequency, 3818f4efc55SIgor V. Kovalenko uint64_t disabled_mask) 3828f4efc55SIgor V. Kovalenko { 3837267c094SAnthony Liguori CPUTimer *timer = g_malloc0(sizeof (CPUTimer)); 3848f4efc55SIgor V. Kovalenko 3858f4efc55SIgor V. Kovalenko timer->name = name; 3868f4efc55SIgor V. Kovalenko timer->frequency = frequency; 3878f4efc55SIgor V. Kovalenko timer->disabled_mask = disabled_mask; 3888f4efc55SIgor V. Kovalenko 3898f4efc55SIgor V. Kovalenko timer->disabled = 1; 39074475455SPaolo Bonzini timer->clock_offset = qemu_get_clock_ns(vm_clock); 3918f4efc55SIgor V. Kovalenko 3926b678e1fSAndreas Färber timer->qtimer = qemu_new_timer_ns(vm_clock, cb, cpu); 3938f4efc55SIgor V. Kovalenko 3948f4efc55SIgor V. Kovalenko return timer; 3958f4efc55SIgor V. Kovalenko } 3968f4efc55SIgor V. Kovalenko 3978f4efc55SIgor V. Kovalenko static void cpu_timer_reset(CPUTimer *timer) 3988f4efc55SIgor V. Kovalenko { 3998f4efc55SIgor V. Kovalenko timer->disabled = 1; 40074475455SPaolo Bonzini timer->clock_offset = qemu_get_clock_ns(vm_clock); 4018f4efc55SIgor V. Kovalenko 4028f4efc55SIgor V. Kovalenko qemu_del_timer(timer->qtimer); 4038f4efc55SIgor V. Kovalenko } 4048f4efc55SIgor V. Kovalenko 405c68ea704Sbellard static void main_cpu_reset(void *opaque) 406c68ea704Sbellard { 407e87231d4Sblueswir1 ResetData *s = (ResetData *)opaque; 408403d7a2dSAndreas Färber CPUSPARCState *env = &s->cpu->env; 40944a99354SBlue Swirl static unsigned int nr_resets; 41020c9f095Sblueswir1 411403d7a2dSAndreas Färber cpu_reset(CPU(s->cpu)); 4128f4efc55SIgor V. Kovalenko 4138f4efc55SIgor V. Kovalenko cpu_timer_reset(env->tick); 4148f4efc55SIgor V. Kovalenko cpu_timer_reset(env->stick); 4158f4efc55SIgor V. Kovalenko cpu_timer_reset(env->hstick); 4168f4efc55SIgor V. Kovalenko 417e87231d4Sblueswir1 env->gregs[1] = 0; // Memory start 418e87231d4Sblueswir1 env->gregs[2] = ram_size; // Memory size 419e87231d4Sblueswir1 env->gregs[3] = 0; // Machine description XXX 42044a99354SBlue Swirl if (nr_resets++ == 0) { 42144a99354SBlue Swirl /* Power on reset */ 42244a99354SBlue Swirl env->pc = s->prom_addr + 0x20ULL; 42344a99354SBlue Swirl } else { 42444a99354SBlue Swirl env->pc = s->prom_addr + 0x40ULL; 42544a99354SBlue Swirl } 426e87231d4Sblueswir1 env->npc = env->pc + 4; 42720c9f095Sblueswir1 } 42820c9f095Sblueswir1 42922548760Sblueswir1 static void tick_irq(void *opaque) 43020c9f095Sblueswir1 { 4316b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4326b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 43320c9f095Sblueswir1 4348f4efc55SIgor V. Kovalenko CPUTimer* timer = env->tick; 4358f4efc55SIgor V. Kovalenko 4368f4efc55SIgor V. Kovalenko if (timer->disabled) { 4378f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("tick_irq: softint disabled\n"); 4388f4efc55SIgor V. Kovalenko return; 4398f4efc55SIgor V. Kovalenko } else { 4408f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("tick: fire\n"); 44120c9f095Sblueswir1 } 4428f4efc55SIgor V. Kovalenko 4438f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_TIMER; 444ce18c558SAndreas Färber cpu_kick_irq(cpu); 4458fa211e8Sblueswir1 } 44620c9f095Sblueswir1 44722548760Sblueswir1 static void stick_irq(void *opaque) 44820c9f095Sblueswir1 { 4496b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4506b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 45120c9f095Sblueswir1 4528f4efc55SIgor V. Kovalenko CPUTimer* timer = env->stick; 4538f4efc55SIgor V. Kovalenko 4548f4efc55SIgor V. Kovalenko if (timer->disabled) { 4558f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("stick_irq: softint disabled\n"); 4568f4efc55SIgor V. Kovalenko return; 4578f4efc55SIgor V. Kovalenko } else { 4588f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("stick: fire\n"); 45920c9f095Sblueswir1 } 4608f4efc55SIgor V. Kovalenko 4618f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_STIMER; 462ce18c558SAndreas Färber cpu_kick_irq(cpu); 4638fa211e8Sblueswir1 } 46420c9f095Sblueswir1 46522548760Sblueswir1 static void hstick_irq(void *opaque) 46620c9f095Sblueswir1 { 4676b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4686b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 46920c9f095Sblueswir1 4708f4efc55SIgor V. Kovalenko CPUTimer* timer = env->hstick; 4718f4efc55SIgor V. Kovalenko 4728f4efc55SIgor V. Kovalenko if (timer->disabled) { 4738f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("hstick_irq: softint disabled\n"); 4748f4efc55SIgor V. Kovalenko return; 4758f4efc55SIgor V. Kovalenko } else { 4768f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("hstick: fire\n"); 4778fa211e8Sblueswir1 } 478c68ea704Sbellard 4798f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_STIMER; 480ce18c558SAndreas Färber cpu_kick_irq(cpu); 481f4b1a842Sblueswir1 } 482f4b1a842Sblueswir1 4838f4efc55SIgor V. Kovalenko static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency) 484f4b1a842Sblueswir1 { 4858f4efc55SIgor V. Kovalenko return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency); 486f4b1a842Sblueswir1 } 487f4b1a842Sblueswir1 4888f4efc55SIgor V. Kovalenko static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency) 489f4b1a842Sblueswir1 { 4908f4efc55SIgor V. Kovalenko return muldiv64(timer_ticks, frequency, get_ticks_per_sec()); 4918f4efc55SIgor V. Kovalenko } 4928f4efc55SIgor V. Kovalenko 4938f4efc55SIgor V. Kovalenko void cpu_tick_set_count(CPUTimer *timer, uint64_t count) 4948f4efc55SIgor V. Kovalenko { 4958f4efc55SIgor V. Kovalenko uint64_t real_count = count & ~timer->disabled_mask; 4968f4efc55SIgor V. Kovalenko uint64_t disabled_bit = count & timer->disabled_mask; 4978f4efc55SIgor V. Kovalenko 49874475455SPaolo Bonzini int64_t vm_clock_offset = qemu_get_clock_ns(vm_clock) - 4998f4efc55SIgor V. Kovalenko cpu_to_timer_ticks(real_count, timer->frequency); 5008f4efc55SIgor V. Kovalenko 5018f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n", 5028f4efc55SIgor V. Kovalenko timer->name, real_count, 5038f4efc55SIgor V. Kovalenko timer->disabled?"disabled":"enabled", timer); 5048f4efc55SIgor V. Kovalenko 5058f4efc55SIgor V. Kovalenko timer->disabled = disabled_bit ? 1 : 0; 5068f4efc55SIgor V. Kovalenko timer->clock_offset = vm_clock_offset; 5078f4efc55SIgor V. Kovalenko } 5088f4efc55SIgor V. Kovalenko 5098f4efc55SIgor V. Kovalenko uint64_t cpu_tick_get_count(CPUTimer *timer) 5108f4efc55SIgor V. Kovalenko { 5118f4efc55SIgor V. Kovalenko uint64_t real_count = timer_to_cpu_ticks( 51274475455SPaolo Bonzini qemu_get_clock_ns(vm_clock) - timer->clock_offset, 5138f4efc55SIgor V. Kovalenko timer->frequency); 5148f4efc55SIgor V. Kovalenko 5158f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n", 5168f4efc55SIgor V. Kovalenko timer->name, real_count, 5178f4efc55SIgor V. Kovalenko timer->disabled?"disabled":"enabled", timer); 5188f4efc55SIgor V. Kovalenko 5198f4efc55SIgor V. Kovalenko if (timer->disabled) 5208f4efc55SIgor V. Kovalenko real_count |= timer->disabled_mask; 5218f4efc55SIgor V. Kovalenko 5228f4efc55SIgor V. Kovalenko return real_count; 5238f4efc55SIgor V. Kovalenko } 5248f4efc55SIgor V. Kovalenko 5258f4efc55SIgor V. Kovalenko void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit) 5268f4efc55SIgor V. Kovalenko { 52774475455SPaolo Bonzini int64_t now = qemu_get_clock_ns(vm_clock); 5288f4efc55SIgor V. Kovalenko 5298f4efc55SIgor V. Kovalenko uint64_t real_limit = limit & ~timer->disabled_mask; 5308f4efc55SIgor V. Kovalenko timer->disabled = (limit & timer->disabled_mask) ? 1 : 0; 5318f4efc55SIgor V. Kovalenko 5328f4efc55SIgor V. Kovalenko int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) + 5338f4efc55SIgor V. Kovalenko timer->clock_offset; 5348f4efc55SIgor V. Kovalenko 5358f4efc55SIgor V. Kovalenko if (expires < now) { 5368f4efc55SIgor V. Kovalenko expires = now + 1; 5378f4efc55SIgor V. Kovalenko } 5388f4efc55SIgor V. Kovalenko 5398f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p " 5408f4efc55SIgor V. Kovalenko "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n", 5418f4efc55SIgor V. Kovalenko timer->name, real_limit, 5428f4efc55SIgor V. Kovalenko timer->disabled?"disabled":"enabled", 5438f4efc55SIgor V. Kovalenko timer, limit, 5448f4efc55SIgor V. Kovalenko timer_to_cpu_ticks(now - timer->clock_offset, 5458f4efc55SIgor V. Kovalenko timer->frequency), 5468f4efc55SIgor V. Kovalenko timer_to_cpu_ticks(expires - now, timer->frequency)); 5478f4efc55SIgor V. Kovalenko 5488f4efc55SIgor V. Kovalenko if (!real_limit) { 5498f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n", 5508f4efc55SIgor V. Kovalenko timer->name); 5518f4efc55SIgor V. Kovalenko qemu_del_timer(timer->qtimer); 5528f4efc55SIgor V. Kovalenko } else if (timer->disabled) { 5538f4efc55SIgor V. Kovalenko qemu_del_timer(timer->qtimer); 5548f4efc55SIgor V. Kovalenko } else { 5558f4efc55SIgor V. Kovalenko qemu_mod_timer(timer->qtimer, expires); 5568f4efc55SIgor V. Kovalenko } 557f4b1a842Sblueswir1 } 558f4b1a842Sblueswir1 559361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level) 5601387fe4aSBlue Swirl { 561361dea40SBlue Swirl static const int isa_irq_to_ivec[16] = { 562361dea40SBlue Swirl [1] = 0x29, /* keyboard */ 563361dea40SBlue Swirl [4] = 0x2b, /* serial */ 564361dea40SBlue Swirl [6] = 0x27, /* floppy */ 565361dea40SBlue Swirl [7] = 0x22, /* parallel */ 566361dea40SBlue Swirl [12] = 0x2a, /* mouse */ 567361dea40SBlue Swirl }; 568361dea40SBlue Swirl qemu_irq *irqs = opaque; 569361dea40SBlue Swirl int ivec; 570361dea40SBlue Swirl 571361dea40SBlue Swirl assert(n < 16); 572361dea40SBlue Swirl ivec = isa_irq_to_ivec[n]; 573361dea40SBlue Swirl EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); 574361dea40SBlue Swirl if (ivec) { 575361dea40SBlue Swirl qemu_set_irq(irqs[ivec], level); 576361dea40SBlue Swirl } 5771387fe4aSBlue Swirl } 5781387fe4aSBlue Swirl 579c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 58048a18b3cSHervé Poussineau static ISABus * 581361dea40SBlue Swirl pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs) 582c190ea07Sblueswir1 { 5831387fe4aSBlue Swirl qemu_irq *isa_irq; 584ab953e28SHervé Poussineau PCIDevice *pci_dev; 58548a18b3cSHervé Poussineau ISABus *isa_bus; 5861387fe4aSBlue Swirl 587ab953e28SHervé Poussineau pci_dev = pci_create_simple(bus, devfn, "ebus"); 588ab953e28SHervé Poussineau isa_bus = DO_UPCAST(ISABus, qbus, 589ab953e28SHervé Poussineau qdev_get_child_bus(&pci_dev->qdev, "isa.0")); 590361dea40SBlue Swirl isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16); 59148a18b3cSHervé Poussineau isa_bus_irqs(isa_bus, isa_irq); 59248a18b3cSHervé Poussineau return isa_bus; 59353e3c4f9SBlue Swirl } 594c190ea07Sblueswir1 59581a322d4SGerd Hoffmann static int 596c5e6fb7eSAvi Kivity pci_ebus_init1(PCIDevice *pci_dev) 59753e3c4f9SBlue Swirl { 598c5e6fb7eSAvi Kivity EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev); 5990c5b8d83SBlue Swirl 600c2d0d012SRichard Henderson isa_bus_new(&pci_dev->qdev, pci_address_space_io(pci_dev)); 601c190ea07Sblueswir1 602c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 603c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 604c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 605c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 606c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 607c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 608c5e6fb7eSAvi Kivity 609c5e6fb7eSAvi Kivity isa_mmio_setup(&s->bar0, 0x1000000); 610e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 611c5e6fb7eSAvi Kivity isa_mmio_setup(&s->bar1, 0x800000); 612e824b2ccSAvi Kivity pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar1); 61381a322d4SGerd Hoffmann return 0; 614c190ea07Sblueswir1 } 615c190ea07Sblueswir1 61640021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 61740021f08SAnthony Liguori { 61840021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 61940021f08SAnthony Liguori 62040021f08SAnthony Liguori k->init = pci_ebus_init1; 62140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 62240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 62340021f08SAnthony Liguori k->revision = 0x01; 62440021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 62540021f08SAnthony Liguori } 62640021f08SAnthony Liguori 6278c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 62840021f08SAnthony Liguori .name = "ebus", 62939bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 63039bffca2SAnthony Liguori .instance_size = sizeof(EbusState), 63140021f08SAnthony Liguori .class_init = ebus_class_init, 63253e3c4f9SBlue Swirl }; 63353e3c4f9SBlue Swirl 634d4edce38SAvi Kivity typedef struct PROMState { 635d4edce38SAvi Kivity SysBusDevice busdev; 636d4edce38SAvi Kivity MemoryRegion prom; 637d4edce38SAvi Kivity } PROMState; 638d4edce38SAvi Kivity 639409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 640409dbce5SAurelien Jarno { 641a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 642409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 643409dbce5SAurelien Jarno } 644409dbce5SAurelien Jarno 6451baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 646a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 6471baffa46SBlue Swirl { 6481baffa46SBlue Swirl DeviceState *dev; 6491baffa46SBlue Swirl SysBusDevice *s; 6501baffa46SBlue Swirl char *filename; 6511baffa46SBlue Swirl int ret; 6521baffa46SBlue Swirl 6531baffa46SBlue Swirl dev = qdev_create(NULL, "openprom"); 654e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 6551356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 6561baffa46SBlue Swirl 6571baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 6581baffa46SBlue Swirl 6591baffa46SBlue Swirl /* load boot prom */ 6601baffa46SBlue Swirl if (bios_name == NULL) { 6611baffa46SBlue Swirl bios_name = PROM_FILENAME; 6621baffa46SBlue Swirl } 6631baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 6641baffa46SBlue Swirl if (filename) { 665409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 666409dbce5SAurelien Jarno NULL, NULL, NULL, 1, ELF_MACHINE, 0); 6671baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 6681baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 6691baffa46SBlue Swirl } 6707267c094SAnthony Liguori g_free(filename); 6711baffa46SBlue Swirl } else { 6721baffa46SBlue Swirl ret = -1; 6731baffa46SBlue Swirl } 6741baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 6751baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 6761baffa46SBlue Swirl exit(1); 6771baffa46SBlue Swirl } 6781baffa46SBlue Swirl } 6791baffa46SBlue Swirl 68081a322d4SGerd Hoffmann static int prom_init1(SysBusDevice *dev) 6811baffa46SBlue Swirl { 682d4edce38SAvi Kivity PROMState *s = FROM_SYSBUS(PROMState, dev); 6831baffa46SBlue Swirl 684c5705a77SAvi Kivity memory_region_init_ram(&s->prom, "sun4u.prom", PROM_SIZE_MAX); 685c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 686d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 687750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 68881a322d4SGerd Hoffmann return 0; 6891baffa46SBlue Swirl } 6901baffa46SBlue Swirl 691999e12bbSAnthony Liguori static Property prom_properties[] = { 692999e12bbSAnthony Liguori {/* end of property list */}, 693999e12bbSAnthony Liguori }; 694999e12bbSAnthony Liguori 695999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 696999e12bbSAnthony Liguori { 69739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 698999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 699999e12bbSAnthony Liguori 700999e12bbSAnthony Liguori k->init = prom_init1; 70139bffca2SAnthony Liguori dc->props = prom_properties; 7021baffa46SBlue Swirl } 703999e12bbSAnthony Liguori 7048c43a6f0SAndreas Färber static const TypeInfo prom_info = { 705999e12bbSAnthony Liguori .name = "openprom", 70639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 70739bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 708999e12bbSAnthony Liguori .class_init = prom_class_init, 7091baffa46SBlue Swirl }; 7101baffa46SBlue Swirl 711bda42033SBlue Swirl 712bda42033SBlue Swirl typedef struct RamDevice 713bda42033SBlue Swirl { 714bda42033SBlue Swirl SysBusDevice busdev; 715d4edce38SAvi Kivity MemoryRegion ram; 71604843626SBlue Swirl uint64_t size; 717bda42033SBlue Swirl } RamDevice; 718bda42033SBlue Swirl 719bda42033SBlue Swirl /* System RAM */ 72081a322d4SGerd Hoffmann static int ram_init1(SysBusDevice *dev) 721bda42033SBlue Swirl { 722bda42033SBlue Swirl RamDevice *d = FROM_SYSBUS(RamDevice, dev); 723bda42033SBlue Swirl 724c5705a77SAvi Kivity memory_region_init_ram(&d->ram, "sun4u.ram", d->size); 725c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 726750ecd44SAvi Kivity sysbus_init_mmio(dev, &d->ram); 72781a322d4SGerd Hoffmann return 0; 728bda42033SBlue Swirl } 729bda42033SBlue Swirl 730a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 731bda42033SBlue Swirl { 732bda42033SBlue Swirl DeviceState *dev; 733bda42033SBlue Swirl SysBusDevice *s; 734bda42033SBlue Swirl RamDevice *d; 735bda42033SBlue Swirl 736bda42033SBlue Swirl /* allocate RAM */ 737bda42033SBlue Swirl dev = qdev_create(NULL, "memory"); 7381356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 739bda42033SBlue Swirl 740bda42033SBlue Swirl d = FROM_SYSBUS(RamDevice, s); 741bda42033SBlue Swirl d->size = RAM_size; 742e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 743bda42033SBlue Swirl 744bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 745bda42033SBlue Swirl } 746bda42033SBlue Swirl 747999e12bbSAnthony Liguori static Property ram_properties[] = { 74832a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 74932a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 750999e12bbSAnthony Liguori }; 751999e12bbSAnthony Liguori 752999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 753999e12bbSAnthony Liguori { 75439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 755999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 756999e12bbSAnthony Liguori 757999e12bbSAnthony Liguori k->init = ram_init1; 75839bffca2SAnthony Liguori dc->props = ram_properties; 759bda42033SBlue Swirl } 760999e12bbSAnthony Liguori 7618c43a6f0SAndreas Färber static const TypeInfo ram_info = { 762999e12bbSAnthony Liguori .name = "memory", 76339bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 76439bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 765999e12bbSAnthony Liguori .class_init = ram_class_init, 766bda42033SBlue Swirl }; 767bda42033SBlue Swirl 768f9d1465fSAndreas Färber static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef) 7693475187dSbellard { 7708ebdf9dcSAndreas Färber SPARCCPU *cpu; 77198cec4a2SAndreas Färber CPUSPARCState *env; 772e87231d4Sblueswir1 ResetData *reset_info; 7733475187dSbellard 7748f4efc55SIgor V. Kovalenko uint32_t tick_frequency = 100*1000000; 7758f4efc55SIgor V. Kovalenko uint32_t stick_frequency = 100*1000000; 7768f4efc55SIgor V. Kovalenko uint32_t hstick_frequency = 100*1000000; 7778f4efc55SIgor V. Kovalenko 7788ebdf9dcSAndreas Färber if (cpu_model == NULL) { 779c7ba218dSblueswir1 cpu_model = hwdef->default_cpu_model; 7808ebdf9dcSAndreas Färber } 7818ebdf9dcSAndreas Färber cpu = cpu_sparc_init(cpu_model); 7828ebdf9dcSAndreas Färber if (cpu == NULL) { 78362724a37Sblueswir1 fprintf(stderr, "Unable to find Sparc CPU definition\n"); 78462724a37Sblueswir1 exit(1); 78562724a37Sblueswir1 } 7868ebdf9dcSAndreas Färber env = &cpu->env; 78720c9f095Sblueswir1 7886b678e1fSAndreas Färber env->tick = cpu_timer_create("tick", cpu, tick_irq, 7898f4efc55SIgor V. Kovalenko tick_frequency, TICK_NPT_MASK); 79020c9f095Sblueswir1 7916b678e1fSAndreas Färber env->stick = cpu_timer_create("stick", cpu, stick_irq, 7928f4efc55SIgor V. Kovalenko stick_frequency, TICK_INT_DIS); 7938f4efc55SIgor V. Kovalenko 7946b678e1fSAndreas Färber env->hstick = cpu_timer_create("hstick", cpu, hstick_irq, 7958f4efc55SIgor V. Kovalenko hstick_frequency, TICK_INT_DIS); 796e87231d4Sblueswir1 7977267c094SAnthony Liguori reset_info = g_malloc0(sizeof(ResetData)); 798403d7a2dSAndreas Färber reset_info->cpu = cpu; 79944a99354SBlue Swirl reset_info->prom_addr = hwdef->prom_addr; 800a08d4367SJan Kiszka qemu_register_reset(main_cpu_reset, reset_info); 801c68ea704Sbellard 802f9d1465fSAndreas Färber return cpu; 8037b833f5bSBlue Swirl } 8047b833f5bSBlue Swirl 80538bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 80638bc50f7SRichard Henderson ram_addr_t RAM_size, 8077b833f5bSBlue Swirl const char *boot_devices, 8087b833f5bSBlue Swirl const char *kernel_filename, const char *kernel_cmdline, 8097b833f5bSBlue Swirl const char *initrd_filename, const char *cpu_model, 8107b833f5bSBlue Swirl const struct hwdef *hwdef) 8117b833f5bSBlue Swirl { 812f9d1465fSAndreas Färber SPARCCPU *cpu; 81343a34704SBlue Swirl M48t59State *nvram; 8147b833f5bSBlue Swirl unsigned int i; 8155f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 8167b833f5bSBlue Swirl PCIBus *pci_bus, *pci_bus2, *pci_bus3; 81748a18b3cSHervé Poussineau ISABus *isa_bus; 818361dea40SBlue Swirl qemu_irq *ivec_irqs, *pbm_irqs; 819f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 820fd8014e1SGerd Hoffmann DriveInfo *fd[MAX_FD]; 821*a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 8227b833f5bSBlue Swirl 8237b833f5bSBlue Swirl /* init CPUs */ 824f9d1465fSAndreas Färber cpu = cpu_devinit(cpu_model, hwdef); 8257b833f5bSBlue Swirl 826bda42033SBlue Swirl /* set up devices */ 827bda42033SBlue Swirl ram_init(0, RAM_size); 8283475187dSbellard 8291baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 8303475187dSbellard 831b64ba4b2SAndreas Färber ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX); 832361dea40SBlue Swirl pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2, 833361dea40SBlue Swirl &pci_bus3, &pbm_irqs); 834f2898771SAurelien Jarno pci_vga_init(pci_bus); 83583469015Sbellard 836c190ea07Sblueswir1 // XXX Should be pci_bus3 837361dea40SBlue Swirl isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs); 838c190ea07Sblueswir1 839e87231d4Sblueswir1 i = 0; 840e87231d4Sblueswir1 if (hwdef->console_serial_base) { 84138bc50f7SRichard Henderson serial_mm_init(address_space_mem, hwdef->console_serial_base, 0, 84239186d8aSRichard Henderson NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 843e87231d4Sblueswir1 i++; 844e87231d4Sblueswir1 } 845e87231d4Sblueswir1 for(; i < MAX_SERIAL_PORTS; i++) { 84683469015Sbellard if (serial_hds[i]) { 84748a18b3cSHervé Poussineau serial_isa_init(isa_bus, i, serial_hds[i]); 84883469015Sbellard } 84983469015Sbellard } 85083469015Sbellard 85183469015Sbellard for(i = 0; i < MAX_PARALLEL_PORTS; i++) { 85283469015Sbellard if (parallel_hds[i]) { 85348a18b3cSHervé Poussineau parallel_init(isa_bus, i, parallel_hds[i]); 85483469015Sbellard } 85583469015Sbellard } 85683469015Sbellard 857cb457d76Saliguori for(i = 0; i < nb_nics; i++) 85807caea31SMarkus Armbruster pci_nic_init_nofail(&nd_table[i], "ne2k_pci", NULL); 85983469015Sbellard 86075717903SIsaku Yamahata ide_drive_get(hd, MAX_IDE_BUS); 861e4bcb14cSths 8623b898ddaSblueswir1 pci_cmd646_ide_init(pci_bus, hd, 1); 8633b898ddaSblueswir1 86448a18b3cSHervé Poussineau isa_create_simple(isa_bus, "i8042"); 865e4bcb14cSths for(i = 0; i < MAX_FD; i++) { 866fd8014e1SGerd Hoffmann fd[i] = drive_get(IF_FLOPPY, 0, i); 867e4bcb14cSths } 86848a18b3cSHervé Poussineau fdctrl_init_isa(isa_bus, fd); 86948a18b3cSHervé Poussineau nvram = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 59); 870636aa70aSBlue Swirl 871636aa70aSBlue Swirl initrd_size = 0; 8725f2bf0feSBlue Swirl initrd_addr = 0; 873636aa70aSBlue Swirl kernel_size = sun4u_load_kernel(kernel_filename, initrd_filename, 8745f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 8755f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 876636aa70aSBlue Swirl 87722548760Sblueswir1 sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", RAM_size, boot_devices, 8785f2bf0feSBlue Swirl kernel_addr, kernel_size, 87983469015Sbellard kernel_cmdline, 8805f2bf0feSBlue Swirl initrd_addr, initrd_size, 88183469015Sbellard /* XXX: need an option to load a NVRAM image */ 88283469015Sbellard 0, 8830d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 8840d31cb99Sblueswir1 (uint8_t *)&nd_table[0].macaddr); 88583469015Sbellard 8863cce6243Sblueswir1 fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0); 88770db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 8883cce6243Sblueswir1 fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1); 889905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 890905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 8915f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 8925f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 893513f789fSblueswir1 if (kernel_cmdline) { 8949c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 8959c9b0512SBlue Swirl strlen(kernel_cmdline) + 1); 8960e0d2d62SMarkus Armbruster fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, kernel_cmdline); 897513f789fSblueswir1 } else { 8989c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 899513f789fSblueswir1 } 9005f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 9015f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 902513f789fSblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, boot_devices[0]); 9037589690cSBlue Swirl 9047589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 9057589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 9067589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 9077589690cSBlue Swirl 908513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 9093475187dSbellard } 9103475187dSbellard 911905fdcb5Sblueswir1 enum { 912905fdcb5Sblueswir1 sun4u_id = 0, 913905fdcb5Sblueswir1 sun4v_id = 64, 914e87231d4Sblueswir1 niagara_id, 915905fdcb5Sblueswir1 }; 916905fdcb5Sblueswir1 917c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 918c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 919c7ba218dSblueswir1 { 9205910b047SIgor V. Kovalenko .default_cpu_model = "TI UltraSparc IIi", 921905fdcb5Sblueswir1 .machine_id = sun4u_id, 922e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 923e87231d4Sblueswir1 .console_serial_base = 0, 924c7ba218dSblueswir1 }, 925c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 926c7ba218dSblueswir1 { 927c7ba218dSblueswir1 .default_cpu_model = "Sun UltraSparc T1", 928905fdcb5Sblueswir1 .machine_id = sun4v_id, 929e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 930e87231d4Sblueswir1 .console_serial_base = 0, 931e87231d4Sblueswir1 }, 932e87231d4Sblueswir1 /* Sun4v generic Niagara machine */ 933e87231d4Sblueswir1 { 934e87231d4Sblueswir1 .default_cpu_model = "Sun UltraSparc T1", 935e87231d4Sblueswir1 .machine_id = niagara_id, 936e87231d4Sblueswir1 .prom_addr = 0xfff0000000ULL, 937e87231d4Sblueswir1 .console_serial_base = 0xfff0c2c000ULL, 938c7ba218dSblueswir1 }, 939c7ba218dSblueswir1 }; 940c7ba218dSblueswir1 941c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 9425f072e1fSEduardo Habkost static void sun4u_init(QEMUMachineInitArgs *args) 943c7ba218dSblueswir1 { 9445f072e1fSEduardo Habkost ram_addr_t RAM_size = args->ram_size; 9455f072e1fSEduardo Habkost const char *cpu_model = args->cpu_model; 9465f072e1fSEduardo Habkost const char *kernel_filename = args->kernel_filename; 9475f072e1fSEduardo Habkost const char *kernel_cmdline = args->kernel_cmdline; 9485f072e1fSEduardo Habkost const char *initrd_filename = args->initrd_filename; 9495f072e1fSEduardo Habkost const char *boot_devices = args->boot_device; 95038bc50f7SRichard Henderson sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, 951c7ba218dSblueswir1 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[0]); 952c7ba218dSblueswir1 } 953c7ba218dSblueswir1 954c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 9555f072e1fSEduardo Habkost static void sun4v_init(QEMUMachineInitArgs *args) 956c7ba218dSblueswir1 { 9575f072e1fSEduardo Habkost ram_addr_t RAM_size = args->ram_size; 9585f072e1fSEduardo Habkost const char *cpu_model = args->cpu_model; 9595f072e1fSEduardo Habkost const char *kernel_filename = args->kernel_filename; 9605f072e1fSEduardo Habkost const char *kernel_cmdline = args->kernel_cmdline; 9615f072e1fSEduardo Habkost const char *initrd_filename = args->initrd_filename; 9625f072e1fSEduardo Habkost const char *boot_devices = args->boot_device; 96338bc50f7SRichard Henderson sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, 964c7ba218dSblueswir1 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[1]); 965c7ba218dSblueswir1 } 966c7ba218dSblueswir1 967e87231d4Sblueswir1 /* Niagara hardware initialisation */ 9685f072e1fSEduardo Habkost static void niagara_init(QEMUMachineInitArgs *args) 969e87231d4Sblueswir1 { 9705f072e1fSEduardo Habkost ram_addr_t RAM_size = args->ram_size; 9715f072e1fSEduardo Habkost const char *cpu_model = args->cpu_model; 9725f072e1fSEduardo Habkost const char *kernel_filename = args->kernel_filename; 9735f072e1fSEduardo Habkost const char *kernel_cmdline = args->kernel_cmdline; 9745f072e1fSEduardo Habkost const char *initrd_filename = args->initrd_filename; 9755f072e1fSEduardo Habkost const char *boot_devices = args->boot_device; 97638bc50f7SRichard Henderson sun4uv_init(get_system_memory(), RAM_size, boot_devices, kernel_filename, 977e87231d4Sblueswir1 kernel_cmdline, initrd_filename, cpu_model, &hwdefs[2]); 978e87231d4Sblueswir1 } 979e87231d4Sblueswir1 980f80f9ec9SAnthony Liguori static QEMUMachine sun4u_machine = { 98166de733bSblueswir1 .name = "sun4u", 98266de733bSblueswir1 .desc = "Sun4u platform", 98366de733bSblueswir1 .init = sun4u_init, 9841bcee014Sblueswir1 .max_cpus = 1, // XXX for now 9850c257437SAnthony Liguori .is_default = 1, 986e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 9873475187dSbellard }; 988c7ba218dSblueswir1 989f80f9ec9SAnthony Liguori static QEMUMachine sun4v_machine = { 99066de733bSblueswir1 .name = "sun4v", 99166de733bSblueswir1 .desc = "Sun4v platform", 99266de733bSblueswir1 .init = sun4v_init, 9931bcee014Sblueswir1 .max_cpus = 1, // XXX for now 994e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 995c7ba218dSblueswir1 }; 996e87231d4Sblueswir1 997f80f9ec9SAnthony Liguori static QEMUMachine niagara_machine = { 998e87231d4Sblueswir1 .name = "Niagara", 999e87231d4Sblueswir1 .desc = "Sun4v platform, Niagara", 1000e87231d4Sblueswir1 .init = niagara_init, 10011bcee014Sblueswir1 .max_cpus = 1, // XXX for now 1002e4ada29eSAvik Sil DEFAULT_MACHINE_OPTIONS, 1003e87231d4Sblueswir1 }; 1004f80f9ec9SAnthony Liguori 100583f7d43aSAndreas Färber static void sun4u_register_types(void) 100683f7d43aSAndreas Färber { 100783f7d43aSAndreas Färber type_register_static(&ebus_info); 100883f7d43aSAndreas Färber type_register_static(&prom_info); 100983f7d43aSAndreas Färber type_register_static(&ram_info); 101083f7d43aSAndreas Färber } 101183f7d43aSAndreas Färber 1012f80f9ec9SAnthony Liguori static void sun4u_machine_init(void) 1013f80f9ec9SAnthony Liguori { 1014f80f9ec9SAnthony Liguori qemu_register_machine(&sun4u_machine); 1015f80f9ec9SAnthony Liguori qemu_register_machine(&sun4v_machine); 1016f80f9ec9SAnthony Liguori qemu_register_machine(&niagara_machine); 1017f80f9ec9SAnthony Liguori } 1018f80f9ec9SAnthony Liguori 101983f7d43aSAndreas Färber type_init(sun4u_register_types) 1020f80f9ec9SAnthony Liguori machine_init(sun4u_machine_init); 1021