13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 250a2e467bSPhilippe Mathieu-Daudé #include "qemu/units.h" 2629bd7231SAlistair Francis #include "qemu/error-report.h" 27da34e65cSMarkus Armbruster #include "qapi/error.h" 284771d756SPaolo Bonzini #include "qemu-common.h" 294771d756SPaolo Bonzini #include "cpu.h" 3083c9f4caSPaolo Bonzini #include "hw/hw.h" 3183c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 324272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h" 336864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 340ea833c2SMark Cave-Ayland #include "hw/pci/pci_host.h" 359b301794SMark Cave-Ayland #include "hw/pci-host/sabre.h" 360d09e41aSPaolo Bonzini #include "hw/char/serial.h" 37bb3d5ea8SPhilippe Mathieu-Daudé #include "hw/char/parallel.h" 380d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 3947973a2dSPhilippe Mathieu-Daudé #include "hw/input/i8042.h" 400d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 411422e32dSPaolo Bonzini #include "net/net.h" 421de7afc9SPaolo Bonzini #include "qemu/timer.h" 439c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 4483c9f4caSPaolo Bonzini #include "hw/boards.h" 45c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 462024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 47fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 480d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4983c9f4caSPaolo Bonzini #include "hw/sysbus.h" 5083c9f4caSPaolo Bonzini #include "hw/ide.h" 516864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 5283c9f4caSPaolo Bonzini #include "hw/loader.h" 530a1d5c45SMark Cave-Ayland #include "hw/fw-path-provider.h" 54ca20cf32SBlue Swirl #include "elf.h" 5569520948SMark Cave-Ayland #include "trace.h" 563475187dSbellard 5783469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 5883469015Sbellard #define CMDLINE_ADDR 0x003ff000 590a2e467bSPhilippe Mathieu-Daudé #define PROM_SIZE_MAX (4 * MiB) 60f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 615795162aSMark Cave-Ayland #define PBM_SPECIAL_BASE 0x1fe00000000ULL 625795162aSMark Cave-Ayland #define PBM_MEM_BASE 0x1ff00000000ULL 635795162aSMark Cave-Ayland #define PBM_PCI_IO_BASE (PBM_SPECIAL_BASE + 0x02000000ULL) 640986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6583469015Sbellard #define NVRAM_SIZE 0x2000 66e4bcb14cSths #define MAX_IDE_BUS 2 673cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 687589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 697589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 707589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 713475187dSbellard 72852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 739d926598Sblueswir1 74c7ba218dSblueswir1 struct hwdef { 75905fdcb5Sblueswir1 uint16_t machine_id; 76e87231d4Sblueswir1 uint64_t prom_addr; 77e87231d4Sblueswir1 uint64_t console_serial_base; 78c7ba218dSblueswir1 }; 79c7ba218dSblueswir1 80c5e6fb7eSAvi Kivity typedef struct EbusState { 81ad6856e8SMark Cave-Ayland /*< private >*/ 82ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 83ad6856e8SMark Cave-Ayland 848c40b8d9SMark Cave-Ayland ISABus *isa_bus; 854b10c8d7SMark Cave-Ayland qemu_irq isa_bus_irqs[ISA_NUM_IRQS]; 860fe22ffbSMark Cave-Ayland uint64_t console_serial_base; 87c5e6fb7eSAvi Kivity MemoryRegion bar0; 88c5e6fb7eSAvi Kivity MemoryRegion bar1; 89c5e6fb7eSAvi Kivity } EbusState; 90c5e6fb7eSAvi Kivity 91ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 92ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS) 93ad6856e8SMark Cave-Ayland 94ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 95ddcd5531SGonglei Error **errp) 9681864572Sblueswir1 { 9748779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 9881864572Sblueswir1 } 9981864572Sblueswir1 10031688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 10143a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 10277f193daSblueswir1 const char *boot_devices, 10383469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 10483469015Sbellard const char *cmdline, 10583469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 10683469015Sbellard uint32_t NVRAM_image, 1070d31cb99Sblueswir1 int width, int height, int depth, 1080d31cb99Sblueswir1 const uint8_t *macaddr) 1093475187dSbellard { 11066508601Sblueswir1 unsigned int i; 1112024c014SThomas Huth int sysp_end; 112d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 11331688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1143475187dSbellard 115d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 116d2c63fc1Sblueswir1 1172024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1182024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1193475187dSbellard 1202024c014SThomas Huth /* Free space partition */ 1212024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 122d2c63fc1Sblueswir1 1230d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1240d31cb99Sblueswir1 12531688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 12631688246SHervé Poussineau (k->write)(nvram, i, image[i]); 12731688246SHervé Poussineau } 12866508601Sblueswir1 12983469015Sbellard return 0; 1303475187dSbellard } 1315f2bf0feSBlue Swirl 1325f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 133636aa70aSBlue Swirl const char *initrd_filename, 1345f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1355f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1365f2bf0feSBlue Swirl uint64_t *kernel_entry) 137636aa70aSBlue Swirl { 138636aa70aSBlue Swirl int linux_boot; 139636aa70aSBlue Swirl unsigned int i; 140636aa70aSBlue Swirl long kernel_size; 1416908d9ceSBlue Swirl uint8_t *ptr; 1423ac24188SMark Cave-Ayland uint64_t kernel_top = 0; 143636aa70aSBlue Swirl 144636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 145636aa70aSBlue Swirl 146636aa70aSBlue Swirl kernel_size = 0; 147636aa70aSBlue Swirl if (linux_boot) { 148ca20cf32SBlue Swirl int bswap_needed; 149ca20cf32SBlue Swirl 150ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 151ca20cf32SBlue Swirl bswap_needed = 1; 152ca20cf32SBlue Swirl #else 153ca20cf32SBlue Swirl bswap_needed = 0; 154ca20cf32SBlue Swirl #endif 1554366e1dbSLiam Merwick kernel_size = load_elf(kernel_filename, NULL, NULL, NULL, kernel_entry, 1567ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1575f2bf0feSBlue Swirl if (kernel_size < 0) { 1585f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1595f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 160636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 161ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 162ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1635f2bf0feSBlue Swirl } 1645f2bf0feSBlue Swirl if (kernel_size < 0) { 165636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 166636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 167636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1685f2bf0feSBlue Swirl } 169636aa70aSBlue Swirl if (kernel_size < 0) { 17029bd7231SAlistair Francis error_report("could not load kernel '%s'", kernel_filename); 171636aa70aSBlue Swirl exit(1); 172636aa70aSBlue Swirl } 1735f2bf0feSBlue Swirl /* load initrd above kernel */ 174636aa70aSBlue Swirl *initrd_size = 0; 1753ac24188SMark Cave-Ayland if (initrd_filename && kernel_top) { 1765f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1775f2bf0feSBlue Swirl 178636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1795f2bf0feSBlue Swirl *initrd_addr, 1805f2bf0feSBlue Swirl RAM_size - *initrd_addr); 1815f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 18229bd7231SAlistair Francis error_report("could not load initial ram disk '%s'", 183636aa70aSBlue Swirl initrd_filename); 184636aa70aSBlue Swirl exit(1); 185636aa70aSBlue Swirl } 186636aa70aSBlue Swirl } 187636aa70aSBlue Swirl if (*initrd_size > 0) { 188636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 1890f0f8b61SThomas Huth ptr = rom_ptr(*kernel_addr + i, 32); 1900f0f8b61SThomas Huth if (ptr && ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 1915f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 1926908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 193636aa70aSBlue Swirl break; 194636aa70aSBlue Swirl } 195636aa70aSBlue Swirl } 196636aa70aSBlue Swirl } 197636aa70aSBlue Swirl } 198636aa70aSBlue Swirl return kernel_size; 199636aa70aSBlue Swirl } 2003475187dSbellard 201e87231d4Sblueswir1 typedef struct ResetData { 202403d7a2dSAndreas Färber SPARCCPU *cpu; 20344a99354SBlue Swirl uint64_t prom_addr; 204e87231d4Sblueswir1 } ResetData; 205e87231d4Sblueswir1 20625c5d5acSMark Cave-Ayland #define TYPE_SUN4U_POWER "power" 20725c5d5acSMark Cave-Ayland #define SUN4U_POWER(obj) OBJECT_CHECK(PowerDevice, (obj), TYPE_SUN4U_POWER) 20825c5d5acSMark Cave-Ayland 20925c5d5acSMark Cave-Ayland typedef struct PowerDevice { 21025c5d5acSMark Cave-Ayland SysBusDevice parent_obj; 21125c5d5acSMark Cave-Ayland 21225c5d5acSMark Cave-Ayland MemoryRegion power_mmio; 21325c5d5acSMark Cave-Ayland } PowerDevice; 21425c5d5acSMark Cave-Ayland 21525c5d5acSMark Cave-Ayland /* Power */ 216ad280559SPrasad J Pandit static uint64_t power_mem_read(void *opaque, hwaddr addr, unsigned size) 217ad280559SPrasad J Pandit { 218ad280559SPrasad J Pandit return 0; 219ad280559SPrasad J Pandit } 220ad280559SPrasad J Pandit 22125c5d5acSMark Cave-Ayland static void power_mem_write(void *opaque, hwaddr addr, 22225c5d5acSMark Cave-Ayland uint64_t val, unsigned size) 22325c5d5acSMark Cave-Ayland { 22425c5d5acSMark Cave-Ayland /* According to a real Ultra 5, bit 24 controls the power */ 22525c5d5acSMark Cave-Ayland if (val & 0x1000000) { 22625c5d5acSMark Cave-Ayland qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 22725c5d5acSMark Cave-Ayland } 22825c5d5acSMark Cave-Ayland } 22925c5d5acSMark Cave-Ayland 23025c5d5acSMark Cave-Ayland static const MemoryRegionOps power_mem_ops = { 231ad280559SPrasad J Pandit .read = power_mem_read, 23225c5d5acSMark Cave-Ayland .write = power_mem_write, 23325c5d5acSMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 23425c5d5acSMark Cave-Ayland .valid = { 23525c5d5acSMark Cave-Ayland .min_access_size = 4, 23625c5d5acSMark Cave-Ayland .max_access_size = 4, 23725c5d5acSMark Cave-Ayland }, 23825c5d5acSMark Cave-Ayland }; 23925c5d5acSMark Cave-Ayland 24025c5d5acSMark Cave-Ayland static void power_realize(DeviceState *dev, Error **errp) 24125c5d5acSMark Cave-Ayland { 24225c5d5acSMark Cave-Ayland PowerDevice *d = SUN4U_POWER(dev); 24325c5d5acSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 24425c5d5acSMark Cave-Ayland 24525c5d5acSMark Cave-Ayland memory_region_init_io(&d->power_mmio, OBJECT(dev), &power_mem_ops, d, 24625c5d5acSMark Cave-Ayland "power", sizeof(uint32_t)); 24725c5d5acSMark Cave-Ayland 24825c5d5acSMark Cave-Ayland sysbus_init_mmio(sbd, &d->power_mmio); 24925c5d5acSMark Cave-Ayland } 25025c5d5acSMark Cave-Ayland 25125c5d5acSMark Cave-Ayland static void power_class_init(ObjectClass *klass, void *data) 25225c5d5acSMark Cave-Ayland { 25325c5d5acSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 25425c5d5acSMark Cave-Ayland 25525c5d5acSMark Cave-Ayland dc->realize = power_realize; 25625c5d5acSMark Cave-Ayland } 25725c5d5acSMark Cave-Ayland 25825c5d5acSMark Cave-Ayland static const TypeInfo power_info = { 25925c5d5acSMark Cave-Ayland .name = TYPE_SUN4U_POWER, 26025c5d5acSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE, 26125c5d5acSMark Cave-Ayland .instance_size = sizeof(PowerDevice), 26225c5d5acSMark Cave-Ayland .class_init = power_class_init, 26325c5d5acSMark Cave-Ayland }; 26425c5d5acSMark Cave-Ayland 2654b10c8d7SMark Cave-Ayland static void ebus_isa_irq_handler(void *opaque, int n, int level) 2661387fe4aSBlue Swirl { 2674b10c8d7SMark Cave-Ayland EbusState *s = EBUS(opaque); 2684b10c8d7SMark Cave-Ayland qemu_irq irq = s->isa_bus_irqs[n]; 269361dea40SBlue Swirl 2704b10c8d7SMark Cave-Ayland /* Pass ISA bus IRQs onto their gpio equivalent */ 27169520948SMark Cave-Ayland trace_ebus_isa_irq_handler(n, level); 2724b10c8d7SMark Cave-Ayland if (irq) { 2734b10c8d7SMark Cave-Ayland qemu_set_irq(irq, level); 274361dea40SBlue Swirl } 2751387fe4aSBlue Swirl } 2761387fe4aSBlue Swirl 277c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 278ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 27953e3c4f9SBlue Swirl { 280ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 28125c5d5acSMark Cave-Ayland SysBusDevice *sbd; 2820fe22ffbSMark Cave-Ayland DeviceState *dev; 283c796eddaSMark Cave-Ayland qemu_irq *isa_irq; 2840fe22ffbSMark Cave-Ayland DriveInfo *fd[MAX_FD]; 2850fe22ffbSMark Cave-Ayland int i; 2860c5b8d83SBlue Swirl 2878c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 2888c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 2898c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 2908c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 291d10e5432SMarkus Armbruster return; 292d10e5432SMarkus Armbruster } 293c190ea07Sblueswir1 2944b10c8d7SMark Cave-Ayland /* ISA bus */ 2954b10c8d7SMark Cave-Ayland isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS); 296c796eddaSMark Cave-Ayland isa_bus_irqs(s->isa_bus, isa_irq); 2974b10c8d7SMark Cave-Ayland qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq", 2984b10c8d7SMark Cave-Ayland ISA_NUM_IRQS); 299c796eddaSMark Cave-Ayland 3000fe22ffbSMark Cave-Ayland /* Serial ports */ 3010fe22ffbSMark Cave-Ayland i = 0; 3020fe22ffbSMark Cave-Ayland if (s->console_serial_base) { 3030fe22ffbSMark Cave-Ayland serial_mm_init(pci_address_space(pci_dev), s->console_serial_base, 3049bca0edbSPeter Maydell 0, NULL, 115200, serial_hd(i), DEVICE_BIG_ENDIAN); 3050fe22ffbSMark Cave-Ayland i++; 3060fe22ffbSMark Cave-Ayland } 307def337ffSPeter Maydell serial_hds_isa_init(s->isa_bus, i, MAX_ISA_SERIAL_PORTS); 3080fe22ffbSMark Cave-Ayland 3090fe22ffbSMark Cave-Ayland /* Parallel ports */ 3100fe22ffbSMark Cave-Ayland parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS); 3110fe22ffbSMark Cave-Ayland 3120fe22ffbSMark Cave-Ayland /* Keyboard */ 3130fe22ffbSMark Cave-Ayland isa_create_simple(s->isa_bus, "i8042"); 3140fe22ffbSMark Cave-Ayland 3150fe22ffbSMark Cave-Ayland /* Floppy */ 3160fe22ffbSMark Cave-Ayland for (i = 0; i < MAX_FD; i++) { 3170fe22ffbSMark Cave-Ayland fd[i] = drive_get(IF_FLOPPY, 0, i); 3180fe22ffbSMark Cave-Ayland } 3190fe22ffbSMark Cave-Ayland dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC)); 3200fe22ffbSMark Cave-Ayland if (fd[0]) { 3210fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 3220fe22ffbSMark Cave-Ayland &error_abort); 3230fe22ffbSMark Cave-Ayland } 3240fe22ffbSMark Cave-Ayland if (fd[1]) { 3250fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 3260fe22ffbSMark Cave-Ayland &error_abort); 3270fe22ffbSMark Cave-Ayland } 3280fe22ffbSMark Cave-Ayland qdev_prop_set_uint32(dev, "dma", -1); 3290fe22ffbSMark Cave-Ayland qdev_init_nofail(dev); 3300fe22ffbSMark Cave-Ayland 33125c5d5acSMark Cave-Ayland /* Power */ 33225c5d5acSMark Cave-Ayland dev = qdev_create(NULL, TYPE_SUN4U_POWER); 33325c5d5acSMark Cave-Ayland qdev_init_nofail(dev); 33425c5d5acSMark Cave-Ayland sbd = SYS_BUS_DEVICE(dev); 33525c5d5acSMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(pci_dev), 0x7240, 33625c5d5acSMark Cave-Ayland sysbus_mmio_get_region(sbd, 0)); 33725c5d5acSMark Cave-Ayland 3380fe22ffbSMark Cave-Ayland /* PCI */ 339c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 340c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 341c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 342c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 343c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 344c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 345c5e6fb7eSAvi Kivity 3460a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 3470a70e094SPaolo Bonzini 0, 0x1000000); 348e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 3490a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 35025c5d5acSMark Cave-Ayland 0, 0x8000); 351a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 352c190ea07Sblueswir1 } 353c190ea07Sblueswir1 3540fe22ffbSMark Cave-Ayland static Property ebus_properties[] = { 3550fe22ffbSMark Cave-Ayland DEFINE_PROP_UINT64("console-serial-base", EbusState, 3560fe22ffbSMark Cave-Ayland console_serial_base, 0), 3570fe22ffbSMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 3580fe22ffbSMark Cave-Ayland }; 3590fe22ffbSMark Cave-Ayland 36040021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 36140021f08SAnthony Liguori { 36240021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 3630fe22ffbSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 36440021f08SAnthony Liguori 365ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 36640021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 36740021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 36840021f08SAnthony Liguori k->revision = 0x01; 36940021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 3700fe22ffbSMark Cave-Ayland dc->props = ebus_properties; 37140021f08SAnthony Liguori } 37240021f08SAnthony Liguori 3738c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 374ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 37539bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 37640021f08SAnthony Liguori .class_init = ebus_class_init, 377ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 378fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 379fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 380fd3b02c8SEduardo Habkost { }, 381fd3b02c8SEduardo Habkost }, 38253e3c4f9SBlue Swirl }; 38353e3c4f9SBlue Swirl 38413575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 38513575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 38613575cf6SAndreas Färber 387d4edce38SAvi Kivity typedef struct PROMState { 38813575cf6SAndreas Färber SysBusDevice parent_obj; 38913575cf6SAndreas Färber 390d4edce38SAvi Kivity MemoryRegion prom; 391d4edce38SAvi Kivity } PROMState; 392d4edce38SAvi Kivity 393409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 394409dbce5SAurelien Jarno { 395a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 396409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 397409dbce5SAurelien Jarno } 398409dbce5SAurelien Jarno 3991baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 400a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 4011baffa46SBlue Swirl { 4021baffa46SBlue Swirl DeviceState *dev; 4031baffa46SBlue Swirl SysBusDevice *s; 4041baffa46SBlue Swirl char *filename; 4051baffa46SBlue Swirl int ret; 4061baffa46SBlue Swirl 40713575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 408e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 4091356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 4101baffa46SBlue Swirl 4111baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 4121baffa46SBlue Swirl 4131baffa46SBlue Swirl /* load boot prom */ 4141baffa46SBlue Swirl if (bios_name == NULL) { 4151baffa46SBlue Swirl bios_name = PROM_FILENAME; 4161baffa46SBlue Swirl } 4171baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 4181baffa46SBlue Swirl if (filename) { 4194366e1dbSLiam Merwick ret = load_elf(filename, NULL, translate_prom_address, &addr, 4207ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 4211baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 4221baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 4231baffa46SBlue Swirl } 4247267c094SAnthony Liguori g_free(filename); 4251baffa46SBlue Swirl } else { 4261baffa46SBlue Swirl ret = -1; 4271baffa46SBlue Swirl } 4281baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 42929bd7231SAlistair Francis error_report("could not load prom '%s'", bios_name); 4301baffa46SBlue Swirl exit(1); 4311baffa46SBlue Swirl } 4321baffa46SBlue Swirl } 4331baffa46SBlue Swirl 43492b19880SThomas Huth static void prom_realize(DeviceState *ds, Error **errp) 4351baffa46SBlue Swirl { 43692b19880SThomas Huth PROMState *s = OPENPROM(ds); 43792b19880SThomas Huth SysBusDevice *dev = SYS_BUS_DEVICE(ds); 43892b19880SThomas Huth Error *local_err = NULL; 4391baffa46SBlue Swirl 44092b19880SThomas Huth memory_region_init_ram_nomigrate(&s->prom, OBJECT(ds), "sun4u.prom", 44192b19880SThomas Huth PROM_SIZE_MAX, &local_err); 44292b19880SThomas Huth if (local_err) { 44392b19880SThomas Huth error_propagate(errp, local_err); 44492b19880SThomas Huth return; 44592b19880SThomas Huth } 44692b19880SThomas Huth 447c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 448d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 449750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 4501baffa46SBlue Swirl } 4511baffa46SBlue Swirl 452999e12bbSAnthony Liguori static Property prom_properties[] = { 453999e12bbSAnthony Liguori {/* end of property list */}, 454999e12bbSAnthony Liguori }; 455999e12bbSAnthony Liguori 456999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 457999e12bbSAnthony Liguori { 45839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 459999e12bbSAnthony Liguori 46039bffca2SAnthony Liguori dc->props = prom_properties; 46192b19880SThomas Huth dc->realize = prom_realize; 4621baffa46SBlue Swirl } 463999e12bbSAnthony Liguori 4648c43a6f0SAndreas Färber static const TypeInfo prom_info = { 46513575cf6SAndreas Färber .name = TYPE_OPENPROM, 46639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 46739bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 468999e12bbSAnthony Liguori .class_init = prom_class_init, 4691baffa46SBlue Swirl }; 4701baffa46SBlue Swirl 471bda42033SBlue Swirl 47288c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 47388c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 47488c034d5SAndreas Färber 47588c034d5SAndreas Färber typedef struct RamDevice { 47688c034d5SAndreas Färber SysBusDevice parent_obj; 47788c034d5SAndreas Färber 478d4edce38SAvi Kivity MemoryRegion ram; 47904843626SBlue Swirl uint64_t size; 480bda42033SBlue Swirl } RamDevice; 481bda42033SBlue Swirl 482bda42033SBlue Swirl /* System RAM */ 48378fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 484bda42033SBlue Swirl { 48588c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 48678fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 487bda42033SBlue Swirl 4881cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 489f8ed85acSMarkus Armbruster &error_fatal); 490c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 49178fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 492bda42033SBlue Swirl } 493bda42033SBlue Swirl 494a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 495bda42033SBlue Swirl { 496bda42033SBlue Swirl DeviceState *dev; 497bda42033SBlue Swirl SysBusDevice *s; 498bda42033SBlue Swirl RamDevice *d; 499bda42033SBlue Swirl 500bda42033SBlue Swirl /* allocate RAM */ 50188c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 5021356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 503bda42033SBlue Swirl 50488c034d5SAndreas Färber d = SUN4U_RAM(dev); 505bda42033SBlue Swirl d->size = RAM_size; 506e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 507bda42033SBlue Swirl 508bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 509bda42033SBlue Swirl } 510bda42033SBlue Swirl 511999e12bbSAnthony Liguori static Property ram_properties[] = { 51232a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 51332a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 514999e12bbSAnthony Liguori }; 515999e12bbSAnthony Liguori 516999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 517999e12bbSAnthony Liguori { 51839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 519999e12bbSAnthony Liguori 52078fb261dSxiaoqiang zhao dc->realize = ram_realize; 52139bffca2SAnthony Liguori dc->props = ram_properties; 522bda42033SBlue Swirl } 523999e12bbSAnthony Liguori 5248c43a6f0SAndreas Färber static const TypeInfo ram_info = { 52588c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 52639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 52739bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 528999e12bbSAnthony Liguori .class_init = ram_class_init, 529bda42033SBlue Swirl }; 530bda42033SBlue Swirl 53138bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 5323ef96221SMarcel Apfelbaum MachineState *machine, 5337b833f5bSBlue Swirl const struct hwdef *hwdef) 5347b833f5bSBlue Swirl { 535f9d1465fSAndreas Färber SPARCCPU *cpu; 53631688246SHervé Poussineau Nvram *nvram; 5377b833f5bSBlue Swirl unsigned int i; 5385f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 5395795162aSMark Cave-Ayland SabreState *sabre; 540311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 5418d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 542f3b18f35SMark Cave-Ayland SysBusDevice *s; 543f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 544aea5b071SMark Cave-Ayland DeviceState *iommu, *dev; 545a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 5468d932971SMark Cave-Ayland NICInfo *nd; 5476864fa38SMark Cave-Ayland MACAddr macaddr; 5486864fa38SMark Cave-Ayland bool onboard_nic; 5497b833f5bSBlue Swirl 5507b833f5bSBlue Swirl /* init CPUs */ 55158530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 5527b833f5bSBlue Swirl 553aea5b071SMark Cave-Ayland /* IOMMU */ 554aea5b071SMark Cave-Ayland iommu = qdev_create(NULL, TYPE_SUN4U_IOMMU); 555aea5b071SMark Cave-Ayland qdev_init_nofail(iommu); 556aea5b071SMark Cave-Ayland 557bda42033SBlue Swirl /* set up devices */ 5583ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 5593475187dSbellard 5601baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 5613475187dSbellard 562b14dcaf4SMark Cave-Ayland /* Init sabre (PCI host bridge) */ 5635795162aSMark Cave-Ayland sabre = SABRE_DEVICE(qdev_create(NULL, TYPE_SABRE)); 5645795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "special-base", PBM_SPECIAL_BASE); 5655795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "mem-base", PBM_MEM_BASE); 5665795162aSMark Cave-Ayland object_property_set_link(OBJECT(sabre), OBJECT(iommu), "iommu", 5675795162aSMark Cave-Ayland &error_abort); 5685795162aSMark Cave-Ayland qdev_init_nofail(DEVICE(sabre)); 5692a4d6af5SMark Cave-Ayland 5702a4d6af5SMark Cave-Ayland /* Wire up PCI interrupts to CPU */ 5712a4d6af5SMark Cave-Ayland for (i = 0; i < IVEC_MAX; i++) { 5725795162aSMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(sabre), "ivec-irq", i, 5732a4d6af5SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i)); 5742a4d6af5SMark Cave-Ayland } 5752a4d6af5SMark Cave-Ayland 5765795162aSMark Cave-Ayland pci_bus = PCI_HOST_BRIDGE(sabre)->bus; 5775795162aSMark Cave-Ayland pci_busA = pci_bridge_get_sec_bus(sabre->bridgeA); 5785795162aSMark Cave-Ayland pci_busB = pci_bridge_get_sec_bus(sabre->bridgeB); 57983469015Sbellard 5805795162aSMark Cave-Ayland /* Only in-built Simba APBs can exist on the root bus, slot 0 on busA is 5816864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 5826864fa38SMark Cave-Ayland 0-3 are free on busB */ 5836864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 5846864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 5856864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 5866864fa38SMark Cave-Ayland 587ad6856e8SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS); 5880fe22ffbSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base", 5890fe22ffbSMark Cave-Ayland hwdef->console_serial_base); 5906864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 5916864fa38SMark Cave-Ayland 5925795162aSMark Cave-Ayland /* Wire up "well-known" ISA IRQs to PBM legacy obio IRQs */ 5934b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7, 5945795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_LPT_IRQ)); 5954b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6, 5965795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_FDD_IRQ)); 5974b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1, 5985795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_KBD_IRQ)); 5994b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12, 6005795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_MSE_IRQ)); 6014b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4, 6025795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_SER_IRQ)); 6034b10c8d7SMark Cave-Ayland 604c3019efcSThomas Huth switch (vga_interface_type) { 605c3019efcSThomas Huth case VGA_STD: 606c3019efcSThomas Huth pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 607c3019efcSThomas Huth break; 608c3019efcSThomas Huth case VGA_NONE: 609c3019efcSThomas Huth break; 610c3019efcSThomas Huth default: 611c3019efcSThomas Huth abort(); /* Should not happen - types are checked in vl.c already */ 612c3019efcSThomas Huth } 6136864fa38SMark Cave-Ayland 6146864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 6156864fa38SMark Cave-Ayland onboard_nic = false; 6168d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 6178d932971SMark Cave-Ayland nd = &nd_table[i]; 6188d932971SMark Cave-Ayland 6196864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 6206864fa38SMark Cave-Ayland if (!onboard_nic) { 6216864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 6226864fa38SMark Cave-Ayland true, "sunhme"); 6236864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 6246864fa38SMark Cave-Ayland onboard_nic = true; 6256864fa38SMark Cave-Ayland } else { 626bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 6276864fa38SMark Cave-Ayland } 6286864fa38SMark Cave-Ayland } else { 629bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 6306864fa38SMark Cave-Ayland } 6316864fa38SMark Cave-Ayland 6328d932971SMark Cave-Ayland dev = &pci_dev->qdev; 6338d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 6348d932971SMark Cave-Ayland qdev_init_nofail(dev); 6356864fa38SMark Cave-Ayland } 6368d932971SMark Cave-Ayland 6376864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 6386864fa38SMark Cave-Ayland * we have a valid machine id */ 6396864fa38SMark Cave-Ayland if (!onboard_nic) { 6406864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 6418d932971SMark Cave-Ayland } 64283469015Sbellard 643d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 644e4bcb14cSths 6456864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 6466864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 6476864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 6486864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 6493b898ddaSblueswir1 650f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 651f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 652f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 65307c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 654f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 655636aa70aSBlue Swirl 656636aa70aSBlue Swirl initrd_size = 0; 6575f2bf0feSBlue Swirl initrd_addr = 0; 6583ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 6593ef96221SMarcel Apfelbaum machine->initrd_filename, 6605f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 6615f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 662636aa70aSBlue Swirl 6633ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 6643ef96221SMarcel Apfelbaum machine->boot_order, 6655f2bf0feSBlue Swirl kernel_addr, kernel_size, 6663ef96221SMarcel Apfelbaum machine->kernel_cmdline, 6675f2bf0feSBlue Swirl initrd_addr, initrd_size, 66883469015Sbellard /* XXX: need an option to load a NVRAM image */ 66983469015Sbellard 0, 6700d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 6716864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 67283469015Sbellard 673d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 674d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 67507c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 676d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 67707c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 678d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 679d6acc8a5SMark Cave-Ayland 680d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 6815836d168SIgor Mammedov fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); 68270db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 683905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 684905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 6855f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 6865f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 6873ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 6889c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 6893ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 6903ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 691513f789fSblueswir1 } else { 6929c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 693513f789fSblueswir1 } 6945f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 6955f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 6963ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 6977589690cSBlue Swirl 6987589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 6997589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 7007589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 7017589690cSBlue Swirl 702513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 7033475187dSbellard } 7043475187dSbellard 705905fdcb5Sblueswir1 enum { 706905fdcb5Sblueswir1 sun4u_id = 0, 707905fdcb5Sblueswir1 sun4v_id = 64, 708905fdcb5Sblueswir1 }; 709905fdcb5Sblueswir1 7100a1d5c45SMark Cave-Ayland /* 7110a1d5c45SMark Cave-Ayland * Implementation of an interface to adjust firmware path 7120a1d5c45SMark Cave-Ayland * for the bootindex property handling. 7130a1d5c45SMark Cave-Ayland */ 7140a1d5c45SMark Cave-Ayland static char *sun4u_fw_dev_path(FWPathProvider *p, BusState *bus, 7150a1d5c45SMark Cave-Ayland DeviceState *dev) 7160a1d5c45SMark Cave-Ayland { 7170a1d5c45SMark Cave-Ayland PCIDevice *pci; 7180a1d5c45SMark Cave-Ayland IDEBus *ide_bus; 7190a1d5c45SMark Cave-Ayland IDEState *ide_s; 7200a1d5c45SMark Cave-Ayland int bus_id; 7210a1d5c45SMark Cave-Ayland 7220a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "pbm-bridge")) { 7230a1d5c45SMark Cave-Ayland pci = PCI_DEVICE(dev); 7240a1d5c45SMark Cave-Ayland 7250a1d5c45SMark Cave-Ayland if (PCI_FUNC(pci->devfn)) { 7260a1d5c45SMark Cave-Ayland return g_strdup_printf("pci@%x,%x", PCI_SLOT(pci->devfn), 7270a1d5c45SMark Cave-Ayland PCI_FUNC(pci->devfn)); 7280a1d5c45SMark Cave-Ayland } else { 7290a1d5c45SMark Cave-Ayland return g_strdup_printf("pci@%x", PCI_SLOT(pci->devfn)); 7300a1d5c45SMark Cave-Ayland } 7310a1d5c45SMark Cave-Ayland } 7320a1d5c45SMark Cave-Ayland 7330a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-drive")) { 7340a1d5c45SMark Cave-Ayland ide_bus = IDE_BUS(qdev_get_parent_bus(dev)); 7350a1d5c45SMark Cave-Ayland ide_s = idebus_active_if(ide_bus); 7360a1d5c45SMark Cave-Ayland bus_id = ide_bus->bus_id; 7370a1d5c45SMark Cave-Ayland 7380a1d5c45SMark Cave-Ayland if (ide_s->drive_kind == IDE_CD) { 7390a1d5c45SMark Cave-Ayland return g_strdup_printf("ide@%x/cdrom", bus_id); 7400a1d5c45SMark Cave-Ayland } 7410a1d5c45SMark Cave-Ayland 7420a1d5c45SMark Cave-Ayland return g_strdup_printf("ide@%x/disk", bus_id); 7430a1d5c45SMark Cave-Ayland } 7440a1d5c45SMark Cave-Ayland 7450a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-hd")) { 7460a1d5c45SMark Cave-Ayland return g_strdup("disk"); 7470a1d5c45SMark Cave-Ayland } 7480a1d5c45SMark Cave-Ayland 7490a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-cd")) { 7500a1d5c45SMark Cave-Ayland return g_strdup("cdrom"); 7510a1d5c45SMark Cave-Ayland } 7520a1d5c45SMark Cave-Ayland 7530a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "virtio-blk-device")) { 7540a1d5c45SMark Cave-Ayland return g_strdup("disk"); 7550a1d5c45SMark Cave-Ayland } 7560a1d5c45SMark Cave-Ayland 7570a1d5c45SMark Cave-Ayland return NULL; 7580a1d5c45SMark Cave-Ayland } 7590a1d5c45SMark Cave-Ayland 760c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 761c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 762c7ba218dSblueswir1 { 763905fdcb5Sblueswir1 .machine_id = sun4u_id, 764e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 765e87231d4Sblueswir1 .console_serial_base = 0, 766c7ba218dSblueswir1 }, 767c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 768c7ba218dSblueswir1 { 769905fdcb5Sblueswir1 .machine_id = sun4v_id, 770e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 771e87231d4Sblueswir1 .console_serial_base = 0, 772e87231d4Sblueswir1 }, 773c7ba218dSblueswir1 }; 774c7ba218dSblueswir1 775c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 7763ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 777c7ba218dSblueswir1 { 7783ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 779c7ba218dSblueswir1 } 780c7ba218dSblueswir1 781c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 7823ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 783c7ba218dSblueswir1 { 7843ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 785c7ba218dSblueswir1 } 786c7ba218dSblueswir1 7878a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 788e264d29dSEduardo Habkost { 7898a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 7900a1d5c45SMark Cave-Ayland FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc); 7918a661aeaSAndreas Färber 792e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 793e264d29dSEduardo Habkost mc->init = sun4u_init; 7942059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 795e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 796e264d29dSEduardo Habkost mc->is_default = 1; 797e264d29dSEduardo Habkost mc->default_boot_order = "c"; 79858530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 7990a1d5c45SMark Cave-Ayland mc->ignore_boot_device_suffixes = true; 800*9aed808eSThomas Huth mc->default_display = "std"; 8010a1d5c45SMark Cave-Ayland fwc->get_dev_path = sun4u_fw_dev_path; 802e264d29dSEduardo Habkost } 803c7ba218dSblueswir1 8048a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 8058a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 8068a661aeaSAndreas Färber .parent = TYPE_MACHINE, 8078a661aeaSAndreas Färber .class_init = sun4u_class_init, 8080a1d5c45SMark Cave-Ayland .interfaces = (InterfaceInfo[]) { 8090a1d5c45SMark Cave-Ayland { TYPE_FW_PATH_PROVIDER }, 8100a1d5c45SMark Cave-Ayland { } 8110a1d5c45SMark Cave-Ayland }, 8128a661aeaSAndreas Färber }; 813e87231d4Sblueswir1 8148a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 815e264d29dSEduardo Habkost { 8168a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 8178a661aeaSAndreas Färber 818e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 819e264d29dSEduardo Habkost mc->init = sun4v_init; 8202059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 821e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 822e264d29dSEduardo Habkost mc->default_boot_order = "c"; 82358530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 824*9aed808eSThomas Huth mc->default_display = "std"; 825e264d29dSEduardo Habkost } 826e264d29dSEduardo Habkost 8278a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 8288a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 8298a661aeaSAndreas Färber .parent = TYPE_MACHINE, 8308a661aeaSAndreas Färber .class_init = sun4v_class_init, 8318a661aeaSAndreas Färber }; 832e264d29dSEduardo Habkost 83383f7d43aSAndreas Färber static void sun4u_register_types(void) 83483f7d43aSAndreas Färber { 83525c5d5acSMark Cave-Ayland type_register_static(&power_info); 83683f7d43aSAndreas Färber type_register_static(&ebus_info); 83783f7d43aSAndreas Färber type_register_static(&prom_info); 83883f7d43aSAndreas Färber type_register_static(&ram_info); 83983f7d43aSAndreas Färber 8408a661aeaSAndreas Färber type_register_static(&sun4u_type); 8418a661aeaSAndreas Färber type_register_static(&sun4v_type); 8428a661aeaSAndreas Färber } 8438a661aeaSAndreas Färber 84483f7d43aSAndreas Färber type_init(sun4u_register_types) 845