13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 306864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 310d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 320d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 330d09e41aSPaolo Bonzini #include "hw/char/serial.h" 340d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 350d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 361422e32dSPaolo Bonzini #include "net/net.h" 371de7afc9SPaolo Bonzini #include "qemu/timer.h" 389c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3983c9f4caSPaolo Bonzini #include "hw/boards.h" 40c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 412024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 42fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 430d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 4583c9f4caSPaolo Bonzini #include "hw/ide.h" 466864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 4783c9f4caSPaolo Bonzini #include "hw/loader.h" 48ca20cf32SBlue Swirl #include "elf.h" 49f348b6d1SVeronia Bahaa #include "qemu/cutils.h" 503475187dSbellard 51b430a225SBlue Swirl //#define DEBUG_EBUS 52b430a225SBlue Swirl 53b430a225SBlue Swirl #ifdef DEBUG_EBUS 54b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) \ 55b430a225SBlue Swirl do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) 56b430a225SBlue Swirl #else 57b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) 589d926598Sblueswir1 #endif 599d926598Sblueswir1 6083469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 6183469015Sbellard #define CMDLINE_ADDR 0x003ff000 62ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 63f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 6483469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 6583469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 66d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 670986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6883469015Sbellard #define NVRAM_SIZE 0x2000 69e4bcb14cSths #define MAX_IDE_BUS 2 703cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 717589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 727589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 737589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 743475187dSbellard 75852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 769d926598Sblueswir1 77c7ba218dSblueswir1 struct hwdef { 78905fdcb5Sblueswir1 uint16_t machine_id; 79e87231d4Sblueswir1 uint64_t prom_addr; 80e87231d4Sblueswir1 uint64_t console_serial_base; 81c7ba218dSblueswir1 }; 82c7ba218dSblueswir1 83c5e6fb7eSAvi Kivity typedef struct EbusState { 84ad6856e8SMark Cave-Ayland /*< private >*/ 85ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 86ad6856e8SMark Cave-Ayland 87*8c40b8d9SMark Cave-Ayland ISABus *isa_bus; 88c5e6fb7eSAvi Kivity MemoryRegion bar0; 89c5e6fb7eSAvi Kivity MemoryRegion bar1; 90c5e6fb7eSAvi Kivity } EbusState; 91c5e6fb7eSAvi Kivity 92ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 93ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS) 94ad6856e8SMark Cave-Ayland 9557146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable) 964556bd8bSBlue Swirl { 974556bd8bSBlue Swirl } 984556bd8bSBlue Swirl 99ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 100ddcd5531SGonglei Error **errp) 10181864572Sblueswir1 { 10248779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 10381864572Sblueswir1 } 10481864572Sblueswir1 10531688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 10643a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 10777f193daSblueswir1 const char *boot_devices, 10883469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 10983469015Sbellard const char *cmdline, 11083469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 11183469015Sbellard uint32_t NVRAM_image, 1120d31cb99Sblueswir1 int width, int height, int depth, 1130d31cb99Sblueswir1 const uint8_t *macaddr) 1143475187dSbellard { 11566508601Sblueswir1 unsigned int i; 1162024c014SThomas Huth int sysp_end; 117d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 11831688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1193475187dSbellard 120d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 121d2c63fc1Sblueswir1 1222024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1232024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1243475187dSbellard 1252024c014SThomas Huth /* Free space partition */ 1262024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 127d2c63fc1Sblueswir1 1280d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1290d31cb99Sblueswir1 13031688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 13131688246SHervé Poussineau (k->write)(nvram, i, image[i]); 13231688246SHervé Poussineau } 13366508601Sblueswir1 13483469015Sbellard return 0; 1353475187dSbellard } 1365f2bf0feSBlue Swirl 1375f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 138636aa70aSBlue Swirl const char *initrd_filename, 1395f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1405f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1415f2bf0feSBlue Swirl uint64_t *kernel_entry) 142636aa70aSBlue Swirl { 143636aa70aSBlue Swirl int linux_boot; 144636aa70aSBlue Swirl unsigned int i; 145636aa70aSBlue Swirl long kernel_size; 1466908d9ceSBlue Swirl uint8_t *ptr; 1475f2bf0feSBlue Swirl uint64_t kernel_top; 148636aa70aSBlue Swirl 149636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 150636aa70aSBlue Swirl 151636aa70aSBlue Swirl kernel_size = 0; 152636aa70aSBlue Swirl if (linux_boot) { 153ca20cf32SBlue Swirl int bswap_needed; 154ca20cf32SBlue Swirl 155ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 156ca20cf32SBlue Swirl bswap_needed = 1; 157ca20cf32SBlue Swirl #else 158ca20cf32SBlue Swirl bswap_needed = 0; 159ca20cf32SBlue Swirl #endif 1605f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 1617ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1625f2bf0feSBlue Swirl if (kernel_size < 0) { 1635f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1645f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 165636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 166ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 167ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1685f2bf0feSBlue Swirl } 1695f2bf0feSBlue Swirl if (kernel_size < 0) { 170636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 171636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 172636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1735f2bf0feSBlue Swirl } 174636aa70aSBlue Swirl if (kernel_size < 0) { 175636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 176636aa70aSBlue Swirl kernel_filename); 177636aa70aSBlue Swirl exit(1); 178636aa70aSBlue Swirl } 1795f2bf0feSBlue Swirl /* load initrd above kernel */ 180636aa70aSBlue Swirl *initrd_size = 0; 181636aa70aSBlue Swirl if (initrd_filename) { 1825f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1835f2bf0feSBlue Swirl 184636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1855f2bf0feSBlue Swirl *initrd_addr, 1865f2bf0feSBlue Swirl RAM_size - *initrd_addr); 1875f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 188636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 189636aa70aSBlue Swirl initrd_filename); 190636aa70aSBlue Swirl exit(1); 191636aa70aSBlue Swirl } 192636aa70aSBlue Swirl } 193636aa70aSBlue Swirl if (*initrd_size > 0) { 194636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 1955f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 1966908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 1975f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 1986908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 199636aa70aSBlue Swirl break; 200636aa70aSBlue Swirl } 201636aa70aSBlue Swirl } 202636aa70aSBlue Swirl } 203636aa70aSBlue Swirl } 204636aa70aSBlue Swirl return kernel_size; 205636aa70aSBlue Swirl } 2063475187dSbellard 207e87231d4Sblueswir1 typedef struct ResetData { 208403d7a2dSAndreas Färber SPARCCPU *cpu; 20944a99354SBlue Swirl uint64_t prom_addr; 210e87231d4Sblueswir1 } ResetData; 211e87231d4Sblueswir1 212361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level) 2131387fe4aSBlue Swirl { 214361dea40SBlue Swirl static const int isa_irq_to_ivec[16] = { 215361dea40SBlue Swirl [1] = 0x29, /* keyboard */ 216361dea40SBlue Swirl [4] = 0x2b, /* serial */ 217361dea40SBlue Swirl [6] = 0x27, /* floppy */ 218361dea40SBlue Swirl [7] = 0x22, /* parallel */ 219361dea40SBlue Swirl [12] = 0x2a, /* mouse */ 220361dea40SBlue Swirl }; 221361dea40SBlue Swirl qemu_irq *irqs = opaque; 222361dea40SBlue Swirl int ivec; 223361dea40SBlue Swirl 2241f6fb58dSPhilippe Mathieu-Daudé assert(n < ARRAY_SIZE(isa_irq_to_ivec)); 225361dea40SBlue Swirl ivec = isa_irq_to_ivec[n]; 226361dea40SBlue Swirl EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); 227361dea40SBlue Swirl if (ivec) { 228361dea40SBlue Swirl qemu_set_irq(irqs[ivec], level); 229361dea40SBlue Swirl } 2301387fe4aSBlue Swirl } 2311387fe4aSBlue Swirl 232c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 23348a18b3cSHervé Poussineau static ISABus * 234e1030ca5SMark Cave-Ayland pci_ebus_init(PCIDevice *pci_dev, qemu_irq *irqs) 235c190ea07Sblueswir1 { 2361387fe4aSBlue Swirl qemu_irq *isa_irq; 23748a18b3cSHervé Poussineau ISABus *isa_bus; 2381387fe4aSBlue Swirl 2392ae0e48dSAndreas Färber isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0")); 240361dea40SBlue Swirl isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16); 24148a18b3cSHervé Poussineau isa_bus_irqs(isa_bus, isa_irq); 24248a18b3cSHervé Poussineau return isa_bus; 24353e3c4f9SBlue Swirl } 244c190ea07Sblueswir1 245ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 24653e3c4f9SBlue Swirl { 247ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 2480c5b8d83SBlue Swirl 249*8c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 250*8c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 251*8c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 252*8c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 253d10e5432SMarkus Armbruster return; 254d10e5432SMarkus Armbruster } 255c190ea07Sblueswir1 256c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 257c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 258c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 259c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 260c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 261c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 262c5e6fb7eSAvi Kivity 2630a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 2640a70e094SPaolo Bonzini 0, 0x1000000); 265e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 2660a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 267f3b18f35SMark Cave-Ayland 0, 0x4000); 268a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 269c190ea07Sblueswir1 } 270c190ea07Sblueswir1 27140021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 27240021f08SAnthony Liguori { 27340021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 27440021f08SAnthony Liguori 275ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 27640021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 27740021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 27840021f08SAnthony Liguori k->revision = 0x01; 27940021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 28040021f08SAnthony Liguori } 28140021f08SAnthony Liguori 2828c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 283ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 28439bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 28540021f08SAnthony Liguori .class_init = ebus_class_init, 286ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 287fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 288fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 289fd3b02c8SEduardo Habkost { }, 290fd3b02c8SEduardo Habkost }, 29153e3c4f9SBlue Swirl }; 29253e3c4f9SBlue Swirl 29313575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 29413575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 29513575cf6SAndreas Färber 296d4edce38SAvi Kivity typedef struct PROMState { 29713575cf6SAndreas Färber SysBusDevice parent_obj; 29813575cf6SAndreas Färber 299d4edce38SAvi Kivity MemoryRegion prom; 300d4edce38SAvi Kivity } PROMState; 301d4edce38SAvi Kivity 302409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 303409dbce5SAurelien Jarno { 304a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 305409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 306409dbce5SAurelien Jarno } 307409dbce5SAurelien Jarno 3081baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 309a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 3101baffa46SBlue Swirl { 3111baffa46SBlue Swirl DeviceState *dev; 3121baffa46SBlue Swirl SysBusDevice *s; 3131baffa46SBlue Swirl char *filename; 3141baffa46SBlue Swirl int ret; 3151baffa46SBlue Swirl 31613575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 317e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 3181356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 3191baffa46SBlue Swirl 3201baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 3211baffa46SBlue Swirl 3221baffa46SBlue Swirl /* load boot prom */ 3231baffa46SBlue Swirl if (bios_name == NULL) { 3241baffa46SBlue Swirl bios_name = PROM_FILENAME; 3251baffa46SBlue Swirl } 3261baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3271baffa46SBlue Swirl if (filename) { 328409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 3297ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 3301baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3311baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 3321baffa46SBlue Swirl } 3337267c094SAnthony Liguori g_free(filename); 3341baffa46SBlue Swirl } else { 3351baffa46SBlue Swirl ret = -1; 3361baffa46SBlue Swirl } 3371baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3381baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 3391baffa46SBlue Swirl exit(1); 3401baffa46SBlue Swirl } 3411baffa46SBlue Swirl } 3421baffa46SBlue Swirl 34378fb261dSxiaoqiang zhao static void prom_init1(Object *obj) 3441baffa46SBlue Swirl { 34578fb261dSxiaoqiang zhao PROMState *s = OPENPROM(obj); 34678fb261dSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 3471baffa46SBlue Swirl 3481cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX, 349f8ed85acSMarkus Armbruster &error_fatal); 350c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 351d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 352750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 3531baffa46SBlue Swirl } 3541baffa46SBlue Swirl 355999e12bbSAnthony Liguori static Property prom_properties[] = { 356999e12bbSAnthony Liguori {/* end of property list */}, 357999e12bbSAnthony Liguori }; 358999e12bbSAnthony Liguori 359999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 360999e12bbSAnthony Liguori { 36139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 362999e12bbSAnthony Liguori 36339bffca2SAnthony Liguori dc->props = prom_properties; 3641baffa46SBlue Swirl } 365999e12bbSAnthony Liguori 3668c43a6f0SAndreas Färber static const TypeInfo prom_info = { 36713575cf6SAndreas Färber .name = TYPE_OPENPROM, 36839bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 36939bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 370999e12bbSAnthony Liguori .class_init = prom_class_init, 37178fb261dSxiaoqiang zhao .instance_init = prom_init1, 3721baffa46SBlue Swirl }; 3731baffa46SBlue Swirl 374bda42033SBlue Swirl 37588c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 37688c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 37788c034d5SAndreas Färber 37888c034d5SAndreas Färber typedef struct RamDevice { 37988c034d5SAndreas Färber SysBusDevice parent_obj; 38088c034d5SAndreas Färber 381d4edce38SAvi Kivity MemoryRegion ram; 38204843626SBlue Swirl uint64_t size; 383bda42033SBlue Swirl } RamDevice; 384bda42033SBlue Swirl 385bda42033SBlue Swirl /* System RAM */ 38678fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 387bda42033SBlue Swirl { 38888c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 38978fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 390bda42033SBlue Swirl 3911cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 392f8ed85acSMarkus Armbruster &error_fatal); 393c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 39478fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 395bda42033SBlue Swirl } 396bda42033SBlue Swirl 397a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 398bda42033SBlue Swirl { 399bda42033SBlue Swirl DeviceState *dev; 400bda42033SBlue Swirl SysBusDevice *s; 401bda42033SBlue Swirl RamDevice *d; 402bda42033SBlue Swirl 403bda42033SBlue Swirl /* allocate RAM */ 40488c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 4051356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 406bda42033SBlue Swirl 40788c034d5SAndreas Färber d = SUN4U_RAM(dev); 408bda42033SBlue Swirl d->size = RAM_size; 409e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 410bda42033SBlue Swirl 411bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 412bda42033SBlue Swirl } 413bda42033SBlue Swirl 414999e12bbSAnthony Liguori static Property ram_properties[] = { 41532a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 41632a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 417999e12bbSAnthony Liguori }; 418999e12bbSAnthony Liguori 419999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 420999e12bbSAnthony Liguori { 42139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 422999e12bbSAnthony Liguori 42378fb261dSxiaoqiang zhao dc->realize = ram_realize; 42439bffca2SAnthony Liguori dc->props = ram_properties; 425bda42033SBlue Swirl } 426999e12bbSAnthony Liguori 4278c43a6f0SAndreas Färber static const TypeInfo ram_info = { 42888c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 42939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 43039bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 431999e12bbSAnthony Liguori .class_init = ram_class_init, 432bda42033SBlue Swirl }; 433bda42033SBlue Swirl 43438bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 4353ef96221SMarcel Apfelbaum MachineState *machine, 4367b833f5bSBlue Swirl const struct hwdef *hwdef) 4377b833f5bSBlue Swirl { 438f9d1465fSAndreas Färber SPARCCPU *cpu; 43931688246SHervé Poussineau Nvram *nvram; 4407b833f5bSBlue Swirl unsigned int i; 4415f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 442311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 4438d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 44448a18b3cSHervé Poussineau ISABus *isa_bus; 445f3b18f35SMark Cave-Ayland SysBusDevice *s; 446361dea40SBlue Swirl qemu_irq *ivec_irqs, *pbm_irqs; 447f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 448fd8014e1SGerd Hoffmann DriveInfo *fd[MAX_FD]; 449c3ae40e1SHervé Poussineau DeviceState *dev; 450a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 4518d932971SMark Cave-Ayland NICInfo *nd; 4526864fa38SMark Cave-Ayland MACAddr macaddr; 4536864fa38SMark Cave-Ayland bool onboard_nic; 4547b833f5bSBlue Swirl 4557b833f5bSBlue Swirl /* init CPUs */ 45658530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 4577b833f5bSBlue Swirl 458bda42033SBlue Swirl /* set up devices */ 4593ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 4603475187dSbellard 4611baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 4623475187dSbellard 463fff54d22SArtyom Tarasenko ivec_irqs = qemu_allocate_irqs(sparc64_cpu_set_ivec_irq, cpu, IVEC_MAX); 464311f2b7aSMark Cave-Ayland pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_busA, 465311f2b7aSMark Cave-Ayland &pci_busB, &pbm_irqs); 46683469015Sbellard 4676864fa38SMark Cave-Ayland /* Only in-built Simba PBMs can exist on the root bus, slot 0 on busA is 4686864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 4696864fa38SMark Cave-Ayland 0-3 are free on busB */ 4706864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 4716864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 4726864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 4736864fa38SMark Cave-Ayland 474ad6856e8SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS); 4756864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 4766864fa38SMark Cave-Ayland 477e1030ca5SMark Cave-Ayland isa_bus = pci_ebus_init(ebus, pbm_irqs); 478c190ea07Sblueswir1 479e87231d4Sblueswir1 i = 0; 480e87231d4Sblueswir1 if (hwdef->console_serial_base) { 48138bc50f7SRichard Henderson serial_mm_init(address_space_mem, hwdef->console_serial_base, 0, 48239186d8aSRichard Henderson NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 483e87231d4Sblueswir1 i++; 484e87231d4Sblueswir1 } 48583469015Sbellard 4864496dc49SMarc-André Lureau serial_hds_isa_init(isa_bus, i, MAX_SERIAL_PORTS); 48707dc7880SMarkus Armbruster parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS); 48883469015Sbellard 4896864fa38SMark Cave-Ayland pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 4906864fa38SMark Cave-Ayland 4916864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 4926864fa38SMark Cave-Ayland onboard_nic = false; 4938d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 4948d932971SMark Cave-Ayland nd = &nd_table[i]; 4958d932971SMark Cave-Ayland 4966864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 4976864fa38SMark Cave-Ayland if (!onboard_nic) { 4986864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 4996864fa38SMark Cave-Ayland true, "sunhme"); 5006864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 5016864fa38SMark Cave-Ayland onboard_nic = true; 5026864fa38SMark Cave-Ayland } else { 503bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 5046864fa38SMark Cave-Ayland } 5056864fa38SMark Cave-Ayland } else { 506bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 5076864fa38SMark Cave-Ayland } 5086864fa38SMark Cave-Ayland 5098d932971SMark Cave-Ayland dev = &pci_dev->qdev; 5108d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 5118d932971SMark Cave-Ayland qdev_init_nofail(dev); 5126864fa38SMark Cave-Ayland } 5138d932971SMark Cave-Ayland 5146864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 5156864fa38SMark Cave-Ayland * we have a valid machine id */ 5166864fa38SMark Cave-Ayland if (!onboard_nic) { 5176864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 5188d932971SMark Cave-Ayland } 51983469015Sbellard 520d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 521e4bcb14cSths 5226864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 5236864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 5246864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 5256864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 5263b898ddaSblueswir1 52748a18b3cSHervé Poussineau isa_create_simple(isa_bus, "i8042"); 528c3ae40e1SHervé Poussineau 529c3ae40e1SHervé Poussineau /* Floppy */ 530e4bcb14cSths for(i = 0; i < MAX_FD; i++) { 531fd8014e1SGerd Hoffmann fd[i] = drive_get(IF_FLOPPY, 0, i); 532e4bcb14cSths } 533c3ae40e1SHervé Poussineau dev = DEVICE(isa_create(isa_bus, TYPE_ISA_FDC)); 534c3ae40e1SHervé Poussineau if (fd[0]) { 535c3ae40e1SHervé Poussineau qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 536c3ae40e1SHervé Poussineau &error_abort); 537c3ae40e1SHervé Poussineau } 538c3ae40e1SHervé Poussineau if (fd[1]) { 539c3ae40e1SHervé Poussineau qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 540c3ae40e1SHervé Poussineau &error_abort); 541c3ae40e1SHervé Poussineau } 542c3ae40e1SHervé Poussineau qdev_prop_set_uint32(dev, "dma", -1); 543c3ae40e1SHervé Poussineau qdev_init_nofail(dev); 544f3b18f35SMark Cave-Ayland 545f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 546f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 547f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 54807c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 549f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 550636aa70aSBlue Swirl 551636aa70aSBlue Swirl initrd_size = 0; 5525f2bf0feSBlue Swirl initrd_addr = 0; 5533ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 5543ef96221SMarcel Apfelbaum machine->initrd_filename, 5555f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 5565f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 557636aa70aSBlue Swirl 5583ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 5593ef96221SMarcel Apfelbaum machine->boot_order, 5605f2bf0feSBlue Swirl kernel_addr, kernel_size, 5613ef96221SMarcel Apfelbaum machine->kernel_cmdline, 5625f2bf0feSBlue Swirl initrd_addr, initrd_size, 56383469015Sbellard /* XXX: need an option to load a NVRAM image */ 56483469015Sbellard 0, 5650d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 5666864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 56783469015Sbellard 568d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 569d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 57007c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 571d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 57207c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 573d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 574d6acc8a5SMark Cave-Ayland 575d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 5765836d168SIgor Mammedov fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); 57770db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 578905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 579905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 5805f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 5815f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 5823ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 5839c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 5843ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 5853ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 586513f789fSblueswir1 } else { 5879c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 588513f789fSblueswir1 } 5895f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 5905f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 5913ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 5927589690cSBlue Swirl 5937589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 5947589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 5957589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 5967589690cSBlue Swirl 597513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 5983475187dSbellard } 5993475187dSbellard 600905fdcb5Sblueswir1 enum { 601905fdcb5Sblueswir1 sun4u_id = 0, 602905fdcb5Sblueswir1 sun4v_id = 64, 603905fdcb5Sblueswir1 }; 604905fdcb5Sblueswir1 605c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 606c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 607c7ba218dSblueswir1 { 608905fdcb5Sblueswir1 .machine_id = sun4u_id, 609e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 610e87231d4Sblueswir1 .console_serial_base = 0, 611c7ba218dSblueswir1 }, 612c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 613c7ba218dSblueswir1 { 614905fdcb5Sblueswir1 .machine_id = sun4v_id, 615e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 616e87231d4Sblueswir1 .console_serial_base = 0, 617e87231d4Sblueswir1 }, 618c7ba218dSblueswir1 }; 619c7ba218dSblueswir1 620c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 6213ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 622c7ba218dSblueswir1 { 6233ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 624c7ba218dSblueswir1 } 625c7ba218dSblueswir1 626c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 6273ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 628c7ba218dSblueswir1 { 6293ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 630c7ba218dSblueswir1 } 631c7ba218dSblueswir1 6328a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 633e264d29dSEduardo Habkost { 6348a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6358a661aeaSAndreas Färber 636e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 637e264d29dSEduardo Habkost mc->init = sun4u_init; 6382059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 639e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 640e264d29dSEduardo Habkost mc->is_default = 1; 641e264d29dSEduardo Habkost mc->default_boot_order = "c"; 64258530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 643e264d29dSEduardo Habkost } 644c7ba218dSblueswir1 6458a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 6468a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 6478a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6488a661aeaSAndreas Färber .class_init = sun4u_class_init, 6498a661aeaSAndreas Färber }; 650e87231d4Sblueswir1 6518a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 652e264d29dSEduardo Habkost { 6538a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6548a661aeaSAndreas Färber 655e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 656e264d29dSEduardo Habkost mc->init = sun4v_init; 6572059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 658e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 659e264d29dSEduardo Habkost mc->default_boot_order = "c"; 66058530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 661e264d29dSEduardo Habkost } 662e264d29dSEduardo Habkost 6638a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 6648a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 6658a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6668a661aeaSAndreas Färber .class_init = sun4v_class_init, 6678a661aeaSAndreas Färber }; 668e264d29dSEduardo Habkost 66983f7d43aSAndreas Färber static void sun4u_register_types(void) 67083f7d43aSAndreas Färber { 67183f7d43aSAndreas Färber type_register_static(&ebus_info); 67283f7d43aSAndreas Färber type_register_static(&prom_info); 67383f7d43aSAndreas Färber type_register_static(&ram_info); 67483f7d43aSAndreas Färber 6758a661aeaSAndreas Färber type_register_static(&sun4u_type); 6768a661aeaSAndreas Färber type_register_static(&sun4v_type); 6778a661aeaSAndreas Färber } 6788a661aeaSAndreas Färber 67983f7d43aSAndreas Färber type_init(sun4u_register_types) 680