13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 2483c9f4caSPaolo Bonzini #include "hw/hw.h" 2583c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 260d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 270d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 280d09e41aSPaolo Bonzini #include "hw/char/serial.h" 290d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 300d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 311422e32dSPaolo Bonzini #include "net/net.h" 321de7afc9SPaolo Bonzini #include "qemu/timer.h" 339c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3483c9f4caSPaolo Bonzini #include "hw/boards.h" 35ec0503b4SMichael S. Tsirkin #include "hw/nvram/openbios_firmware_abi.h" 360d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 3783c9f4caSPaolo Bonzini #include "hw/sysbus.h" 3883c9f4caSPaolo Bonzini #include "hw/ide.h" 3983c9f4caSPaolo Bonzini #include "hw/loader.h" 40ca20cf32SBlue Swirl #include "elf.h" 414be74634SMarkus Armbruster #include "sysemu/block-backend.h" 42022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 433475187dSbellard 449d926598Sblueswir1 //#define DEBUG_IRQ 45b430a225SBlue Swirl //#define DEBUG_EBUS 468f4efc55SIgor V. Kovalenko //#define DEBUG_TIMER 479d926598Sblueswir1 489d926598Sblueswir1 #ifdef DEBUG_IRQ 49b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...) \ 50001faf32SBlue Swirl do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) 519d926598Sblueswir1 #else 52b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...) 53b430a225SBlue Swirl #endif 54b430a225SBlue Swirl 55b430a225SBlue Swirl #ifdef DEBUG_EBUS 56b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) \ 57b430a225SBlue Swirl do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) 58b430a225SBlue Swirl #else 59b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) 609d926598Sblueswir1 #endif 619d926598Sblueswir1 628f4efc55SIgor V. Kovalenko #ifdef DEBUG_TIMER 638f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...) \ 648f4efc55SIgor V. Kovalenko do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0) 658f4efc55SIgor V. Kovalenko #else 668f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...) 678f4efc55SIgor V. Kovalenko #endif 688f4efc55SIgor V. Kovalenko 6983469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 7083469015Sbellard #define CMDLINE_ADDR 0x003ff000 71ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 72f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 7383469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 7483469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 75d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 760986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 7783469015Sbellard #define NVRAM_SIZE 0x2000 78e4bcb14cSths #define MAX_IDE_BUS 2 793cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 807589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 817589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 827589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 833475187dSbellard 84852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 859d926598Sblueswir1 868fa211e8Sblueswir1 #define TICK_MAX 0x7fffffffffffffffULL 878fa211e8Sblueswir1 88c7ba218dSblueswir1 struct hwdef { 89c7ba218dSblueswir1 const char * const default_cpu_model; 90905fdcb5Sblueswir1 uint16_t machine_id; 91e87231d4Sblueswir1 uint64_t prom_addr; 92e87231d4Sblueswir1 uint64_t console_serial_base; 93c7ba218dSblueswir1 }; 94c7ba218dSblueswir1 95c5e6fb7eSAvi Kivity typedef struct EbusState { 96c5e6fb7eSAvi Kivity PCIDevice pci_dev; 97c5e6fb7eSAvi Kivity MemoryRegion bar0; 98c5e6fb7eSAvi Kivity MemoryRegion bar1; 99c5e6fb7eSAvi Kivity } EbusState; 100c5e6fb7eSAvi Kivity 1013475187dSbellard int DMA_get_channel_mode (int nchan) 1023475187dSbellard { 1033475187dSbellard return 0; 1043475187dSbellard } 1053475187dSbellard int DMA_read_memory (int nchan, void *buf, int pos, int size) 1063475187dSbellard { 1073475187dSbellard return 0; 1083475187dSbellard } 1093475187dSbellard int DMA_write_memory (int nchan, void *buf, int pos, int size) 1103475187dSbellard { 1113475187dSbellard return 0; 1123475187dSbellard } 1133475187dSbellard void DMA_hold_DREQ (int nchan) {} 1143475187dSbellard void DMA_release_DREQ (int nchan) {} 11519d2b5e6SPaolo Bonzini void DMA_schedule(void) {} 1164556bd8bSBlue Swirl 1175039d6e2SPaolo Bonzini void DMA_init(int high_page_enable) 1184556bd8bSBlue Swirl { 1194556bd8bSBlue Swirl } 1204556bd8bSBlue Swirl 1213475187dSbellard void DMA_register_channel (int nchan, 1223475187dSbellard DMA_transfer_handler transfer_handler, 1233475187dSbellard void *opaque) 1243475187dSbellard { 1253475187dSbellard } 1263475187dSbellard 127ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 128ddcd5531SGonglei Error **errp) 12981864572Sblueswir1 { 13048779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 13181864572Sblueswir1 } 13281864572Sblueswir1 13331688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 13443a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 13577f193daSblueswir1 const char *boot_devices, 13683469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 13783469015Sbellard const char *cmdline, 13883469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 13983469015Sbellard uint32_t NVRAM_image, 1400d31cb99Sblueswir1 int width, int height, int depth, 1410d31cb99Sblueswir1 const uint8_t *macaddr) 1423475187dSbellard { 14366508601Sblueswir1 unsigned int i; 14466508601Sblueswir1 uint32_t start, end; 145d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 146d2c63fc1Sblueswir1 struct OpenBIOS_nvpart_v1 *part_header; 14731688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1483475187dSbellard 149d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 150d2c63fc1Sblueswir1 151513f789fSblueswir1 start = 0; 1523475187dSbellard 15366508601Sblueswir1 // OpenBIOS nvram variables 15466508601Sblueswir1 // Variable partition 155d2c63fc1Sblueswir1 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; 156d2c63fc1Sblueswir1 part_header->signature = OPENBIOS_PART_SYSTEM; 157363a37d5Sblueswir1 pstrcpy(part_header->name, sizeof(part_header->name), "system"); 15866508601Sblueswir1 159d2c63fc1Sblueswir1 end = start + sizeof(struct OpenBIOS_nvpart_v1); 16066508601Sblueswir1 for (i = 0; i < nb_prom_envs; i++) 161d2c63fc1Sblueswir1 end = OpenBIOS_set_var(image, end, prom_envs[i]); 16266508601Sblueswir1 163d2c63fc1Sblueswir1 // End marker 164d2c63fc1Sblueswir1 image[end++] = '\0'; 165d2c63fc1Sblueswir1 16666508601Sblueswir1 end = start + ((end - start + 15) & ~15); 167d2c63fc1Sblueswir1 OpenBIOS_finish_partition(part_header, end - start); 16866508601Sblueswir1 16966508601Sblueswir1 // free partition 17066508601Sblueswir1 start = end; 171d2c63fc1Sblueswir1 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; 172d2c63fc1Sblueswir1 part_header->signature = OPENBIOS_PART_FREE; 173363a37d5Sblueswir1 pstrcpy(part_header->name, sizeof(part_header->name), "free"); 17466508601Sblueswir1 17566508601Sblueswir1 end = 0x1fd0; 176d2c63fc1Sblueswir1 OpenBIOS_finish_partition(part_header, end - start); 177d2c63fc1Sblueswir1 1780d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1790d31cb99Sblueswir1 18031688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 18131688246SHervé Poussineau (k->write)(nvram, i, image[i]); 18231688246SHervé Poussineau } 18366508601Sblueswir1 18483469015Sbellard return 0; 1853475187dSbellard } 1865f2bf0feSBlue Swirl 1875f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 188636aa70aSBlue Swirl const char *initrd_filename, 1895f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1905f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1915f2bf0feSBlue Swirl uint64_t *kernel_entry) 192636aa70aSBlue Swirl { 193636aa70aSBlue Swirl int linux_boot; 194636aa70aSBlue Swirl unsigned int i; 195636aa70aSBlue Swirl long kernel_size; 1966908d9ceSBlue Swirl uint8_t *ptr; 1975f2bf0feSBlue Swirl uint64_t kernel_top; 198636aa70aSBlue Swirl 199636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 200636aa70aSBlue Swirl 201636aa70aSBlue Swirl kernel_size = 0; 202636aa70aSBlue Swirl if (linux_boot) { 203ca20cf32SBlue Swirl int bswap_needed; 204ca20cf32SBlue Swirl 205ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 206ca20cf32SBlue Swirl bswap_needed = 1; 207ca20cf32SBlue Swirl #else 208ca20cf32SBlue Swirl bswap_needed = 0; 209ca20cf32SBlue Swirl #endif 2105f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 2115f2bf0feSBlue Swirl kernel_addr, &kernel_top, 1, ELF_MACHINE, 0); 2125f2bf0feSBlue Swirl if (kernel_size < 0) { 2135f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 2145f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 215636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 216ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 217ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 2185f2bf0feSBlue Swirl } 2195f2bf0feSBlue Swirl if (kernel_size < 0) { 220636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 221636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 222636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 2235f2bf0feSBlue Swirl } 224636aa70aSBlue Swirl if (kernel_size < 0) { 225636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 226636aa70aSBlue Swirl kernel_filename); 227636aa70aSBlue Swirl exit(1); 228636aa70aSBlue Swirl } 2295f2bf0feSBlue Swirl /* load initrd above kernel */ 230636aa70aSBlue Swirl *initrd_size = 0; 231636aa70aSBlue Swirl if (initrd_filename) { 2325f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 2335f2bf0feSBlue Swirl 234636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 2355f2bf0feSBlue Swirl *initrd_addr, 2365f2bf0feSBlue Swirl RAM_size - *initrd_addr); 2375f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 238636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 239636aa70aSBlue Swirl initrd_filename); 240636aa70aSBlue Swirl exit(1); 241636aa70aSBlue Swirl } 242636aa70aSBlue Swirl } 243636aa70aSBlue Swirl if (*initrd_size > 0) { 244636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 2455f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 2466908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 2475f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 2486908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 249636aa70aSBlue Swirl break; 250636aa70aSBlue Swirl } 251636aa70aSBlue Swirl } 252636aa70aSBlue Swirl } 253636aa70aSBlue Swirl } 254636aa70aSBlue Swirl return kernel_size; 255636aa70aSBlue Swirl } 2563475187dSbellard 25798cec4a2SAndreas Färber void cpu_check_irqs(CPUSPARCState *env) 2589d926598Sblueswir1 { 259259186a7SAndreas Färber CPUState *cs; 260d532b26cSIgor V. Kovalenko uint32_t pil = env->pil_in | 261d532b26cSIgor V. Kovalenko (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER)); 2629d926598Sblueswir1 263a7be9badSArtyom Tarasenko /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */ 264a7be9badSArtyom Tarasenko if (env->ivec_status & 0x20) { 265a7be9badSArtyom Tarasenko return; 266a7be9badSArtyom Tarasenko } 267259186a7SAndreas Färber cs = CPU(sparc_env_get_cpu(env)); 268d532b26cSIgor V. Kovalenko /* check if TM or SM in SOFTINT are set 269d532b26cSIgor V. Kovalenko setting these also causes interrupt 14 */ 270d532b26cSIgor V. Kovalenko if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) { 271d532b26cSIgor V. Kovalenko pil |= 1 << 14; 272d532b26cSIgor V. Kovalenko } 273d532b26cSIgor V. Kovalenko 2749f94778cSArtyom Tarasenko /* The bit corresponding to psrpil is (1<< psrpil), the next bit 2759f94778cSArtyom Tarasenko is (2 << psrpil). */ 2769f94778cSArtyom Tarasenko if (pil < (2 << env->psrpil)){ 277259186a7SAndreas Färber if (cs->interrupt_request & CPU_INTERRUPT_HARD) { 278d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n", 279d532b26cSIgor V. Kovalenko env->interrupt_index); 280d532b26cSIgor V. Kovalenko env->interrupt_index = 0; 281d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 282d532b26cSIgor V. Kovalenko } 283d532b26cSIgor V. Kovalenko return; 284d532b26cSIgor V. Kovalenko } 285d532b26cSIgor V. Kovalenko 286d532b26cSIgor V. Kovalenko if (cpu_interrupts_enabled(env)) { 287d532b26cSIgor V. Kovalenko 2889d926598Sblueswir1 unsigned int i; 2899d926598Sblueswir1 290d532b26cSIgor V. Kovalenko for (i = 15; i > env->psrpil; i--) { 2919d926598Sblueswir1 if (pil & (1 << i)) { 2929d926598Sblueswir1 int old_interrupt = env->interrupt_index; 293d532b26cSIgor V. Kovalenko int new_interrupt = TT_EXTINT | i; 2949d926598Sblueswir1 295a7be9badSArtyom Tarasenko if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt 296a7be9badSArtyom Tarasenko && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) { 297d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d " 298d532b26cSIgor V. Kovalenko "current %x >= pending %x\n", 299d532b26cSIgor V. Kovalenko env->tl, cpu_tsptr(env)->tt, new_interrupt); 300d532b26cSIgor V. Kovalenko } else if (old_interrupt != new_interrupt) { 301d532b26cSIgor V. Kovalenko env->interrupt_index = new_interrupt; 302d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i, 303d532b26cSIgor V. Kovalenko old_interrupt, new_interrupt); 304c3affe56SAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 3059d926598Sblueswir1 } 3069d926598Sblueswir1 break; 3079d926598Sblueswir1 } 3089d926598Sblueswir1 } 309259186a7SAndreas Färber } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) { 310d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x " 311d532b26cSIgor V. Kovalenko "current interrupt %x\n", 312d532b26cSIgor V. Kovalenko pil, env->pil_in, env->softint, env->interrupt_index); 3139f94778cSArtyom Tarasenko env->interrupt_index = 0; 314d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 3159d926598Sblueswir1 } 3169d926598Sblueswir1 } 3179d926598Sblueswir1 318ce18c558SAndreas Färber static void cpu_kick_irq(SPARCCPU *cpu) 3198f4efc55SIgor V. Kovalenko { 320259186a7SAndreas Färber CPUState *cs = CPU(cpu); 321ce18c558SAndreas Färber CPUSPARCState *env = &cpu->env; 322ce18c558SAndreas Färber 323259186a7SAndreas Färber cs->halted = 0; 3248f4efc55SIgor V. Kovalenko cpu_check_irqs(env); 325259186a7SAndreas Färber qemu_cpu_kick(cs); 3268f4efc55SIgor V. Kovalenko } 3278f4efc55SIgor V. Kovalenko 328361dea40SBlue Swirl static void cpu_set_ivec_irq(void *opaque, int irq, int level) 3299d926598Sblueswir1 { 330b64ba4b2SAndreas Färber SPARCCPU *cpu = opaque; 331b64ba4b2SAndreas Färber CPUSPARCState *env = &cpu->env; 332259186a7SAndreas Färber CPUState *cs; 3339d926598Sblueswir1 3349d926598Sblueswir1 if (level) { 33523cf96e1SArtyom Tarasenko if (!(env->ivec_status & 0x20)) { 336361dea40SBlue Swirl CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq); 337259186a7SAndreas Färber cs = CPU(cpu); 338259186a7SAndreas Färber cs->halted = 0; 339361dea40SBlue Swirl env->interrupt_index = TT_IVEC; 340361dea40SBlue Swirl env->ivec_status |= 0x20; 341361dea40SBlue Swirl env->ivec_data[0] = (0x1f << 6) | irq; 342361dea40SBlue Swirl env->ivec_data[1] = 0; 343361dea40SBlue Swirl env->ivec_data[2] = 0; 344c3affe56SAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 34523cf96e1SArtyom Tarasenko } 3469d926598Sblueswir1 } else { 34723cf96e1SArtyom Tarasenko if (env->ivec_status & 0x20) { 348361dea40SBlue Swirl CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq); 349d8ed887bSAndreas Färber cs = CPU(cpu); 350361dea40SBlue Swirl env->ivec_status &= ~0x20; 351d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 3529d926598Sblueswir1 } 3539d926598Sblueswir1 } 35423cf96e1SArtyom Tarasenko } 3559d926598Sblueswir1 356e87231d4Sblueswir1 typedef struct ResetData { 357403d7a2dSAndreas Färber SPARCCPU *cpu; 35844a99354SBlue Swirl uint64_t prom_addr; 359e87231d4Sblueswir1 } ResetData; 360e87231d4Sblueswir1 3618f4efc55SIgor V. Kovalenko void cpu_put_timer(QEMUFile *f, CPUTimer *s) 3628f4efc55SIgor V. Kovalenko { 3638f4efc55SIgor V. Kovalenko qemu_put_be32s(f, &s->frequency); 3648f4efc55SIgor V. Kovalenko qemu_put_be32s(f, &s->disabled); 3658f4efc55SIgor V. Kovalenko qemu_put_be64s(f, &s->disabled_mask); 3668f4efc55SIgor V. Kovalenko qemu_put_sbe64s(f, &s->clock_offset); 3678f4efc55SIgor V. Kovalenko 36840daca54SAlex Bligh timer_put(f, s->qtimer); 3698f4efc55SIgor V. Kovalenko } 3708f4efc55SIgor V. Kovalenko 3718f4efc55SIgor V. Kovalenko void cpu_get_timer(QEMUFile *f, CPUTimer *s) 3728f4efc55SIgor V. Kovalenko { 3738f4efc55SIgor V. Kovalenko qemu_get_be32s(f, &s->frequency); 3748f4efc55SIgor V. Kovalenko qemu_get_be32s(f, &s->disabled); 3758f4efc55SIgor V. Kovalenko qemu_get_be64s(f, &s->disabled_mask); 3768f4efc55SIgor V. Kovalenko qemu_get_sbe64s(f, &s->clock_offset); 3778f4efc55SIgor V. Kovalenko 37840daca54SAlex Bligh timer_get(f, s->qtimer); 3798f4efc55SIgor V. Kovalenko } 3808f4efc55SIgor V. Kovalenko 3816b678e1fSAndreas Färber static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu, 3828f4efc55SIgor V. Kovalenko QEMUBHFunc *cb, uint32_t frequency, 3838f4efc55SIgor V. Kovalenko uint64_t disabled_mask) 3848f4efc55SIgor V. Kovalenko { 3857267c094SAnthony Liguori CPUTimer *timer = g_malloc0(sizeof (CPUTimer)); 3868f4efc55SIgor V. Kovalenko 3878f4efc55SIgor V. Kovalenko timer->name = name; 3888f4efc55SIgor V. Kovalenko timer->frequency = frequency; 3898f4efc55SIgor V. Kovalenko timer->disabled_mask = disabled_mask; 3908f4efc55SIgor V. Kovalenko 3918f4efc55SIgor V. Kovalenko timer->disabled = 1; 392bc72ad67SAlex Bligh timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 3938f4efc55SIgor V. Kovalenko 394bc72ad67SAlex Bligh timer->qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cb, cpu); 3958f4efc55SIgor V. Kovalenko 3968f4efc55SIgor V. Kovalenko return timer; 3978f4efc55SIgor V. Kovalenko } 3988f4efc55SIgor V. Kovalenko 3998f4efc55SIgor V. Kovalenko static void cpu_timer_reset(CPUTimer *timer) 4008f4efc55SIgor V. Kovalenko { 4018f4efc55SIgor V. Kovalenko timer->disabled = 1; 402bc72ad67SAlex Bligh timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 4038f4efc55SIgor V. Kovalenko 404bc72ad67SAlex Bligh timer_del(timer->qtimer); 4058f4efc55SIgor V. Kovalenko } 4068f4efc55SIgor V. Kovalenko 407c68ea704Sbellard static void main_cpu_reset(void *opaque) 408c68ea704Sbellard { 409e87231d4Sblueswir1 ResetData *s = (ResetData *)opaque; 410403d7a2dSAndreas Färber CPUSPARCState *env = &s->cpu->env; 41144a99354SBlue Swirl static unsigned int nr_resets; 41220c9f095Sblueswir1 413403d7a2dSAndreas Färber cpu_reset(CPU(s->cpu)); 4148f4efc55SIgor V. Kovalenko 4158f4efc55SIgor V. Kovalenko cpu_timer_reset(env->tick); 4168f4efc55SIgor V. Kovalenko cpu_timer_reset(env->stick); 4178f4efc55SIgor V. Kovalenko cpu_timer_reset(env->hstick); 4188f4efc55SIgor V. Kovalenko 419e87231d4Sblueswir1 env->gregs[1] = 0; // Memory start 420e87231d4Sblueswir1 env->gregs[2] = ram_size; // Memory size 421e87231d4Sblueswir1 env->gregs[3] = 0; // Machine description XXX 42244a99354SBlue Swirl if (nr_resets++ == 0) { 42344a99354SBlue Swirl /* Power on reset */ 42444a99354SBlue Swirl env->pc = s->prom_addr + 0x20ULL; 42544a99354SBlue Swirl } else { 42644a99354SBlue Swirl env->pc = s->prom_addr + 0x40ULL; 42744a99354SBlue Swirl } 428e87231d4Sblueswir1 env->npc = env->pc + 4; 42920c9f095Sblueswir1 } 43020c9f095Sblueswir1 43122548760Sblueswir1 static void tick_irq(void *opaque) 43220c9f095Sblueswir1 { 4336b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4346b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 43520c9f095Sblueswir1 4368f4efc55SIgor V. Kovalenko CPUTimer* timer = env->tick; 4378f4efc55SIgor V. Kovalenko 4388f4efc55SIgor V. Kovalenko if (timer->disabled) { 4398f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("tick_irq: softint disabled\n"); 4408f4efc55SIgor V. Kovalenko return; 4418f4efc55SIgor V. Kovalenko } else { 4428f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("tick: fire\n"); 44320c9f095Sblueswir1 } 4448f4efc55SIgor V. Kovalenko 4458f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_TIMER; 446ce18c558SAndreas Färber cpu_kick_irq(cpu); 4478fa211e8Sblueswir1 } 44820c9f095Sblueswir1 44922548760Sblueswir1 static void stick_irq(void *opaque) 45020c9f095Sblueswir1 { 4516b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4526b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 45320c9f095Sblueswir1 4548f4efc55SIgor V. Kovalenko CPUTimer* timer = env->stick; 4558f4efc55SIgor V. Kovalenko 4568f4efc55SIgor V. Kovalenko if (timer->disabled) { 4578f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("stick_irq: softint disabled\n"); 4588f4efc55SIgor V. Kovalenko return; 4598f4efc55SIgor V. Kovalenko } else { 4608f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("stick: fire\n"); 46120c9f095Sblueswir1 } 4628f4efc55SIgor V. Kovalenko 4638f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_STIMER; 464ce18c558SAndreas Färber cpu_kick_irq(cpu); 4658fa211e8Sblueswir1 } 46620c9f095Sblueswir1 46722548760Sblueswir1 static void hstick_irq(void *opaque) 46820c9f095Sblueswir1 { 4696b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4706b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 47120c9f095Sblueswir1 4728f4efc55SIgor V. Kovalenko CPUTimer* timer = env->hstick; 4738f4efc55SIgor V. Kovalenko 4748f4efc55SIgor V. Kovalenko if (timer->disabled) { 4758f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("hstick_irq: softint disabled\n"); 4768f4efc55SIgor V. Kovalenko return; 4778f4efc55SIgor V. Kovalenko } else { 4788f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("hstick: fire\n"); 4798fa211e8Sblueswir1 } 480c68ea704Sbellard 4818f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_STIMER; 482ce18c558SAndreas Färber cpu_kick_irq(cpu); 483f4b1a842Sblueswir1 } 484f4b1a842Sblueswir1 4858f4efc55SIgor V. Kovalenko static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency) 486f4b1a842Sblueswir1 { 4878f4efc55SIgor V. Kovalenko return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency); 488f4b1a842Sblueswir1 } 489f4b1a842Sblueswir1 4908f4efc55SIgor V. Kovalenko static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency) 491f4b1a842Sblueswir1 { 4928f4efc55SIgor V. Kovalenko return muldiv64(timer_ticks, frequency, get_ticks_per_sec()); 4938f4efc55SIgor V. Kovalenko } 4948f4efc55SIgor V. Kovalenko 4958f4efc55SIgor V. Kovalenko void cpu_tick_set_count(CPUTimer *timer, uint64_t count) 4968f4efc55SIgor V. Kovalenko { 4978f4efc55SIgor V. Kovalenko uint64_t real_count = count & ~timer->disabled_mask; 4988f4efc55SIgor V. Kovalenko uint64_t disabled_bit = count & timer->disabled_mask; 4998f4efc55SIgor V. Kovalenko 500bc72ad67SAlex Bligh int64_t vm_clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 5018f4efc55SIgor V. Kovalenko cpu_to_timer_ticks(real_count, timer->frequency); 5028f4efc55SIgor V. Kovalenko 5038f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n", 5048f4efc55SIgor V. Kovalenko timer->name, real_count, 5058f4efc55SIgor V. Kovalenko timer->disabled?"disabled":"enabled", timer); 5068f4efc55SIgor V. Kovalenko 5078f4efc55SIgor V. Kovalenko timer->disabled = disabled_bit ? 1 : 0; 5088f4efc55SIgor V. Kovalenko timer->clock_offset = vm_clock_offset; 5098f4efc55SIgor V. Kovalenko } 5108f4efc55SIgor V. Kovalenko 5118f4efc55SIgor V. Kovalenko uint64_t cpu_tick_get_count(CPUTimer *timer) 5128f4efc55SIgor V. Kovalenko { 5138f4efc55SIgor V. Kovalenko uint64_t real_count = timer_to_cpu_ticks( 514bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->clock_offset, 5158f4efc55SIgor V. Kovalenko timer->frequency); 5168f4efc55SIgor V. Kovalenko 5178f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n", 5188f4efc55SIgor V. Kovalenko timer->name, real_count, 5198f4efc55SIgor V. Kovalenko timer->disabled?"disabled":"enabled", timer); 5208f4efc55SIgor V. Kovalenko 5218f4efc55SIgor V. Kovalenko if (timer->disabled) 5228f4efc55SIgor V. Kovalenko real_count |= timer->disabled_mask; 5238f4efc55SIgor V. Kovalenko 5248f4efc55SIgor V. Kovalenko return real_count; 5258f4efc55SIgor V. Kovalenko } 5268f4efc55SIgor V. Kovalenko 5278f4efc55SIgor V. Kovalenko void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit) 5288f4efc55SIgor V. Kovalenko { 529bc72ad67SAlex Bligh int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 5308f4efc55SIgor V. Kovalenko 5318f4efc55SIgor V. Kovalenko uint64_t real_limit = limit & ~timer->disabled_mask; 5328f4efc55SIgor V. Kovalenko timer->disabled = (limit & timer->disabled_mask) ? 1 : 0; 5338f4efc55SIgor V. Kovalenko 5348f4efc55SIgor V. Kovalenko int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) + 5358f4efc55SIgor V. Kovalenko timer->clock_offset; 5368f4efc55SIgor V. Kovalenko 5378f4efc55SIgor V. Kovalenko if (expires < now) { 5388f4efc55SIgor V. Kovalenko expires = now + 1; 5398f4efc55SIgor V. Kovalenko } 5408f4efc55SIgor V. Kovalenko 5418f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p " 5428f4efc55SIgor V. Kovalenko "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n", 5438f4efc55SIgor V. Kovalenko timer->name, real_limit, 5448f4efc55SIgor V. Kovalenko timer->disabled?"disabled":"enabled", 5458f4efc55SIgor V. Kovalenko timer, limit, 5468f4efc55SIgor V. Kovalenko timer_to_cpu_ticks(now - timer->clock_offset, 5478f4efc55SIgor V. Kovalenko timer->frequency), 5488f4efc55SIgor V. Kovalenko timer_to_cpu_ticks(expires - now, timer->frequency)); 5498f4efc55SIgor V. Kovalenko 5508f4efc55SIgor V. Kovalenko if (!real_limit) { 5518f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n", 5528f4efc55SIgor V. Kovalenko timer->name); 553bc72ad67SAlex Bligh timer_del(timer->qtimer); 5548f4efc55SIgor V. Kovalenko } else if (timer->disabled) { 555bc72ad67SAlex Bligh timer_del(timer->qtimer); 5568f4efc55SIgor V. Kovalenko } else { 557bc72ad67SAlex Bligh timer_mod(timer->qtimer, expires); 5588f4efc55SIgor V. Kovalenko } 559f4b1a842Sblueswir1 } 560f4b1a842Sblueswir1 561361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level) 5621387fe4aSBlue Swirl { 563361dea40SBlue Swirl static const int isa_irq_to_ivec[16] = { 564361dea40SBlue Swirl [1] = 0x29, /* keyboard */ 565361dea40SBlue Swirl [4] = 0x2b, /* serial */ 566361dea40SBlue Swirl [6] = 0x27, /* floppy */ 567361dea40SBlue Swirl [7] = 0x22, /* parallel */ 568361dea40SBlue Swirl [12] = 0x2a, /* mouse */ 569361dea40SBlue Swirl }; 570361dea40SBlue Swirl qemu_irq *irqs = opaque; 571361dea40SBlue Swirl int ivec; 572361dea40SBlue Swirl 573361dea40SBlue Swirl assert(n < 16); 574361dea40SBlue Swirl ivec = isa_irq_to_ivec[n]; 575361dea40SBlue Swirl EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); 576361dea40SBlue Swirl if (ivec) { 577361dea40SBlue Swirl qemu_set_irq(irqs[ivec], level); 578361dea40SBlue Swirl } 5791387fe4aSBlue Swirl } 5801387fe4aSBlue Swirl 581c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 58248a18b3cSHervé Poussineau static ISABus * 583361dea40SBlue Swirl pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs) 584c190ea07Sblueswir1 { 5851387fe4aSBlue Swirl qemu_irq *isa_irq; 586ab953e28SHervé Poussineau PCIDevice *pci_dev; 58748a18b3cSHervé Poussineau ISABus *isa_bus; 5881387fe4aSBlue Swirl 589ab953e28SHervé Poussineau pci_dev = pci_create_simple(bus, devfn, "ebus"); 5902ae0e48dSAndreas Färber isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0")); 591361dea40SBlue Swirl isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16); 59248a18b3cSHervé Poussineau isa_bus_irqs(isa_bus, isa_irq); 59348a18b3cSHervé Poussineau return isa_bus; 59453e3c4f9SBlue Swirl } 595c190ea07Sblueswir1 59681a322d4SGerd Hoffmann static int 597c5e6fb7eSAvi Kivity pci_ebus_init1(PCIDevice *pci_dev) 59853e3c4f9SBlue Swirl { 599c5e6fb7eSAvi Kivity EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev); 6000c5b8d83SBlue Swirl 601bb2ed009SHervé Poussineau isa_bus_new(DEVICE(pci_dev), get_system_memory(), 602bb2ed009SHervé Poussineau pci_address_space_io(pci_dev)); 603c190ea07Sblueswir1 604c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 605c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 606c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 607c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 608c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 609c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 610c5e6fb7eSAvi Kivity 6110a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 6120a70e094SPaolo Bonzini 0, 0x1000000); 613e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 6140a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 615f3b18f35SMark Cave-Ayland 0, 0x4000); 616a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 61781a322d4SGerd Hoffmann return 0; 618c190ea07Sblueswir1 } 619c190ea07Sblueswir1 62040021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 62140021f08SAnthony Liguori { 62240021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 62340021f08SAnthony Liguori 62440021f08SAnthony Liguori k->init = pci_ebus_init1; 62540021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 62640021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 62740021f08SAnthony Liguori k->revision = 0x01; 62840021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 62940021f08SAnthony Liguori } 63040021f08SAnthony Liguori 6318c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 63240021f08SAnthony Liguori .name = "ebus", 63339bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 63439bffca2SAnthony Liguori .instance_size = sizeof(EbusState), 63540021f08SAnthony Liguori .class_init = ebus_class_init, 63653e3c4f9SBlue Swirl }; 63753e3c4f9SBlue Swirl 63813575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 63913575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 64013575cf6SAndreas Färber 641d4edce38SAvi Kivity typedef struct PROMState { 64213575cf6SAndreas Färber SysBusDevice parent_obj; 64313575cf6SAndreas Färber 644d4edce38SAvi Kivity MemoryRegion prom; 645d4edce38SAvi Kivity } PROMState; 646d4edce38SAvi Kivity 647409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 648409dbce5SAurelien Jarno { 649a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 650409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 651409dbce5SAurelien Jarno } 652409dbce5SAurelien Jarno 6531baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 654a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 6551baffa46SBlue Swirl { 6561baffa46SBlue Swirl DeviceState *dev; 6571baffa46SBlue Swirl SysBusDevice *s; 6581baffa46SBlue Swirl char *filename; 6591baffa46SBlue Swirl int ret; 6601baffa46SBlue Swirl 66113575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 662e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 6631356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 6641baffa46SBlue Swirl 6651baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 6661baffa46SBlue Swirl 6671baffa46SBlue Swirl /* load boot prom */ 6681baffa46SBlue Swirl if (bios_name == NULL) { 6691baffa46SBlue Swirl bios_name = PROM_FILENAME; 6701baffa46SBlue Swirl } 6711baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 6721baffa46SBlue Swirl if (filename) { 673409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 674409dbce5SAurelien Jarno NULL, NULL, NULL, 1, ELF_MACHINE, 0); 6751baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 6761baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 6771baffa46SBlue Swirl } 6787267c094SAnthony Liguori g_free(filename); 6791baffa46SBlue Swirl } else { 6801baffa46SBlue Swirl ret = -1; 6811baffa46SBlue Swirl } 6821baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 6831baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 6841baffa46SBlue Swirl exit(1); 6851baffa46SBlue Swirl } 6861baffa46SBlue Swirl } 6871baffa46SBlue Swirl 68881a322d4SGerd Hoffmann static int prom_init1(SysBusDevice *dev) 6891baffa46SBlue Swirl { 69013575cf6SAndreas Färber PROMState *s = OPENPROM(dev); 6911baffa46SBlue Swirl 69249946538SHu Tao memory_region_init_ram(&s->prom, OBJECT(s), "sun4u.prom", PROM_SIZE_MAX, 693f8ed85acSMarkus Armbruster &error_fatal); 694c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 695d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 696750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 69781a322d4SGerd Hoffmann return 0; 6981baffa46SBlue Swirl } 6991baffa46SBlue Swirl 700999e12bbSAnthony Liguori static Property prom_properties[] = { 701999e12bbSAnthony Liguori {/* end of property list */}, 702999e12bbSAnthony Liguori }; 703999e12bbSAnthony Liguori 704999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 705999e12bbSAnthony Liguori { 70639bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 707999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 708999e12bbSAnthony Liguori 709999e12bbSAnthony Liguori k->init = prom_init1; 71039bffca2SAnthony Liguori dc->props = prom_properties; 7111baffa46SBlue Swirl } 712999e12bbSAnthony Liguori 7138c43a6f0SAndreas Färber static const TypeInfo prom_info = { 71413575cf6SAndreas Färber .name = TYPE_OPENPROM, 71539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 71639bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 717999e12bbSAnthony Liguori .class_init = prom_class_init, 7181baffa46SBlue Swirl }; 7191baffa46SBlue Swirl 720bda42033SBlue Swirl 72188c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 72288c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 72388c034d5SAndreas Färber 72488c034d5SAndreas Färber typedef struct RamDevice { 72588c034d5SAndreas Färber SysBusDevice parent_obj; 72688c034d5SAndreas Färber 727d4edce38SAvi Kivity MemoryRegion ram; 72804843626SBlue Swirl uint64_t size; 729bda42033SBlue Swirl } RamDevice; 730bda42033SBlue Swirl 731bda42033SBlue Swirl /* System RAM */ 73281a322d4SGerd Hoffmann static int ram_init1(SysBusDevice *dev) 733bda42033SBlue Swirl { 73488c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 735bda42033SBlue Swirl 73649946538SHu Tao memory_region_init_ram(&d->ram, OBJECT(d), "sun4u.ram", d->size, 737f8ed85acSMarkus Armbruster &error_fatal); 738c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 739750ecd44SAvi Kivity sysbus_init_mmio(dev, &d->ram); 74081a322d4SGerd Hoffmann return 0; 741bda42033SBlue Swirl } 742bda42033SBlue Swirl 743a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 744bda42033SBlue Swirl { 745bda42033SBlue Swirl DeviceState *dev; 746bda42033SBlue Swirl SysBusDevice *s; 747bda42033SBlue Swirl RamDevice *d; 748bda42033SBlue Swirl 749bda42033SBlue Swirl /* allocate RAM */ 75088c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 7511356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 752bda42033SBlue Swirl 75388c034d5SAndreas Färber d = SUN4U_RAM(dev); 754bda42033SBlue Swirl d->size = RAM_size; 755e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 756bda42033SBlue Swirl 757bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 758bda42033SBlue Swirl } 759bda42033SBlue Swirl 760999e12bbSAnthony Liguori static Property ram_properties[] = { 76132a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 76232a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 763999e12bbSAnthony Liguori }; 764999e12bbSAnthony Liguori 765999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 766999e12bbSAnthony Liguori { 76739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 768999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 769999e12bbSAnthony Liguori 770999e12bbSAnthony Liguori k->init = ram_init1; 77139bffca2SAnthony Liguori dc->props = ram_properties; 772bda42033SBlue Swirl } 773999e12bbSAnthony Liguori 7748c43a6f0SAndreas Färber static const TypeInfo ram_info = { 77588c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 77639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 77739bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 778999e12bbSAnthony Liguori .class_init = ram_class_init, 779bda42033SBlue Swirl }; 780bda42033SBlue Swirl 781f9d1465fSAndreas Färber static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef) 7823475187dSbellard { 7838ebdf9dcSAndreas Färber SPARCCPU *cpu; 78498cec4a2SAndreas Färber CPUSPARCState *env; 785e87231d4Sblueswir1 ResetData *reset_info; 7863475187dSbellard 7878f4efc55SIgor V. Kovalenko uint32_t tick_frequency = 100*1000000; 7888f4efc55SIgor V. Kovalenko uint32_t stick_frequency = 100*1000000; 7898f4efc55SIgor V. Kovalenko uint32_t hstick_frequency = 100*1000000; 7908f4efc55SIgor V. Kovalenko 7918ebdf9dcSAndreas Färber if (cpu_model == NULL) { 792c7ba218dSblueswir1 cpu_model = hwdef->default_cpu_model; 7938ebdf9dcSAndreas Färber } 7948ebdf9dcSAndreas Färber cpu = cpu_sparc_init(cpu_model); 7958ebdf9dcSAndreas Färber if (cpu == NULL) { 79662724a37Sblueswir1 fprintf(stderr, "Unable to find Sparc CPU definition\n"); 79762724a37Sblueswir1 exit(1); 79862724a37Sblueswir1 } 7998ebdf9dcSAndreas Färber env = &cpu->env; 80020c9f095Sblueswir1 8016b678e1fSAndreas Färber env->tick = cpu_timer_create("tick", cpu, tick_irq, 8028f4efc55SIgor V. Kovalenko tick_frequency, TICK_NPT_MASK); 80320c9f095Sblueswir1 8046b678e1fSAndreas Färber env->stick = cpu_timer_create("stick", cpu, stick_irq, 8058f4efc55SIgor V. Kovalenko stick_frequency, TICK_INT_DIS); 8068f4efc55SIgor V. Kovalenko 8076b678e1fSAndreas Färber env->hstick = cpu_timer_create("hstick", cpu, hstick_irq, 8088f4efc55SIgor V. Kovalenko hstick_frequency, TICK_INT_DIS); 809e87231d4Sblueswir1 8107267c094SAnthony Liguori reset_info = g_malloc0(sizeof(ResetData)); 811403d7a2dSAndreas Färber reset_info->cpu = cpu; 81244a99354SBlue Swirl reset_info->prom_addr = hwdef->prom_addr; 813a08d4367SJan Kiszka qemu_register_reset(main_cpu_reset, reset_info); 814c68ea704Sbellard 815f9d1465fSAndreas Färber return cpu; 8167b833f5bSBlue Swirl } 8177b833f5bSBlue Swirl 81838bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 8193ef96221SMarcel Apfelbaum MachineState *machine, 8207b833f5bSBlue Swirl const struct hwdef *hwdef) 8217b833f5bSBlue Swirl { 822f9d1465fSAndreas Färber SPARCCPU *cpu; 82331688246SHervé Poussineau Nvram *nvram; 8247b833f5bSBlue Swirl unsigned int i; 8255f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 8267b833f5bSBlue Swirl PCIBus *pci_bus, *pci_bus2, *pci_bus3; 82748a18b3cSHervé Poussineau ISABus *isa_bus; 828f3b18f35SMark Cave-Ayland SysBusDevice *s; 829361dea40SBlue Swirl qemu_irq *ivec_irqs, *pbm_irqs; 830f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 831fd8014e1SGerd Hoffmann DriveInfo *fd[MAX_FD]; 832a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 8337b833f5bSBlue Swirl 8347b833f5bSBlue Swirl /* init CPUs */ 8353ef96221SMarcel Apfelbaum cpu = cpu_devinit(machine->cpu_model, hwdef); 8367b833f5bSBlue Swirl 837bda42033SBlue Swirl /* set up devices */ 8383ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 8393475187dSbellard 8401baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 8413475187dSbellard 842b64ba4b2SAndreas Färber ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX); 843361dea40SBlue Swirl pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2, 844361dea40SBlue Swirl &pci_bus3, &pbm_irqs); 845f2898771SAurelien Jarno pci_vga_init(pci_bus); 84683469015Sbellard 847c190ea07Sblueswir1 // XXX Should be pci_bus3 848361dea40SBlue Swirl isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs); 849c190ea07Sblueswir1 850e87231d4Sblueswir1 i = 0; 851e87231d4Sblueswir1 if (hwdef->console_serial_base) { 85238bc50f7SRichard Henderson serial_mm_init(address_space_mem, hwdef->console_serial_base, 0, 85339186d8aSRichard Henderson NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 854e87231d4Sblueswir1 i++; 855e87231d4Sblueswir1 } 85683469015Sbellard 857b6607a1aSMarkus Armbruster serial_hds_isa_init(isa_bus, MAX_SERIAL_PORTS); 85807dc7880SMarkus Armbruster parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS); 85983469015Sbellard 860cb457d76Saliguori for(i = 0; i < nb_nics; i++) 86129b358f9SDavid Gibson pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL); 86283469015Sbellard 863d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 864e4bcb14cSths 8653b898ddaSblueswir1 pci_cmd646_ide_init(pci_bus, hd, 1); 8663b898ddaSblueswir1 86748a18b3cSHervé Poussineau isa_create_simple(isa_bus, "i8042"); 868e4bcb14cSths for(i = 0; i < MAX_FD; i++) { 869fd8014e1SGerd Hoffmann fd[i] = drive_get(IF_FLOPPY, 0, i); 870e4bcb14cSths } 87148a18b3cSHervé Poussineau fdctrl_init_isa(isa_bus, fd); 872f3b18f35SMark Cave-Ayland 873f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 874f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 875f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 876f3b18f35SMark Cave-Ayland memory_region_add_subregion(get_system_io(), 0x2000, 877f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 878636aa70aSBlue Swirl 879636aa70aSBlue Swirl initrd_size = 0; 8805f2bf0feSBlue Swirl initrd_addr = 0; 8813ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 8823ef96221SMarcel Apfelbaum machine->initrd_filename, 8835f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 8845f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 885636aa70aSBlue Swirl 8863ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 8873ef96221SMarcel Apfelbaum machine->boot_order, 8885f2bf0feSBlue Swirl kernel_addr, kernel_size, 8893ef96221SMarcel Apfelbaum machine->kernel_cmdline, 8905f2bf0feSBlue Swirl initrd_addr, initrd_size, 89183469015Sbellard /* XXX: need an option to load a NVRAM image */ 89283469015Sbellard 0, 8930d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 8940d31cb99Sblueswir1 (uint8_t *)&nd_table[0].macaddr); 89583469015Sbellard 89666708822SLaszlo Ersek fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT); 89770db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 898905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 899905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 9005f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 9015f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 9023ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 9039c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 9043ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 9053ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 906513f789fSblueswir1 } else { 9079c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 908513f789fSblueswir1 } 9095f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 9105f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 9113ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 9127589690cSBlue Swirl 9137589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 9147589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 9157589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 9167589690cSBlue Swirl 917513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 9183475187dSbellard } 9193475187dSbellard 920905fdcb5Sblueswir1 enum { 921905fdcb5Sblueswir1 sun4u_id = 0, 922905fdcb5Sblueswir1 sun4v_id = 64, 923e87231d4Sblueswir1 niagara_id, 924905fdcb5Sblueswir1 }; 925905fdcb5Sblueswir1 926c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 927c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 928c7ba218dSblueswir1 { 9295910b047SIgor V. Kovalenko .default_cpu_model = "TI UltraSparc IIi", 930905fdcb5Sblueswir1 .machine_id = sun4u_id, 931e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 932e87231d4Sblueswir1 .console_serial_base = 0, 933c7ba218dSblueswir1 }, 934c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 935c7ba218dSblueswir1 { 936c7ba218dSblueswir1 .default_cpu_model = "Sun UltraSparc T1", 937905fdcb5Sblueswir1 .machine_id = sun4v_id, 938e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 939e87231d4Sblueswir1 .console_serial_base = 0, 940e87231d4Sblueswir1 }, 941e87231d4Sblueswir1 /* Sun4v generic Niagara machine */ 942e87231d4Sblueswir1 { 943e87231d4Sblueswir1 .default_cpu_model = "Sun UltraSparc T1", 944e87231d4Sblueswir1 .machine_id = niagara_id, 945e87231d4Sblueswir1 .prom_addr = 0xfff0000000ULL, 946e87231d4Sblueswir1 .console_serial_base = 0xfff0c2c000ULL, 947c7ba218dSblueswir1 }, 948c7ba218dSblueswir1 }; 949c7ba218dSblueswir1 950c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 9513ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 952c7ba218dSblueswir1 { 9533ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 954c7ba218dSblueswir1 } 955c7ba218dSblueswir1 956c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 9573ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 958c7ba218dSblueswir1 { 9593ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 960c7ba218dSblueswir1 } 961c7ba218dSblueswir1 962e87231d4Sblueswir1 /* Niagara hardware initialisation */ 9633ef96221SMarcel Apfelbaum static void niagara_init(MachineState *machine) 964e87231d4Sblueswir1 { 9653ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[2]); 966e87231d4Sblueswir1 } 967e87231d4Sblueswir1 968*8a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 969e264d29dSEduardo Habkost { 970*8a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 971*8a661aeaSAndreas Färber 972e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 973e264d29dSEduardo Habkost mc->init = sun4u_init; 974e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 975e264d29dSEduardo Habkost mc->is_default = 1; 976e264d29dSEduardo Habkost mc->default_boot_order = "c"; 977e264d29dSEduardo Habkost } 978c7ba218dSblueswir1 979*8a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 980*8a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 981*8a661aeaSAndreas Färber .parent = TYPE_MACHINE, 982*8a661aeaSAndreas Färber .class_init = sun4u_class_init, 983*8a661aeaSAndreas Färber }; 984e87231d4Sblueswir1 985*8a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 986e264d29dSEduardo Habkost { 987*8a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 988*8a661aeaSAndreas Färber 989e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 990e264d29dSEduardo Habkost mc->init = sun4v_init; 991e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 992e264d29dSEduardo Habkost mc->default_boot_order = "c"; 993e264d29dSEduardo Habkost } 994e264d29dSEduardo Habkost 995*8a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 996*8a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 997*8a661aeaSAndreas Färber .parent = TYPE_MACHINE, 998*8a661aeaSAndreas Färber .class_init = sun4v_class_init, 999*8a661aeaSAndreas Färber }; 1000e264d29dSEduardo Habkost 1001*8a661aeaSAndreas Färber static void niagara_class_init(ObjectClass *oc, void *data) 1002e264d29dSEduardo Habkost { 1003*8a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 1004*8a661aeaSAndreas Färber 1005e264d29dSEduardo Habkost mc->desc = "Sun4v platform, Niagara"; 1006e264d29dSEduardo Habkost mc->init = niagara_init; 1007e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 1008e264d29dSEduardo Habkost mc->default_boot_order = "c"; 1009e264d29dSEduardo Habkost } 1010e264d29dSEduardo Habkost 1011*8a661aeaSAndreas Färber static const TypeInfo niagara_type = { 1012*8a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("Niagara"), 1013*8a661aeaSAndreas Färber .parent = TYPE_MACHINE, 1014*8a661aeaSAndreas Färber .class_init = niagara_class_init, 1015*8a661aeaSAndreas Färber }; 1016f80f9ec9SAnthony Liguori 101783f7d43aSAndreas Färber static void sun4u_register_types(void) 101883f7d43aSAndreas Färber { 101983f7d43aSAndreas Färber type_register_static(&ebus_info); 102083f7d43aSAndreas Färber type_register_static(&prom_info); 102183f7d43aSAndreas Färber type_register_static(&ram_info); 102283f7d43aSAndreas Färber } 102383f7d43aSAndreas Färber 1024*8a661aeaSAndreas Färber static void sun4u_machine_init(void) 1025*8a661aeaSAndreas Färber { 1026*8a661aeaSAndreas Färber type_register_static(&sun4u_type); 1027*8a661aeaSAndreas Färber type_register_static(&sun4v_type); 1028*8a661aeaSAndreas Färber type_register_static(&niagara_type); 1029*8a661aeaSAndreas Färber } 1030*8a661aeaSAndreas Färber 103183f7d43aSAndreas Färber type_init(sun4u_register_types) 1032*8a661aeaSAndreas Färber machine_init(sun4u_machine_init) 1033