13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 306864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 310d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 320d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 330d09e41aSPaolo Bonzini #include "hw/char/serial.h" 340d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 350d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 361422e32dSPaolo Bonzini #include "net/net.h" 371de7afc9SPaolo Bonzini #include "qemu/timer.h" 389c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3983c9f4caSPaolo Bonzini #include "hw/boards.h" 40c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 412024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 42fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 430d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4483c9f4caSPaolo Bonzini #include "hw/sysbus.h" 4583c9f4caSPaolo Bonzini #include "hw/ide.h" 466864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 4783c9f4caSPaolo Bonzini #include "hw/loader.h" 48ca20cf32SBlue Swirl #include "elf.h" 49f348b6d1SVeronia Bahaa #include "qemu/cutils.h" 503475187dSbellard 51b430a225SBlue Swirl //#define DEBUG_EBUS 52b430a225SBlue Swirl 53b430a225SBlue Swirl #ifdef DEBUG_EBUS 54b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) \ 55b430a225SBlue Swirl do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) 56b430a225SBlue Swirl #else 57b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) 589d926598Sblueswir1 #endif 599d926598Sblueswir1 6083469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 6183469015Sbellard #define CMDLINE_ADDR 0x003ff000 62ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 63f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 6483469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 6583469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 66d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 670986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6883469015Sbellard #define NVRAM_SIZE 0x2000 69e4bcb14cSths #define MAX_IDE_BUS 2 703cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 717589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 727589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 737589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 743475187dSbellard 75852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 769d926598Sblueswir1 77c7ba218dSblueswir1 struct hwdef { 78905fdcb5Sblueswir1 uint16_t machine_id; 79e87231d4Sblueswir1 uint64_t prom_addr; 80e87231d4Sblueswir1 uint64_t console_serial_base; 81c7ba218dSblueswir1 }; 82c7ba218dSblueswir1 83c5e6fb7eSAvi Kivity typedef struct EbusState { 84c5e6fb7eSAvi Kivity PCIDevice pci_dev; 85c5e6fb7eSAvi Kivity MemoryRegion bar0; 86c5e6fb7eSAvi Kivity MemoryRegion bar1; 87c5e6fb7eSAvi Kivity } EbusState; 88c5e6fb7eSAvi Kivity 8957146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable) 904556bd8bSBlue Swirl { 914556bd8bSBlue Swirl } 924556bd8bSBlue Swirl 93ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 94ddcd5531SGonglei Error **errp) 9581864572Sblueswir1 { 9648779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 9781864572Sblueswir1 } 9881864572Sblueswir1 9931688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 10043a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 10177f193daSblueswir1 const char *boot_devices, 10283469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 10383469015Sbellard const char *cmdline, 10483469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 10583469015Sbellard uint32_t NVRAM_image, 1060d31cb99Sblueswir1 int width, int height, int depth, 1070d31cb99Sblueswir1 const uint8_t *macaddr) 1083475187dSbellard { 10966508601Sblueswir1 unsigned int i; 1102024c014SThomas Huth int sysp_end; 111d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 11231688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1133475187dSbellard 114d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 115d2c63fc1Sblueswir1 1162024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1172024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1183475187dSbellard 1192024c014SThomas Huth /* Free space partition */ 1202024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 121d2c63fc1Sblueswir1 1220d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1230d31cb99Sblueswir1 12431688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 12531688246SHervé Poussineau (k->write)(nvram, i, image[i]); 12631688246SHervé Poussineau } 12766508601Sblueswir1 12883469015Sbellard return 0; 1293475187dSbellard } 1305f2bf0feSBlue Swirl 1315f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 132636aa70aSBlue Swirl const char *initrd_filename, 1335f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1345f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1355f2bf0feSBlue Swirl uint64_t *kernel_entry) 136636aa70aSBlue Swirl { 137636aa70aSBlue Swirl int linux_boot; 138636aa70aSBlue Swirl unsigned int i; 139636aa70aSBlue Swirl long kernel_size; 1406908d9ceSBlue Swirl uint8_t *ptr; 1415f2bf0feSBlue Swirl uint64_t kernel_top; 142636aa70aSBlue Swirl 143636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 144636aa70aSBlue Swirl 145636aa70aSBlue Swirl kernel_size = 0; 146636aa70aSBlue Swirl if (linux_boot) { 147ca20cf32SBlue Swirl int bswap_needed; 148ca20cf32SBlue Swirl 149ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 150ca20cf32SBlue Swirl bswap_needed = 1; 151ca20cf32SBlue Swirl #else 152ca20cf32SBlue Swirl bswap_needed = 0; 153ca20cf32SBlue Swirl #endif 1545f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 1557ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1565f2bf0feSBlue Swirl if (kernel_size < 0) { 1575f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1585f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 159636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 160ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 161ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1625f2bf0feSBlue Swirl } 1635f2bf0feSBlue Swirl if (kernel_size < 0) { 164636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 165636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 166636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1675f2bf0feSBlue Swirl } 168636aa70aSBlue Swirl if (kernel_size < 0) { 169636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 170636aa70aSBlue Swirl kernel_filename); 171636aa70aSBlue Swirl exit(1); 172636aa70aSBlue Swirl } 1735f2bf0feSBlue Swirl /* load initrd above kernel */ 174636aa70aSBlue Swirl *initrd_size = 0; 175636aa70aSBlue Swirl if (initrd_filename) { 1765f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1775f2bf0feSBlue Swirl 178636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1795f2bf0feSBlue Swirl *initrd_addr, 1805f2bf0feSBlue Swirl RAM_size - *initrd_addr); 1815f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 182636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 183636aa70aSBlue Swirl initrd_filename); 184636aa70aSBlue Swirl exit(1); 185636aa70aSBlue Swirl } 186636aa70aSBlue Swirl } 187636aa70aSBlue Swirl if (*initrd_size > 0) { 188636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 1895f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 1906908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 1915f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 1926908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 193636aa70aSBlue Swirl break; 194636aa70aSBlue Swirl } 195636aa70aSBlue Swirl } 196636aa70aSBlue Swirl } 197636aa70aSBlue Swirl } 198636aa70aSBlue Swirl return kernel_size; 199636aa70aSBlue Swirl } 2003475187dSbellard 201e87231d4Sblueswir1 typedef struct ResetData { 202403d7a2dSAndreas Färber SPARCCPU *cpu; 20344a99354SBlue Swirl uint64_t prom_addr; 204e87231d4Sblueswir1 } ResetData; 205e87231d4Sblueswir1 206361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level) 2071387fe4aSBlue Swirl { 208361dea40SBlue Swirl static const int isa_irq_to_ivec[16] = { 209361dea40SBlue Swirl [1] = 0x29, /* keyboard */ 210361dea40SBlue Swirl [4] = 0x2b, /* serial */ 211361dea40SBlue Swirl [6] = 0x27, /* floppy */ 212361dea40SBlue Swirl [7] = 0x22, /* parallel */ 213361dea40SBlue Swirl [12] = 0x2a, /* mouse */ 214361dea40SBlue Swirl }; 215361dea40SBlue Swirl qemu_irq *irqs = opaque; 216361dea40SBlue Swirl int ivec; 217361dea40SBlue Swirl 2181f6fb58dSPhilippe Mathieu-Daudé assert(n < ARRAY_SIZE(isa_irq_to_ivec)); 219361dea40SBlue Swirl ivec = isa_irq_to_ivec[n]; 220361dea40SBlue Swirl EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); 221361dea40SBlue Swirl if (ivec) { 222361dea40SBlue Swirl qemu_set_irq(irqs[ivec], level); 223361dea40SBlue Swirl } 2241387fe4aSBlue Swirl } 2251387fe4aSBlue Swirl 226c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 22748a18b3cSHervé Poussineau static ISABus * 228e1030ca5SMark Cave-Ayland pci_ebus_init(PCIDevice *pci_dev, qemu_irq *irqs) 229c190ea07Sblueswir1 { 2301387fe4aSBlue Swirl qemu_irq *isa_irq; 23148a18b3cSHervé Poussineau ISABus *isa_bus; 2321387fe4aSBlue Swirl 2332ae0e48dSAndreas Färber isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0")); 234361dea40SBlue Swirl isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16); 23548a18b3cSHervé Poussineau isa_bus_irqs(isa_bus, isa_irq); 23648a18b3cSHervé Poussineau return isa_bus; 23753e3c4f9SBlue Swirl } 238c190ea07Sblueswir1 2393a80ceadSMarkus Armbruster static void pci_ebus_realize(PCIDevice *pci_dev, Error **errp) 24053e3c4f9SBlue Swirl { 241c5e6fb7eSAvi Kivity EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev); 2420c5b8d83SBlue Swirl 243d10e5432SMarkus Armbruster if (!isa_bus_new(DEVICE(pci_dev), get_system_memory(), 244d10e5432SMarkus Armbruster pci_address_space_io(pci_dev), errp)) { 245d10e5432SMarkus Armbruster return; 246d10e5432SMarkus Armbruster } 247c190ea07Sblueswir1 248c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 249c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 250c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 251c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 252c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 253c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 254c5e6fb7eSAvi Kivity 2550a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 2560a70e094SPaolo Bonzini 0, 0x1000000); 257e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 2580a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 259f3b18f35SMark Cave-Ayland 0, 0x4000); 260a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 261c190ea07Sblueswir1 } 262c190ea07Sblueswir1 26340021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 26440021f08SAnthony Liguori { 26540021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 26640021f08SAnthony Liguori 2673a80ceadSMarkus Armbruster k->realize = pci_ebus_realize; 26840021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 26940021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 27040021f08SAnthony Liguori k->revision = 0x01; 27140021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 27240021f08SAnthony Liguori } 27340021f08SAnthony Liguori 2748c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 27540021f08SAnthony Liguori .name = "ebus", 27639bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 27739bffca2SAnthony Liguori .instance_size = sizeof(EbusState), 27840021f08SAnthony Liguori .class_init = ebus_class_init, 279fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 280fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 281fd3b02c8SEduardo Habkost { }, 282fd3b02c8SEduardo Habkost }, 28353e3c4f9SBlue Swirl }; 28453e3c4f9SBlue Swirl 28513575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 28613575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 28713575cf6SAndreas Färber 288d4edce38SAvi Kivity typedef struct PROMState { 28913575cf6SAndreas Färber SysBusDevice parent_obj; 29013575cf6SAndreas Färber 291d4edce38SAvi Kivity MemoryRegion prom; 292d4edce38SAvi Kivity } PROMState; 293d4edce38SAvi Kivity 294409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 295409dbce5SAurelien Jarno { 296a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 297409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 298409dbce5SAurelien Jarno } 299409dbce5SAurelien Jarno 3001baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 301a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 3021baffa46SBlue Swirl { 3031baffa46SBlue Swirl DeviceState *dev; 3041baffa46SBlue Swirl SysBusDevice *s; 3051baffa46SBlue Swirl char *filename; 3061baffa46SBlue Swirl int ret; 3071baffa46SBlue Swirl 30813575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 309e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 3101356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 3111baffa46SBlue Swirl 3121baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 3131baffa46SBlue Swirl 3141baffa46SBlue Swirl /* load boot prom */ 3151baffa46SBlue Swirl if (bios_name == NULL) { 3161baffa46SBlue Swirl bios_name = PROM_FILENAME; 3171baffa46SBlue Swirl } 3181baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3191baffa46SBlue Swirl if (filename) { 320409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 3217ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 3221baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3231baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 3241baffa46SBlue Swirl } 3257267c094SAnthony Liguori g_free(filename); 3261baffa46SBlue Swirl } else { 3271baffa46SBlue Swirl ret = -1; 3281baffa46SBlue Swirl } 3291baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3301baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 3311baffa46SBlue Swirl exit(1); 3321baffa46SBlue Swirl } 3331baffa46SBlue Swirl } 3341baffa46SBlue Swirl 33578fb261dSxiaoqiang zhao static void prom_init1(Object *obj) 3361baffa46SBlue Swirl { 33778fb261dSxiaoqiang zhao PROMState *s = OPENPROM(obj); 33878fb261dSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 3391baffa46SBlue Swirl 3401cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX, 341f8ed85acSMarkus Armbruster &error_fatal); 342c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 343d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 344750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 3451baffa46SBlue Swirl } 3461baffa46SBlue Swirl 347999e12bbSAnthony Liguori static Property prom_properties[] = { 348999e12bbSAnthony Liguori {/* end of property list */}, 349999e12bbSAnthony Liguori }; 350999e12bbSAnthony Liguori 351999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 352999e12bbSAnthony Liguori { 35339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 354999e12bbSAnthony Liguori 35539bffca2SAnthony Liguori dc->props = prom_properties; 3561baffa46SBlue Swirl } 357999e12bbSAnthony Liguori 3588c43a6f0SAndreas Färber static const TypeInfo prom_info = { 35913575cf6SAndreas Färber .name = TYPE_OPENPROM, 36039bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 36139bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 362999e12bbSAnthony Liguori .class_init = prom_class_init, 36378fb261dSxiaoqiang zhao .instance_init = prom_init1, 3641baffa46SBlue Swirl }; 3651baffa46SBlue Swirl 366bda42033SBlue Swirl 36788c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 36888c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 36988c034d5SAndreas Färber 37088c034d5SAndreas Färber typedef struct RamDevice { 37188c034d5SAndreas Färber SysBusDevice parent_obj; 37288c034d5SAndreas Färber 373d4edce38SAvi Kivity MemoryRegion ram; 37404843626SBlue Swirl uint64_t size; 375bda42033SBlue Swirl } RamDevice; 376bda42033SBlue Swirl 377bda42033SBlue Swirl /* System RAM */ 37878fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 379bda42033SBlue Swirl { 38088c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 38178fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 382bda42033SBlue Swirl 3831cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 384f8ed85acSMarkus Armbruster &error_fatal); 385c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 38678fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 387bda42033SBlue Swirl } 388bda42033SBlue Swirl 389a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 390bda42033SBlue Swirl { 391bda42033SBlue Swirl DeviceState *dev; 392bda42033SBlue Swirl SysBusDevice *s; 393bda42033SBlue Swirl RamDevice *d; 394bda42033SBlue Swirl 395bda42033SBlue Swirl /* allocate RAM */ 39688c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 3971356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 398bda42033SBlue Swirl 39988c034d5SAndreas Färber d = SUN4U_RAM(dev); 400bda42033SBlue Swirl d->size = RAM_size; 401e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 402bda42033SBlue Swirl 403bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 404bda42033SBlue Swirl } 405bda42033SBlue Swirl 406999e12bbSAnthony Liguori static Property ram_properties[] = { 40732a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 40832a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 409999e12bbSAnthony Liguori }; 410999e12bbSAnthony Liguori 411999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 412999e12bbSAnthony Liguori { 41339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 414999e12bbSAnthony Liguori 41578fb261dSxiaoqiang zhao dc->realize = ram_realize; 41639bffca2SAnthony Liguori dc->props = ram_properties; 417bda42033SBlue Swirl } 418999e12bbSAnthony Liguori 4198c43a6f0SAndreas Färber static const TypeInfo ram_info = { 42088c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 42139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 42239bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 423999e12bbSAnthony Liguori .class_init = ram_class_init, 424bda42033SBlue Swirl }; 425bda42033SBlue Swirl 42638bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 4273ef96221SMarcel Apfelbaum MachineState *machine, 4287b833f5bSBlue Swirl const struct hwdef *hwdef) 4297b833f5bSBlue Swirl { 430f9d1465fSAndreas Färber SPARCCPU *cpu; 43131688246SHervé Poussineau Nvram *nvram; 4327b833f5bSBlue Swirl unsigned int i; 4335f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 434311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 4358d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 43648a18b3cSHervé Poussineau ISABus *isa_bus; 437f3b18f35SMark Cave-Ayland SysBusDevice *s; 438361dea40SBlue Swirl qemu_irq *ivec_irqs, *pbm_irqs; 439f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 440fd8014e1SGerd Hoffmann DriveInfo *fd[MAX_FD]; 441c3ae40e1SHervé Poussineau DeviceState *dev; 442a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 4438d932971SMark Cave-Ayland NICInfo *nd; 4446864fa38SMark Cave-Ayland MACAddr macaddr; 4456864fa38SMark Cave-Ayland bool onboard_nic; 4467b833f5bSBlue Swirl 4477b833f5bSBlue Swirl /* init CPUs */ 448*58530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 4497b833f5bSBlue Swirl 450bda42033SBlue Swirl /* set up devices */ 4513ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 4523475187dSbellard 4531baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 4543475187dSbellard 455fff54d22SArtyom Tarasenko ivec_irqs = qemu_allocate_irqs(sparc64_cpu_set_ivec_irq, cpu, IVEC_MAX); 456311f2b7aSMark Cave-Ayland pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_busA, 457311f2b7aSMark Cave-Ayland &pci_busB, &pbm_irqs); 45883469015Sbellard 4596864fa38SMark Cave-Ayland /* Only in-built Simba PBMs can exist on the root bus, slot 0 on busA is 4606864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 4616864fa38SMark Cave-Ayland 0-3 are free on busB */ 4626864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 4636864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 4646864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 4656864fa38SMark Cave-Ayland 4666864fa38SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, "ebus"); 4676864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 4686864fa38SMark Cave-Ayland 469e1030ca5SMark Cave-Ayland isa_bus = pci_ebus_init(ebus, pbm_irqs); 470c190ea07Sblueswir1 471e87231d4Sblueswir1 i = 0; 472e87231d4Sblueswir1 if (hwdef->console_serial_base) { 47338bc50f7SRichard Henderson serial_mm_init(address_space_mem, hwdef->console_serial_base, 0, 47439186d8aSRichard Henderson NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 475e87231d4Sblueswir1 i++; 476e87231d4Sblueswir1 } 47783469015Sbellard 4784496dc49SMarc-André Lureau serial_hds_isa_init(isa_bus, i, MAX_SERIAL_PORTS); 47907dc7880SMarkus Armbruster parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS); 48083469015Sbellard 4816864fa38SMark Cave-Ayland pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 4826864fa38SMark Cave-Ayland 4836864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 4846864fa38SMark Cave-Ayland onboard_nic = false; 4858d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 4868d932971SMark Cave-Ayland nd = &nd_table[i]; 4878d932971SMark Cave-Ayland 4886864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 4896864fa38SMark Cave-Ayland if (!onboard_nic) { 4906864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 4916864fa38SMark Cave-Ayland true, "sunhme"); 4926864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 4936864fa38SMark Cave-Ayland onboard_nic = true; 4946864fa38SMark Cave-Ayland } else { 495bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 4966864fa38SMark Cave-Ayland } 4976864fa38SMark Cave-Ayland } else { 498bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 4996864fa38SMark Cave-Ayland } 5006864fa38SMark Cave-Ayland 5018d932971SMark Cave-Ayland dev = &pci_dev->qdev; 5028d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 5038d932971SMark Cave-Ayland qdev_init_nofail(dev); 5046864fa38SMark Cave-Ayland } 5058d932971SMark Cave-Ayland 5066864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 5076864fa38SMark Cave-Ayland * we have a valid machine id */ 5086864fa38SMark Cave-Ayland if (!onboard_nic) { 5096864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 5108d932971SMark Cave-Ayland } 51183469015Sbellard 512d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 513e4bcb14cSths 5146864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 5156864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 5166864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 5176864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 5183b898ddaSblueswir1 51948a18b3cSHervé Poussineau isa_create_simple(isa_bus, "i8042"); 520c3ae40e1SHervé Poussineau 521c3ae40e1SHervé Poussineau /* Floppy */ 522e4bcb14cSths for(i = 0; i < MAX_FD; i++) { 523fd8014e1SGerd Hoffmann fd[i] = drive_get(IF_FLOPPY, 0, i); 524e4bcb14cSths } 525c3ae40e1SHervé Poussineau dev = DEVICE(isa_create(isa_bus, TYPE_ISA_FDC)); 526c3ae40e1SHervé Poussineau if (fd[0]) { 527c3ae40e1SHervé Poussineau qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 528c3ae40e1SHervé Poussineau &error_abort); 529c3ae40e1SHervé Poussineau } 530c3ae40e1SHervé Poussineau if (fd[1]) { 531c3ae40e1SHervé Poussineau qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 532c3ae40e1SHervé Poussineau &error_abort); 533c3ae40e1SHervé Poussineau } 534c3ae40e1SHervé Poussineau qdev_prop_set_uint32(dev, "dma", -1); 535c3ae40e1SHervé Poussineau qdev_init_nofail(dev); 536f3b18f35SMark Cave-Ayland 537f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 538f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 539f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 54007c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 541f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 542636aa70aSBlue Swirl 543636aa70aSBlue Swirl initrd_size = 0; 5445f2bf0feSBlue Swirl initrd_addr = 0; 5453ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 5463ef96221SMarcel Apfelbaum machine->initrd_filename, 5475f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 5485f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 549636aa70aSBlue Swirl 5503ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 5513ef96221SMarcel Apfelbaum machine->boot_order, 5525f2bf0feSBlue Swirl kernel_addr, kernel_size, 5533ef96221SMarcel Apfelbaum machine->kernel_cmdline, 5545f2bf0feSBlue Swirl initrd_addr, initrd_size, 55583469015Sbellard /* XXX: need an option to load a NVRAM image */ 55683469015Sbellard 0, 5570d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 5586864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 55983469015Sbellard 560d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 561d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 56207c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 563d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 56407c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 565d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 566d6acc8a5SMark Cave-Ayland 567d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 5685836d168SIgor Mammedov fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); 56970db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 570905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 571905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 5725f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 5735f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 5743ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 5759c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 5763ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 5773ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 578513f789fSblueswir1 } else { 5799c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 580513f789fSblueswir1 } 5815f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 5825f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 5833ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 5847589690cSBlue Swirl 5857589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 5867589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 5877589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 5887589690cSBlue Swirl 589513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 5903475187dSbellard } 5913475187dSbellard 592905fdcb5Sblueswir1 enum { 593905fdcb5Sblueswir1 sun4u_id = 0, 594905fdcb5Sblueswir1 sun4v_id = 64, 595905fdcb5Sblueswir1 }; 596905fdcb5Sblueswir1 597c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 598c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 599c7ba218dSblueswir1 { 600905fdcb5Sblueswir1 .machine_id = sun4u_id, 601e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 602e87231d4Sblueswir1 .console_serial_base = 0, 603c7ba218dSblueswir1 }, 604c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 605c7ba218dSblueswir1 { 606905fdcb5Sblueswir1 .machine_id = sun4v_id, 607e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 608e87231d4Sblueswir1 .console_serial_base = 0, 609e87231d4Sblueswir1 }, 610c7ba218dSblueswir1 }; 611c7ba218dSblueswir1 612c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 6133ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 614c7ba218dSblueswir1 { 6153ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 616c7ba218dSblueswir1 } 617c7ba218dSblueswir1 618c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 6193ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 620c7ba218dSblueswir1 { 6213ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 622c7ba218dSblueswir1 } 623c7ba218dSblueswir1 6248a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 625e264d29dSEduardo Habkost { 6268a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6278a661aeaSAndreas Färber 628e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 629e264d29dSEduardo Habkost mc->init = sun4u_init; 6302059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 631e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 632e264d29dSEduardo Habkost mc->is_default = 1; 633e264d29dSEduardo Habkost mc->default_boot_order = "c"; 634*58530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 635e264d29dSEduardo Habkost } 636c7ba218dSblueswir1 6378a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 6388a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 6398a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6408a661aeaSAndreas Färber .class_init = sun4u_class_init, 6418a661aeaSAndreas Färber }; 642e87231d4Sblueswir1 6438a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 644e264d29dSEduardo Habkost { 6458a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6468a661aeaSAndreas Färber 647e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 648e264d29dSEduardo Habkost mc->init = sun4v_init; 6492059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 650e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 651e264d29dSEduardo Habkost mc->default_boot_order = "c"; 652*58530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 653e264d29dSEduardo Habkost } 654e264d29dSEduardo Habkost 6558a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 6568a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 6578a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6588a661aeaSAndreas Färber .class_init = sun4v_class_init, 6598a661aeaSAndreas Färber }; 660e264d29dSEduardo Habkost 66183f7d43aSAndreas Färber static void sun4u_register_types(void) 66283f7d43aSAndreas Färber { 66383f7d43aSAndreas Färber type_register_static(&ebus_info); 66483f7d43aSAndreas Färber type_register_static(&prom_info); 66583f7d43aSAndreas Färber type_register_static(&ram_info); 66683f7d43aSAndreas Färber 6678a661aeaSAndreas Färber type_register_static(&sun4u_type); 6688a661aeaSAndreas Färber type_register_static(&sun4v_type); 6698a661aeaSAndreas Färber } 6708a661aeaSAndreas Färber 67183f7d43aSAndreas Färber type_init(sun4u_register_types) 672