13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 304272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h" 316864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 320d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 330d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 340d09e41aSPaolo Bonzini #include "hw/char/serial.h" 350d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 360d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 371422e32dSPaolo Bonzini #include "net/net.h" 381de7afc9SPaolo Bonzini #include "qemu/timer.h" 399c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 4083c9f4caSPaolo Bonzini #include "hw/boards.h" 41c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 422024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 43fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 440d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4583c9f4caSPaolo Bonzini #include "hw/sysbus.h" 4683c9f4caSPaolo Bonzini #include "hw/ide.h" 476864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 4883c9f4caSPaolo Bonzini #include "hw/loader.h" 49ca20cf32SBlue Swirl #include "elf.h" 50f348b6d1SVeronia Bahaa #include "qemu/cutils.h" 513475187dSbellard 52b430a225SBlue Swirl //#define DEBUG_EBUS 53b430a225SBlue Swirl 54b430a225SBlue Swirl #ifdef DEBUG_EBUS 55b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) \ 56b430a225SBlue Swirl do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) 57b430a225SBlue Swirl #else 58b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) 599d926598Sblueswir1 #endif 609d926598Sblueswir1 6183469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 6283469015Sbellard #define CMDLINE_ADDR 0x003ff000 63ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 64f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 6583469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 6683469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 67d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 680986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6983469015Sbellard #define NVRAM_SIZE 0x2000 70e4bcb14cSths #define MAX_IDE_BUS 2 713cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 727589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 737589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 747589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 753475187dSbellard 76852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 779d926598Sblueswir1 78c7ba218dSblueswir1 struct hwdef { 79905fdcb5Sblueswir1 uint16_t machine_id; 80e87231d4Sblueswir1 uint64_t prom_addr; 81e87231d4Sblueswir1 uint64_t console_serial_base; 82c7ba218dSblueswir1 }; 83c7ba218dSblueswir1 84c5e6fb7eSAvi Kivity typedef struct EbusState { 85ad6856e8SMark Cave-Ayland /*< private >*/ 86ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 87ad6856e8SMark Cave-Ayland 888c40b8d9SMark Cave-Ayland ISABus *isa_bus; 89*4b10c8d7SMark Cave-Ayland qemu_irq isa_bus_irqs[ISA_NUM_IRQS]; 900fe22ffbSMark Cave-Ayland uint64_t console_serial_base; 91c5e6fb7eSAvi Kivity MemoryRegion bar0; 92c5e6fb7eSAvi Kivity MemoryRegion bar1; 93c5e6fb7eSAvi Kivity } EbusState; 94c5e6fb7eSAvi Kivity 95ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 96ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS) 97ad6856e8SMark Cave-Ayland 9857146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable) 994556bd8bSBlue Swirl { 1004556bd8bSBlue Swirl } 1014556bd8bSBlue Swirl 102ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 103ddcd5531SGonglei Error **errp) 10481864572Sblueswir1 { 10548779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 10681864572Sblueswir1 } 10781864572Sblueswir1 10831688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 10943a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 11077f193daSblueswir1 const char *boot_devices, 11183469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 11283469015Sbellard const char *cmdline, 11383469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 11483469015Sbellard uint32_t NVRAM_image, 1150d31cb99Sblueswir1 int width, int height, int depth, 1160d31cb99Sblueswir1 const uint8_t *macaddr) 1173475187dSbellard { 11866508601Sblueswir1 unsigned int i; 1192024c014SThomas Huth int sysp_end; 120d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 12131688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1223475187dSbellard 123d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 124d2c63fc1Sblueswir1 1252024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1262024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1273475187dSbellard 1282024c014SThomas Huth /* Free space partition */ 1292024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 130d2c63fc1Sblueswir1 1310d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1320d31cb99Sblueswir1 13331688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 13431688246SHervé Poussineau (k->write)(nvram, i, image[i]); 13531688246SHervé Poussineau } 13666508601Sblueswir1 13783469015Sbellard return 0; 1383475187dSbellard } 1395f2bf0feSBlue Swirl 1405f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 141636aa70aSBlue Swirl const char *initrd_filename, 1425f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1435f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1445f2bf0feSBlue Swirl uint64_t *kernel_entry) 145636aa70aSBlue Swirl { 146636aa70aSBlue Swirl int linux_boot; 147636aa70aSBlue Swirl unsigned int i; 148636aa70aSBlue Swirl long kernel_size; 1496908d9ceSBlue Swirl uint8_t *ptr; 1505f2bf0feSBlue Swirl uint64_t kernel_top; 151636aa70aSBlue Swirl 152636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 153636aa70aSBlue Swirl 154636aa70aSBlue Swirl kernel_size = 0; 155636aa70aSBlue Swirl if (linux_boot) { 156ca20cf32SBlue Swirl int bswap_needed; 157ca20cf32SBlue Swirl 158ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 159ca20cf32SBlue Swirl bswap_needed = 1; 160ca20cf32SBlue Swirl #else 161ca20cf32SBlue Swirl bswap_needed = 0; 162ca20cf32SBlue Swirl #endif 1635f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 1647ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1655f2bf0feSBlue Swirl if (kernel_size < 0) { 1665f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1675f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 168636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 169ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 170ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1715f2bf0feSBlue Swirl } 1725f2bf0feSBlue Swirl if (kernel_size < 0) { 173636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 174636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 175636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1765f2bf0feSBlue Swirl } 177636aa70aSBlue Swirl if (kernel_size < 0) { 178636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 179636aa70aSBlue Swirl kernel_filename); 180636aa70aSBlue Swirl exit(1); 181636aa70aSBlue Swirl } 1825f2bf0feSBlue Swirl /* load initrd above kernel */ 183636aa70aSBlue Swirl *initrd_size = 0; 184636aa70aSBlue Swirl if (initrd_filename) { 1855f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1865f2bf0feSBlue Swirl 187636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1885f2bf0feSBlue Swirl *initrd_addr, 1895f2bf0feSBlue Swirl RAM_size - *initrd_addr); 1905f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 191636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 192636aa70aSBlue Swirl initrd_filename); 193636aa70aSBlue Swirl exit(1); 194636aa70aSBlue Swirl } 195636aa70aSBlue Swirl } 196636aa70aSBlue Swirl if (*initrd_size > 0) { 197636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 1985f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 1996908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 2005f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 2016908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 202636aa70aSBlue Swirl break; 203636aa70aSBlue Swirl } 204636aa70aSBlue Swirl } 205636aa70aSBlue Swirl } 206636aa70aSBlue Swirl } 207636aa70aSBlue Swirl return kernel_size; 208636aa70aSBlue Swirl } 2093475187dSbellard 210e87231d4Sblueswir1 typedef struct ResetData { 211403d7a2dSAndreas Färber SPARCCPU *cpu; 21244a99354SBlue Swirl uint64_t prom_addr; 213e87231d4Sblueswir1 } ResetData; 214e87231d4Sblueswir1 215*4b10c8d7SMark Cave-Ayland static void ebus_isa_irq_handler(void *opaque, int n, int level) 2161387fe4aSBlue Swirl { 217*4b10c8d7SMark Cave-Ayland EbusState *s = EBUS(opaque); 218*4b10c8d7SMark Cave-Ayland qemu_irq irq = s->isa_bus_irqs[n]; 219361dea40SBlue Swirl 220*4b10c8d7SMark Cave-Ayland /* Pass ISA bus IRQs onto their gpio equivalent */ 221*4b10c8d7SMark Cave-Ayland EBUS_DPRINTF("Set ISA IRQ %d level %d\n", n, level); 222*4b10c8d7SMark Cave-Ayland if (irq) { 223*4b10c8d7SMark Cave-Ayland qemu_set_irq(irq, level); 224361dea40SBlue Swirl } 2251387fe4aSBlue Swirl } 2261387fe4aSBlue Swirl 227c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 228ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 22953e3c4f9SBlue Swirl { 230ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 2310fe22ffbSMark Cave-Ayland DeviceState *dev; 232c796eddaSMark Cave-Ayland qemu_irq *isa_irq; 2330fe22ffbSMark Cave-Ayland DriveInfo *fd[MAX_FD]; 2340fe22ffbSMark Cave-Ayland int i; 2350c5b8d83SBlue Swirl 2368c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 2378c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 2388c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 2398c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 240d10e5432SMarkus Armbruster return; 241d10e5432SMarkus Armbruster } 242c190ea07Sblueswir1 243*4b10c8d7SMark Cave-Ayland /* ISA bus */ 244*4b10c8d7SMark Cave-Ayland isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS); 245c796eddaSMark Cave-Ayland isa_bus_irqs(s->isa_bus, isa_irq); 246*4b10c8d7SMark Cave-Ayland qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq", 247*4b10c8d7SMark Cave-Ayland ISA_NUM_IRQS); 248c796eddaSMark Cave-Ayland 2490fe22ffbSMark Cave-Ayland /* Serial ports */ 2500fe22ffbSMark Cave-Ayland i = 0; 2510fe22ffbSMark Cave-Ayland if (s->console_serial_base) { 2520fe22ffbSMark Cave-Ayland serial_mm_init(pci_address_space(pci_dev), s->console_serial_base, 2530fe22ffbSMark Cave-Ayland 0, NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 2540fe22ffbSMark Cave-Ayland i++; 2550fe22ffbSMark Cave-Ayland } 2560fe22ffbSMark Cave-Ayland serial_hds_isa_init(s->isa_bus, i, MAX_SERIAL_PORTS); 2570fe22ffbSMark Cave-Ayland 2580fe22ffbSMark Cave-Ayland /* Parallel ports */ 2590fe22ffbSMark Cave-Ayland parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS); 2600fe22ffbSMark Cave-Ayland 2610fe22ffbSMark Cave-Ayland /* Keyboard */ 2620fe22ffbSMark Cave-Ayland isa_create_simple(s->isa_bus, "i8042"); 2630fe22ffbSMark Cave-Ayland 2640fe22ffbSMark Cave-Ayland /* Floppy */ 2650fe22ffbSMark Cave-Ayland for (i = 0; i < MAX_FD; i++) { 2660fe22ffbSMark Cave-Ayland fd[i] = drive_get(IF_FLOPPY, 0, i); 2670fe22ffbSMark Cave-Ayland } 2680fe22ffbSMark Cave-Ayland dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC)); 2690fe22ffbSMark Cave-Ayland if (fd[0]) { 2700fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 2710fe22ffbSMark Cave-Ayland &error_abort); 2720fe22ffbSMark Cave-Ayland } 2730fe22ffbSMark Cave-Ayland if (fd[1]) { 2740fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 2750fe22ffbSMark Cave-Ayland &error_abort); 2760fe22ffbSMark Cave-Ayland } 2770fe22ffbSMark Cave-Ayland qdev_prop_set_uint32(dev, "dma", -1); 2780fe22ffbSMark Cave-Ayland qdev_init_nofail(dev); 2790fe22ffbSMark Cave-Ayland 2800fe22ffbSMark Cave-Ayland /* PCI */ 281c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 282c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 283c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 284c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 285c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 286c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 287c5e6fb7eSAvi Kivity 2880a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 2890a70e094SPaolo Bonzini 0, 0x1000000); 290e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 2910a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 292f3b18f35SMark Cave-Ayland 0, 0x4000); 293a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 294c190ea07Sblueswir1 } 295c190ea07Sblueswir1 2960fe22ffbSMark Cave-Ayland static Property ebus_properties[] = { 2970fe22ffbSMark Cave-Ayland DEFINE_PROP_UINT64("console-serial-base", EbusState, 2980fe22ffbSMark Cave-Ayland console_serial_base, 0), 2990fe22ffbSMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 3000fe22ffbSMark Cave-Ayland }; 3010fe22ffbSMark Cave-Ayland 30240021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 30340021f08SAnthony Liguori { 30440021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 3050fe22ffbSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 30640021f08SAnthony Liguori 307ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 30840021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 30940021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 31040021f08SAnthony Liguori k->revision = 0x01; 31140021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 3120fe22ffbSMark Cave-Ayland dc->props = ebus_properties; 31340021f08SAnthony Liguori } 31440021f08SAnthony Liguori 3158c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 316ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 31739bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 31840021f08SAnthony Liguori .class_init = ebus_class_init, 319ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 320fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 321fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 322fd3b02c8SEduardo Habkost { }, 323fd3b02c8SEduardo Habkost }, 32453e3c4f9SBlue Swirl }; 32553e3c4f9SBlue Swirl 32613575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 32713575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 32813575cf6SAndreas Färber 329d4edce38SAvi Kivity typedef struct PROMState { 33013575cf6SAndreas Färber SysBusDevice parent_obj; 33113575cf6SAndreas Färber 332d4edce38SAvi Kivity MemoryRegion prom; 333d4edce38SAvi Kivity } PROMState; 334d4edce38SAvi Kivity 335409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 336409dbce5SAurelien Jarno { 337a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 338409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 339409dbce5SAurelien Jarno } 340409dbce5SAurelien Jarno 3411baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 342a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 3431baffa46SBlue Swirl { 3441baffa46SBlue Swirl DeviceState *dev; 3451baffa46SBlue Swirl SysBusDevice *s; 3461baffa46SBlue Swirl char *filename; 3471baffa46SBlue Swirl int ret; 3481baffa46SBlue Swirl 34913575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 350e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 3511356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 3521baffa46SBlue Swirl 3531baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 3541baffa46SBlue Swirl 3551baffa46SBlue Swirl /* load boot prom */ 3561baffa46SBlue Swirl if (bios_name == NULL) { 3571baffa46SBlue Swirl bios_name = PROM_FILENAME; 3581baffa46SBlue Swirl } 3591baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 3601baffa46SBlue Swirl if (filename) { 361409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 3627ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 3631baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3641baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 3651baffa46SBlue Swirl } 3667267c094SAnthony Liguori g_free(filename); 3671baffa46SBlue Swirl } else { 3681baffa46SBlue Swirl ret = -1; 3691baffa46SBlue Swirl } 3701baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 3711baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 3721baffa46SBlue Swirl exit(1); 3731baffa46SBlue Swirl } 3741baffa46SBlue Swirl } 3751baffa46SBlue Swirl 37678fb261dSxiaoqiang zhao static void prom_init1(Object *obj) 3771baffa46SBlue Swirl { 37878fb261dSxiaoqiang zhao PROMState *s = OPENPROM(obj); 37978fb261dSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 3801baffa46SBlue Swirl 3811cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX, 382f8ed85acSMarkus Armbruster &error_fatal); 383c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 384d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 385750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 3861baffa46SBlue Swirl } 3871baffa46SBlue Swirl 388999e12bbSAnthony Liguori static Property prom_properties[] = { 389999e12bbSAnthony Liguori {/* end of property list */}, 390999e12bbSAnthony Liguori }; 391999e12bbSAnthony Liguori 392999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 393999e12bbSAnthony Liguori { 39439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 395999e12bbSAnthony Liguori 39639bffca2SAnthony Liguori dc->props = prom_properties; 3971baffa46SBlue Swirl } 398999e12bbSAnthony Liguori 3998c43a6f0SAndreas Färber static const TypeInfo prom_info = { 40013575cf6SAndreas Färber .name = TYPE_OPENPROM, 40139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 40239bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 403999e12bbSAnthony Liguori .class_init = prom_class_init, 40478fb261dSxiaoqiang zhao .instance_init = prom_init1, 4051baffa46SBlue Swirl }; 4061baffa46SBlue Swirl 407bda42033SBlue Swirl 40888c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 40988c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 41088c034d5SAndreas Färber 41188c034d5SAndreas Färber typedef struct RamDevice { 41288c034d5SAndreas Färber SysBusDevice parent_obj; 41388c034d5SAndreas Färber 414d4edce38SAvi Kivity MemoryRegion ram; 41504843626SBlue Swirl uint64_t size; 416bda42033SBlue Swirl } RamDevice; 417bda42033SBlue Swirl 418bda42033SBlue Swirl /* System RAM */ 41978fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 420bda42033SBlue Swirl { 42188c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 42278fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 423bda42033SBlue Swirl 4241cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 425f8ed85acSMarkus Armbruster &error_fatal); 426c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 42778fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 428bda42033SBlue Swirl } 429bda42033SBlue Swirl 430a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 431bda42033SBlue Swirl { 432bda42033SBlue Swirl DeviceState *dev; 433bda42033SBlue Swirl SysBusDevice *s; 434bda42033SBlue Swirl RamDevice *d; 435bda42033SBlue Swirl 436bda42033SBlue Swirl /* allocate RAM */ 43788c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 4381356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 439bda42033SBlue Swirl 44088c034d5SAndreas Färber d = SUN4U_RAM(dev); 441bda42033SBlue Swirl d->size = RAM_size; 442e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 443bda42033SBlue Swirl 444bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 445bda42033SBlue Swirl } 446bda42033SBlue Swirl 447999e12bbSAnthony Liguori static Property ram_properties[] = { 44832a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 44932a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 450999e12bbSAnthony Liguori }; 451999e12bbSAnthony Liguori 452999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 453999e12bbSAnthony Liguori { 45439bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 455999e12bbSAnthony Liguori 45678fb261dSxiaoqiang zhao dc->realize = ram_realize; 45739bffca2SAnthony Liguori dc->props = ram_properties; 458bda42033SBlue Swirl } 459999e12bbSAnthony Liguori 4608c43a6f0SAndreas Färber static const TypeInfo ram_info = { 46188c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 46239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 46339bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 464999e12bbSAnthony Liguori .class_init = ram_class_init, 465bda42033SBlue Swirl }; 466bda42033SBlue Swirl 46738bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 4683ef96221SMarcel Apfelbaum MachineState *machine, 4697b833f5bSBlue Swirl const struct hwdef *hwdef) 4707b833f5bSBlue Swirl { 471f9d1465fSAndreas Färber SPARCCPU *cpu; 47231688246SHervé Poussineau Nvram *nvram; 4737b833f5bSBlue Swirl unsigned int i; 4745f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 475588978c0SMark Cave-Ayland APBState *apb; 476311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 4778d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 478f3b18f35SMark Cave-Ayland SysBusDevice *s; 479f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 480c3ae40e1SHervé Poussineau DeviceState *dev; 481a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 4828d932971SMark Cave-Ayland NICInfo *nd; 4836864fa38SMark Cave-Ayland MACAddr macaddr; 4846864fa38SMark Cave-Ayland bool onboard_nic; 4857b833f5bSBlue Swirl 4867b833f5bSBlue Swirl /* init CPUs */ 48758530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 4887b833f5bSBlue Swirl 489bda42033SBlue Swirl /* set up devices */ 4903ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 4913475187dSbellard 4921baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 4933475187dSbellard 494cacd0580SMark Cave-Ayland /* Init APB (PCI host bridge) */ 495cacd0580SMark Cave-Ayland apb = APB_DEVICE(qdev_create(NULL, TYPE_APB)); 496cacd0580SMark Cave-Ayland qdev_prop_set_uint64(DEVICE(apb), "special-base", APB_SPECIAL_BASE); 497cacd0580SMark Cave-Ayland qdev_prop_set_uint64(DEVICE(apb), "mem-base", APB_MEM_BASE); 498cacd0580SMark Cave-Ayland qdev_init_nofail(DEVICE(apb)); 4992a4d6af5SMark Cave-Ayland 5002a4d6af5SMark Cave-Ayland /* Wire up PCI interrupts to CPU */ 5012a4d6af5SMark Cave-Ayland for (i = 0; i < IVEC_MAX; i++) { 5022a4d6af5SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(apb), "ivec-irq", i, 5032a4d6af5SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i)); 5042a4d6af5SMark Cave-Ayland } 5052a4d6af5SMark Cave-Ayland 506588978c0SMark Cave-Ayland pci_bus = PCI_HOST_BRIDGE(apb)->bus; 5074272ad40SMark Cave-Ayland pci_busA = pci_bridge_get_sec_bus(apb->bridgeA); 5084272ad40SMark Cave-Ayland pci_busB = pci_bridge_get_sec_bus(apb->bridgeB); 50983469015Sbellard 5106864fa38SMark Cave-Ayland /* Only in-built Simba PBMs can exist on the root bus, slot 0 on busA is 5116864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 5126864fa38SMark Cave-Ayland 0-3 are free on busB */ 5136864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 5146864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 5156864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 5166864fa38SMark Cave-Ayland 517ad6856e8SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS); 5180fe22ffbSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base", 5190fe22ffbSMark Cave-Ayland hwdef->console_serial_base); 5206864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 5216864fa38SMark Cave-Ayland 522*4b10c8d7SMark Cave-Ayland /* Wire up "well-known" ISA IRQs to APB legacy obio IRQs */ 523*4b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7, 524*4b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_LPT_IRQ)); 525*4b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6, 526*4b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_FDD_IRQ)); 527*4b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1, 528*4b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_KBD_IRQ)); 529*4b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12, 530*4b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_MSE_IRQ)); 531*4b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4, 532*4b10c8d7SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(apb), "pbm-irq", OBIO_SER_IRQ)); 533*4b10c8d7SMark Cave-Ayland 5346864fa38SMark Cave-Ayland pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 5356864fa38SMark Cave-Ayland 5366864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 5376864fa38SMark Cave-Ayland onboard_nic = false; 5388d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 5398d932971SMark Cave-Ayland nd = &nd_table[i]; 5408d932971SMark Cave-Ayland 5416864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 5426864fa38SMark Cave-Ayland if (!onboard_nic) { 5436864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 5446864fa38SMark Cave-Ayland true, "sunhme"); 5456864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 5466864fa38SMark Cave-Ayland onboard_nic = true; 5476864fa38SMark Cave-Ayland } else { 548bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 5496864fa38SMark Cave-Ayland } 5506864fa38SMark Cave-Ayland } else { 551bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 5526864fa38SMark Cave-Ayland } 5536864fa38SMark Cave-Ayland 5548d932971SMark Cave-Ayland dev = &pci_dev->qdev; 5558d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 5568d932971SMark Cave-Ayland qdev_init_nofail(dev); 5576864fa38SMark Cave-Ayland } 5588d932971SMark Cave-Ayland 5596864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 5606864fa38SMark Cave-Ayland * we have a valid machine id */ 5616864fa38SMark Cave-Ayland if (!onboard_nic) { 5626864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 5638d932971SMark Cave-Ayland } 56483469015Sbellard 565d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 566e4bcb14cSths 5676864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 5686864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 5696864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 5706864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 5713b898ddaSblueswir1 572f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 573f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 574f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 57507c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 576f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 577636aa70aSBlue Swirl 578636aa70aSBlue Swirl initrd_size = 0; 5795f2bf0feSBlue Swirl initrd_addr = 0; 5803ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 5813ef96221SMarcel Apfelbaum machine->initrd_filename, 5825f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 5835f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 584636aa70aSBlue Swirl 5853ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 5863ef96221SMarcel Apfelbaum machine->boot_order, 5875f2bf0feSBlue Swirl kernel_addr, kernel_size, 5883ef96221SMarcel Apfelbaum machine->kernel_cmdline, 5895f2bf0feSBlue Swirl initrd_addr, initrd_size, 59083469015Sbellard /* XXX: need an option to load a NVRAM image */ 59183469015Sbellard 0, 5920d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 5936864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 59483469015Sbellard 595d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 596d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 59707c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 598d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 59907c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 600d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 601d6acc8a5SMark Cave-Ayland 602d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 6035836d168SIgor Mammedov fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); 60470db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 605905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 606905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 6075f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 6085f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 6093ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 6109c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 6113ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 6123ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 613513f789fSblueswir1 } else { 6149c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 615513f789fSblueswir1 } 6165f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 6175f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 6183ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 6197589690cSBlue Swirl 6207589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 6217589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 6227589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 6237589690cSBlue Swirl 624513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 6253475187dSbellard } 6263475187dSbellard 627905fdcb5Sblueswir1 enum { 628905fdcb5Sblueswir1 sun4u_id = 0, 629905fdcb5Sblueswir1 sun4v_id = 64, 630905fdcb5Sblueswir1 }; 631905fdcb5Sblueswir1 632c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 633c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 634c7ba218dSblueswir1 { 635905fdcb5Sblueswir1 .machine_id = sun4u_id, 636e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 637e87231d4Sblueswir1 .console_serial_base = 0, 638c7ba218dSblueswir1 }, 639c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 640c7ba218dSblueswir1 { 641905fdcb5Sblueswir1 .machine_id = sun4v_id, 642e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 643e87231d4Sblueswir1 .console_serial_base = 0, 644e87231d4Sblueswir1 }, 645c7ba218dSblueswir1 }; 646c7ba218dSblueswir1 647c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 6483ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 649c7ba218dSblueswir1 { 6503ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 651c7ba218dSblueswir1 } 652c7ba218dSblueswir1 653c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 6543ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 655c7ba218dSblueswir1 { 6563ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 657c7ba218dSblueswir1 } 658c7ba218dSblueswir1 6598a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 660e264d29dSEduardo Habkost { 6618a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6628a661aeaSAndreas Färber 663e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 664e264d29dSEduardo Habkost mc->init = sun4u_init; 6652059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 666e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 667e264d29dSEduardo Habkost mc->is_default = 1; 668e264d29dSEduardo Habkost mc->default_boot_order = "c"; 66958530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 670e264d29dSEduardo Habkost } 671c7ba218dSblueswir1 6728a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 6738a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 6748a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6758a661aeaSAndreas Färber .class_init = sun4u_class_init, 6768a661aeaSAndreas Färber }; 677e87231d4Sblueswir1 6788a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 679e264d29dSEduardo Habkost { 6808a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 6818a661aeaSAndreas Färber 682e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 683e264d29dSEduardo Habkost mc->init = sun4v_init; 6842059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 685e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 686e264d29dSEduardo Habkost mc->default_boot_order = "c"; 68758530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 688e264d29dSEduardo Habkost } 689e264d29dSEduardo Habkost 6908a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 6918a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 6928a661aeaSAndreas Färber .parent = TYPE_MACHINE, 6938a661aeaSAndreas Färber .class_init = sun4v_class_init, 6948a661aeaSAndreas Färber }; 695e264d29dSEduardo Habkost 69683f7d43aSAndreas Färber static void sun4u_register_types(void) 69783f7d43aSAndreas Färber { 69883f7d43aSAndreas Färber type_register_static(&ebus_info); 69983f7d43aSAndreas Färber type_register_static(&prom_info); 70083f7d43aSAndreas Färber type_register_static(&ram_info); 70183f7d43aSAndreas Färber 7028a661aeaSAndreas Färber type_register_static(&sun4u_type); 7038a661aeaSAndreas Färber type_register_static(&sun4v_type); 7048a661aeaSAndreas Färber } 7058a661aeaSAndreas Färber 70683f7d43aSAndreas Färber type_init(sun4u_register_types) 707