13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 300d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h" 310d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 320d09e41aSPaolo Bonzini #include "hw/char/serial.h" 330d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 340d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 351422e32dSPaolo Bonzini #include "net/net.h" 361de7afc9SPaolo Bonzini #include "qemu/timer.h" 379c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3883c9f4caSPaolo Bonzini #include "hw/boards.h" 39ec0503b4SMichael S. Tsirkin #include "hw/nvram/openbios_firmware_abi.h" 400d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 4283c9f4caSPaolo Bonzini #include "hw/ide.h" 4383c9f4caSPaolo Bonzini #include "hw/loader.h" 44ca20cf32SBlue Swirl #include "elf.h" 454be74634SMarkus Armbruster #include "sysemu/block-backend.h" 46022c62cbSPaolo Bonzini #include "exec/address-spaces.h" 47f348b6d1SVeronia Bahaa #include "qemu/cutils.h" 483475187dSbellard 499d926598Sblueswir1 //#define DEBUG_IRQ 50b430a225SBlue Swirl //#define DEBUG_EBUS 518f4efc55SIgor V. Kovalenko //#define DEBUG_TIMER 529d926598Sblueswir1 539d926598Sblueswir1 #ifdef DEBUG_IRQ 54b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...) \ 55001faf32SBlue Swirl do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0) 569d926598Sblueswir1 #else 57b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...) 58b430a225SBlue Swirl #endif 59b430a225SBlue Swirl 60b430a225SBlue Swirl #ifdef DEBUG_EBUS 61b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) \ 62b430a225SBlue Swirl do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0) 63b430a225SBlue Swirl #else 64b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...) 659d926598Sblueswir1 #endif 669d926598Sblueswir1 678f4efc55SIgor V. Kovalenko #ifdef DEBUG_TIMER 688f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...) \ 698f4efc55SIgor V. Kovalenko do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0) 708f4efc55SIgor V. Kovalenko #else 718f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...) 728f4efc55SIgor V. Kovalenko #endif 738f4efc55SIgor V. Kovalenko 7483469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 7583469015Sbellard #define CMDLINE_ADDR 0x003ff000 76ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 77f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 7883469015Sbellard #define APB_SPECIAL_BASE 0x1fe00000000ULL 7983469015Sbellard #define APB_MEM_BASE 0x1ff00000000ULL 80d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE (APB_SPECIAL_BASE + 0x02000000ULL) 810986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 8283469015Sbellard #define NVRAM_SIZE 0x2000 83e4bcb14cSths #define MAX_IDE_BUS 2 843cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 857589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 867589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 877589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 883475187dSbellard 89852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 909d926598Sblueswir1 918fa211e8Sblueswir1 #define TICK_MAX 0x7fffffffffffffffULL 928fa211e8Sblueswir1 93c7ba218dSblueswir1 struct hwdef { 94c7ba218dSblueswir1 const char * const default_cpu_model; 95905fdcb5Sblueswir1 uint16_t machine_id; 96e87231d4Sblueswir1 uint64_t prom_addr; 97e87231d4Sblueswir1 uint64_t console_serial_base; 98c7ba218dSblueswir1 }; 99c7ba218dSblueswir1 100c5e6fb7eSAvi Kivity typedef struct EbusState { 101c5e6fb7eSAvi Kivity PCIDevice pci_dev; 102c5e6fb7eSAvi Kivity MemoryRegion bar0; 103c5e6fb7eSAvi Kivity MemoryRegion bar1; 104c5e6fb7eSAvi Kivity } EbusState; 105c5e6fb7eSAvi Kivity 10657146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable) 1074556bd8bSBlue Swirl { 1084556bd8bSBlue Swirl } 1094556bd8bSBlue Swirl 110ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 111ddcd5531SGonglei Error **errp) 11281864572Sblueswir1 { 11348779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 11481864572Sblueswir1 } 11581864572Sblueswir1 11631688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 11743a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 11877f193daSblueswir1 const char *boot_devices, 11983469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 12083469015Sbellard const char *cmdline, 12183469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 12283469015Sbellard uint32_t NVRAM_image, 1230d31cb99Sblueswir1 int width, int height, int depth, 1240d31cb99Sblueswir1 const uint8_t *macaddr) 1253475187dSbellard { 12666508601Sblueswir1 unsigned int i; 12766508601Sblueswir1 uint32_t start, end; 128d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 129d2c63fc1Sblueswir1 struct OpenBIOS_nvpart_v1 *part_header; 13031688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1313475187dSbellard 132d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 133d2c63fc1Sblueswir1 134513f789fSblueswir1 start = 0; 1353475187dSbellard 13666508601Sblueswir1 // OpenBIOS nvram variables 13766508601Sblueswir1 // Variable partition 138d2c63fc1Sblueswir1 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; 139d2c63fc1Sblueswir1 part_header->signature = OPENBIOS_PART_SYSTEM; 140363a37d5Sblueswir1 pstrcpy(part_header->name, sizeof(part_header->name), "system"); 14166508601Sblueswir1 142d2c63fc1Sblueswir1 end = start + sizeof(struct OpenBIOS_nvpart_v1); 14366508601Sblueswir1 for (i = 0; i < nb_prom_envs; i++) 144d2c63fc1Sblueswir1 end = OpenBIOS_set_var(image, end, prom_envs[i]); 14566508601Sblueswir1 146d2c63fc1Sblueswir1 // End marker 147d2c63fc1Sblueswir1 image[end++] = '\0'; 148d2c63fc1Sblueswir1 14966508601Sblueswir1 end = start + ((end - start + 15) & ~15); 150d2c63fc1Sblueswir1 OpenBIOS_finish_partition(part_header, end - start); 15166508601Sblueswir1 15266508601Sblueswir1 // free partition 15366508601Sblueswir1 start = end; 154d2c63fc1Sblueswir1 part_header = (struct OpenBIOS_nvpart_v1 *)&image[start]; 155d2c63fc1Sblueswir1 part_header->signature = OPENBIOS_PART_FREE; 156363a37d5Sblueswir1 pstrcpy(part_header->name, sizeof(part_header->name), "free"); 15766508601Sblueswir1 15866508601Sblueswir1 end = 0x1fd0; 159d2c63fc1Sblueswir1 OpenBIOS_finish_partition(part_header, end - start); 160d2c63fc1Sblueswir1 1610d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1620d31cb99Sblueswir1 16331688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 16431688246SHervé Poussineau (k->write)(nvram, i, image[i]); 16531688246SHervé Poussineau } 16666508601Sblueswir1 16783469015Sbellard return 0; 1683475187dSbellard } 1695f2bf0feSBlue Swirl 1705f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 171636aa70aSBlue Swirl const char *initrd_filename, 1725f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1735f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1745f2bf0feSBlue Swirl uint64_t *kernel_entry) 175636aa70aSBlue Swirl { 176636aa70aSBlue Swirl int linux_boot; 177636aa70aSBlue Swirl unsigned int i; 178636aa70aSBlue Swirl long kernel_size; 1796908d9ceSBlue Swirl uint8_t *ptr; 1805f2bf0feSBlue Swirl uint64_t kernel_top; 181636aa70aSBlue Swirl 182636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 183636aa70aSBlue Swirl 184636aa70aSBlue Swirl kernel_size = 0; 185636aa70aSBlue Swirl if (linux_boot) { 186ca20cf32SBlue Swirl int bswap_needed; 187ca20cf32SBlue Swirl 188ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 189ca20cf32SBlue Swirl bswap_needed = 1; 190ca20cf32SBlue Swirl #else 191ca20cf32SBlue Swirl bswap_needed = 0; 192ca20cf32SBlue Swirl #endif 1935f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 1947ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1955f2bf0feSBlue Swirl if (kernel_size < 0) { 1965f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1975f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 198636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 199ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 200ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 2015f2bf0feSBlue Swirl } 2025f2bf0feSBlue Swirl if (kernel_size < 0) { 203636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 204636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 205636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 2065f2bf0feSBlue Swirl } 207636aa70aSBlue Swirl if (kernel_size < 0) { 208636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 209636aa70aSBlue Swirl kernel_filename); 210636aa70aSBlue Swirl exit(1); 211636aa70aSBlue Swirl } 2125f2bf0feSBlue Swirl /* load initrd above kernel */ 213636aa70aSBlue Swirl *initrd_size = 0; 214636aa70aSBlue Swirl if (initrd_filename) { 2155f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 2165f2bf0feSBlue Swirl 217636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 2185f2bf0feSBlue Swirl *initrd_addr, 2195f2bf0feSBlue Swirl RAM_size - *initrd_addr); 2205f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 221636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 222636aa70aSBlue Swirl initrd_filename); 223636aa70aSBlue Swirl exit(1); 224636aa70aSBlue Swirl } 225636aa70aSBlue Swirl } 226636aa70aSBlue Swirl if (*initrd_size > 0) { 227636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 2285f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 2296908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 2305f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 2316908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 232636aa70aSBlue Swirl break; 233636aa70aSBlue Swirl } 234636aa70aSBlue Swirl } 235636aa70aSBlue Swirl } 236636aa70aSBlue Swirl } 237636aa70aSBlue Swirl return kernel_size; 238636aa70aSBlue Swirl } 2393475187dSbellard 24098cec4a2SAndreas Färber void cpu_check_irqs(CPUSPARCState *env) 2419d926598Sblueswir1 { 242259186a7SAndreas Färber CPUState *cs; 243d532b26cSIgor V. Kovalenko uint32_t pil = env->pil_in | 244d532b26cSIgor V. Kovalenko (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER)); 2459d926598Sblueswir1 246a7be9badSArtyom Tarasenko /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */ 247a7be9badSArtyom Tarasenko if (env->ivec_status & 0x20) { 248a7be9badSArtyom Tarasenko return; 249a7be9badSArtyom Tarasenko } 250259186a7SAndreas Färber cs = CPU(sparc_env_get_cpu(env)); 251d532b26cSIgor V. Kovalenko /* check if TM or SM in SOFTINT are set 252d532b26cSIgor V. Kovalenko setting these also causes interrupt 14 */ 253d532b26cSIgor V. Kovalenko if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) { 254d532b26cSIgor V. Kovalenko pil |= 1 << 14; 255d532b26cSIgor V. Kovalenko } 256d532b26cSIgor V. Kovalenko 2579f94778cSArtyom Tarasenko /* The bit corresponding to psrpil is (1<< psrpil), the next bit 2589f94778cSArtyom Tarasenko is (2 << psrpil). */ 2599f94778cSArtyom Tarasenko if (pil < (2 << env->psrpil)){ 260259186a7SAndreas Färber if (cs->interrupt_request & CPU_INTERRUPT_HARD) { 261d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n", 262d532b26cSIgor V. Kovalenko env->interrupt_index); 263d532b26cSIgor V. Kovalenko env->interrupt_index = 0; 264d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 265d532b26cSIgor V. Kovalenko } 266d532b26cSIgor V. Kovalenko return; 267d532b26cSIgor V. Kovalenko } 268d532b26cSIgor V. Kovalenko 269d532b26cSIgor V. Kovalenko if (cpu_interrupts_enabled(env)) { 270d532b26cSIgor V. Kovalenko 2719d926598Sblueswir1 unsigned int i; 2729d926598Sblueswir1 273d532b26cSIgor V. Kovalenko for (i = 15; i > env->psrpil; i--) { 2749d926598Sblueswir1 if (pil & (1 << i)) { 2759d926598Sblueswir1 int old_interrupt = env->interrupt_index; 276d532b26cSIgor V. Kovalenko int new_interrupt = TT_EXTINT | i; 2779d926598Sblueswir1 278a7be9badSArtyom Tarasenko if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt 279a7be9badSArtyom Tarasenko && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) { 280d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d " 281d532b26cSIgor V. Kovalenko "current %x >= pending %x\n", 282d532b26cSIgor V. Kovalenko env->tl, cpu_tsptr(env)->tt, new_interrupt); 283d532b26cSIgor V. Kovalenko } else if (old_interrupt != new_interrupt) { 284d532b26cSIgor V. Kovalenko env->interrupt_index = new_interrupt; 285d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i, 286d532b26cSIgor V. Kovalenko old_interrupt, new_interrupt); 287c3affe56SAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 2889d926598Sblueswir1 } 2899d926598Sblueswir1 break; 2909d926598Sblueswir1 } 2919d926598Sblueswir1 } 292259186a7SAndreas Färber } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) { 293d532b26cSIgor V. Kovalenko CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x " 294d532b26cSIgor V. Kovalenko "current interrupt %x\n", 295d532b26cSIgor V. Kovalenko pil, env->pil_in, env->softint, env->interrupt_index); 2969f94778cSArtyom Tarasenko env->interrupt_index = 0; 297d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 2989d926598Sblueswir1 } 2999d926598Sblueswir1 } 3009d926598Sblueswir1 301ce18c558SAndreas Färber static void cpu_kick_irq(SPARCCPU *cpu) 3028f4efc55SIgor V. Kovalenko { 303259186a7SAndreas Färber CPUState *cs = CPU(cpu); 304ce18c558SAndreas Färber CPUSPARCState *env = &cpu->env; 305ce18c558SAndreas Färber 306259186a7SAndreas Färber cs->halted = 0; 3078f4efc55SIgor V. Kovalenko cpu_check_irqs(env); 308259186a7SAndreas Färber qemu_cpu_kick(cs); 3098f4efc55SIgor V. Kovalenko } 3108f4efc55SIgor V. Kovalenko 311361dea40SBlue Swirl static void cpu_set_ivec_irq(void *opaque, int irq, int level) 3129d926598Sblueswir1 { 313b64ba4b2SAndreas Färber SPARCCPU *cpu = opaque; 314b64ba4b2SAndreas Färber CPUSPARCState *env = &cpu->env; 315259186a7SAndreas Färber CPUState *cs; 3169d926598Sblueswir1 3179d926598Sblueswir1 if (level) { 31823cf96e1SArtyom Tarasenko if (!(env->ivec_status & 0x20)) { 319361dea40SBlue Swirl CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq); 320259186a7SAndreas Färber cs = CPU(cpu); 321259186a7SAndreas Färber cs->halted = 0; 322361dea40SBlue Swirl env->interrupt_index = TT_IVEC; 323361dea40SBlue Swirl env->ivec_status |= 0x20; 324361dea40SBlue Swirl env->ivec_data[0] = (0x1f << 6) | irq; 325361dea40SBlue Swirl env->ivec_data[1] = 0; 326361dea40SBlue Swirl env->ivec_data[2] = 0; 327c3affe56SAndreas Färber cpu_interrupt(cs, CPU_INTERRUPT_HARD); 32823cf96e1SArtyom Tarasenko } 3299d926598Sblueswir1 } else { 33023cf96e1SArtyom Tarasenko if (env->ivec_status & 0x20) { 331361dea40SBlue Swirl CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq); 332d8ed887bSAndreas Färber cs = CPU(cpu); 333361dea40SBlue Swirl env->ivec_status &= ~0x20; 334d8ed887bSAndreas Färber cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); 3359d926598Sblueswir1 } 3369d926598Sblueswir1 } 33723cf96e1SArtyom Tarasenko } 3389d926598Sblueswir1 339e87231d4Sblueswir1 typedef struct ResetData { 340403d7a2dSAndreas Färber SPARCCPU *cpu; 34144a99354SBlue Swirl uint64_t prom_addr; 342e87231d4Sblueswir1 } ResetData; 343e87231d4Sblueswir1 3446b678e1fSAndreas Färber static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu, 3458f4efc55SIgor V. Kovalenko QEMUBHFunc *cb, uint32_t frequency, 346e913cac7SMark Cave-Ayland uint64_t disabled_mask, uint64_t npt_mask) 3478f4efc55SIgor V. Kovalenko { 3487267c094SAnthony Liguori CPUTimer *timer = g_malloc0(sizeof (CPUTimer)); 3498f4efc55SIgor V. Kovalenko 3508f4efc55SIgor V. Kovalenko timer->name = name; 3518f4efc55SIgor V. Kovalenko timer->frequency = frequency; 3528f4efc55SIgor V. Kovalenko timer->disabled_mask = disabled_mask; 353e913cac7SMark Cave-Ayland timer->npt_mask = npt_mask; 3548f4efc55SIgor V. Kovalenko 3558f4efc55SIgor V. Kovalenko timer->disabled = 1; 356e913cac7SMark Cave-Ayland timer->npt = 1; 357bc72ad67SAlex Bligh timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 3588f4efc55SIgor V. Kovalenko 359bc72ad67SAlex Bligh timer->qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cb, cpu); 3608f4efc55SIgor V. Kovalenko 3618f4efc55SIgor V. Kovalenko return timer; 3628f4efc55SIgor V. Kovalenko } 3638f4efc55SIgor V. Kovalenko 3648f4efc55SIgor V. Kovalenko static void cpu_timer_reset(CPUTimer *timer) 3658f4efc55SIgor V. Kovalenko { 3668f4efc55SIgor V. Kovalenko timer->disabled = 1; 367bc72ad67SAlex Bligh timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 3688f4efc55SIgor V. Kovalenko 369bc72ad67SAlex Bligh timer_del(timer->qtimer); 3708f4efc55SIgor V. Kovalenko } 3718f4efc55SIgor V. Kovalenko 372c68ea704Sbellard static void main_cpu_reset(void *opaque) 373c68ea704Sbellard { 374e87231d4Sblueswir1 ResetData *s = (ResetData *)opaque; 375403d7a2dSAndreas Färber CPUSPARCState *env = &s->cpu->env; 37644a99354SBlue Swirl static unsigned int nr_resets; 37720c9f095Sblueswir1 378403d7a2dSAndreas Färber cpu_reset(CPU(s->cpu)); 3798f4efc55SIgor V. Kovalenko 3808f4efc55SIgor V. Kovalenko cpu_timer_reset(env->tick); 3818f4efc55SIgor V. Kovalenko cpu_timer_reset(env->stick); 3828f4efc55SIgor V. Kovalenko cpu_timer_reset(env->hstick); 3838f4efc55SIgor V. Kovalenko 384e87231d4Sblueswir1 env->gregs[1] = 0; // Memory start 385e87231d4Sblueswir1 env->gregs[2] = ram_size; // Memory size 386e87231d4Sblueswir1 env->gregs[3] = 0; // Machine description XXX 38744a99354SBlue Swirl if (nr_resets++ == 0) { 38844a99354SBlue Swirl /* Power on reset */ 38944a99354SBlue Swirl env->pc = s->prom_addr + 0x20ULL; 39044a99354SBlue Swirl } else { 39144a99354SBlue Swirl env->pc = s->prom_addr + 0x40ULL; 39244a99354SBlue Swirl } 393e87231d4Sblueswir1 env->npc = env->pc + 4; 39420c9f095Sblueswir1 } 39520c9f095Sblueswir1 39622548760Sblueswir1 static void tick_irq(void *opaque) 39720c9f095Sblueswir1 { 3986b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 3996b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 40020c9f095Sblueswir1 4018f4efc55SIgor V. Kovalenko CPUTimer* timer = env->tick; 4028f4efc55SIgor V. Kovalenko 4038f4efc55SIgor V. Kovalenko if (timer->disabled) { 4048f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("tick_irq: softint disabled\n"); 4058f4efc55SIgor V. Kovalenko return; 4068f4efc55SIgor V. Kovalenko } else { 4078f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("tick: fire\n"); 40820c9f095Sblueswir1 } 4098f4efc55SIgor V. Kovalenko 4108f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_TIMER; 411ce18c558SAndreas Färber cpu_kick_irq(cpu); 4128fa211e8Sblueswir1 } 41320c9f095Sblueswir1 41422548760Sblueswir1 static void stick_irq(void *opaque) 41520c9f095Sblueswir1 { 4166b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4176b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 41820c9f095Sblueswir1 4198f4efc55SIgor V. Kovalenko CPUTimer* timer = env->stick; 4208f4efc55SIgor V. Kovalenko 4218f4efc55SIgor V. Kovalenko if (timer->disabled) { 4228f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("stick_irq: softint disabled\n"); 4238f4efc55SIgor V. Kovalenko return; 4248f4efc55SIgor V. Kovalenko } else { 4258f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("stick: fire\n"); 42620c9f095Sblueswir1 } 4278f4efc55SIgor V. Kovalenko 4288f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_STIMER; 429ce18c558SAndreas Färber cpu_kick_irq(cpu); 4308fa211e8Sblueswir1 } 43120c9f095Sblueswir1 43222548760Sblueswir1 static void hstick_irq(void *opaque) 43320c9f095Sblueswir1 { 4346b678e1fSAndreas Färber SPARCCPU *cpu = opaque; 4356b678e1fSAndreas Färber CPUSPARCState *env = &cpu->env; 43620c9f095Sblueswir1 4378f4efc55SIgor V. Kovalenko CPUTimer* timer = env->hstick; 4388f4efc55SIgor V. Kovalenko 4398f4efc55SIgor V. Kovalenko if (timer->disabled) { 4408f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("hstick_irq: softint disabled\n"); 4418f4efc55SIgor V. Kovalenko return; 4428f4efc55SIgor V. Kovalenko } else { 4438f4efc55SIgor V. Kovalenko CPUIRQ_DPRINTF("hstick: fire\n"); 4448fa211e8Sblueswir1 } 445c68ea704Sbellard 4468f4efc55SIgor V. Kovalenko env->softint |= SOFTINT_STIMER; 447ce18c558SAndreas Färber cpu_kick_irq(cpu); 448f4b1a842Sblueswir1 } 449f4b1a842Sblueswir1 4508f4efc55SIgor V. Kovalenko static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency) 451f4b1a842Sblueswir1 { 45273bcb24dSRutuja Shah return muldiv64(cpu_ticks, NANOSECONDS_PER_SECOND, frequency); 453f4b1a842Sblueswir1 } 454f4b1a842Sblueswir1 4558f4efc55SIgor V. Kovalenko static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency) 456f4b1a842Sblueswir1 { 45773bcb24dSRutuja Shah return muldiv64(timer_ticks, frequency, NANOSECONDS_PER_SECOND); 4588f4efc55SIgor V. Kovalenko } 4598f4efc55SIgor V. Kovalenko 4608f4efc55SIgor V. Kovalenko void cpu_tick_set_count(CPUTimer *timer, uint64_t count) 4618f4efc55SIgor V. Kovalenko { 462bf43330aSMark Cave-Ayland uint64_t real_count = count & ~timer->npt_mask; 463bf43330aSMark Cave-Ayland uint64_t npt_bit = count & timer->npt_mask; 4648f4efc55SIgor V. Kovalenko 465bc72ad67SAlex Bligh int64_t vm_clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - 4668f4efc55SIgor V. Kovalenko cpu_to_timer_ticks(real_count, timer->frequency); 4678f4efc55SIgor V. Kovalenko 468bf43330aSMark Cave-Ayland TIMER_DPRINTF("%s set_count count=0x%016lx (npt %s) p=%p\n", 4698f4efc55SIgor V. Kovalenko timer->name, real_count, 470bf43330aSMark Cave-Ayland timer->npt ? "disabled" : "enabled", timer); 4718f4efc55SIgor V. Kovalenko 472bf43330aSMark Cave-Ayland timer->npt = npt_bit ? 1 : 0; 4738f4efc55SIgor V. Kovalenko timer->clock_offset = vm_clock_offset; 4748f4efc55SIgor V. Kovalenko } 4758f4efc55SIgor V. Kovalenko 4768f4efc55SIgor V. Kovalenko uint64_t cpu_tick_get_count(CPUTimer *timer) 4778f4efc55SIgor V. Kovalenko { 4788f4efc55SIgor V. Kovalenko uint64_t real_count = timer_to_cpu_ticks( 479bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->clock_offset, 4808f4efc55SIgor V. Kovalenko timer->frequency); 4818f4efc55SIgor V. Kovalenko 482bf43330aSMark Cave-Ayland TIMER_DPRINTF("%s get_count count=0x%016lx (npt %s) p=%p\n", 4838f4efc55SIgor V. Kovalenko timer->name, real_count, 484bf43330aSMark Cave-Ayland timer->npt ? "disabled" : "enabled", timer); 4858f4efc55SIgor V. Kovalenko 486bf43330aSMark Cave-Ayland if (timer->npt) { 487bf43330aSMark Cave-Ayland real_count |= timer->npt_mask; 488bf43330aSMark Cave-Ayland } 4898f4efc55SIgor V. Kovalenko 4908f4efc55SIgor V. Kovalenko return real_count; 4918f4efc55SIgor V. Kovalenko } 4928f4efc55SIgor V. Kovalenko 4938f4efc55SIgor V. Kovalenko void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit) 4948f4efc55SIgor V. Kovalenko { 495bc72ad67SAlex Bligh int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 4968f4efc55SIgor V. Kovalenko 4978f4efc55SIgor V. Kovalenko uint64_t real_limit = limit & ~timer->disabled_mask; 4988f4efc55SIgor V. Kovalenko timer->disabled = (limit & timer->disabled_mask) ? 1 : 0; 4998f4efc55SIgor V. Kovalenko 5008f4efc55SIgor V. Kovalenko int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) + 5018f4efc55SIgor V. Kovalenko timer->clock_offset; 5028f4efc55SIgor V. Kovalenko 5038f4efc55SIgor V. Kovalenko if (expires < now) { 5048f4efc55SIgor V. Kovalenko expires = now + 1; 5058f4efc55SIgor V. Kovalenko } 5068f4efc55SIgor V. Kovalenko 5078f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p " 5088f4efc55SIgor V. Kovalenko "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n", 5098f4efc55SIgor V. Kovalenko timer->name, real_limit, 5108f4efc55SIgor V. Kovalenko timer->disabled?"disabled":"enabled", 5118f4efc55SIgor V. Kovalenko timer, limit, 5128f4efc55SIgor V. Kovalenko timer_to_cpu_ticks(now - timer->clock_offset, 5138f4efc55SIgor V. Kovalenko timer->frequency), 5148f4efc55SIgor V. Kovalenko timer_to_cpu_ticks(expires - now, timer->frequency)); 5158f4efc55SIgor V. Kovalenko 5168f4efc55SIgor V. Kovalenko if (!real_limit) { 5178f4efc55SIgor V. Kovalenko TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n", 5188f4efc55SIgor V. Kovalenko timer->name); 519bc72ad67SAlex Bligh timer_del(timer->qtimer); 5208f4efc55SIgor V. Kovalenko } else if (timer->disabled) { 521bc72ad67SAlex Bligh timer_del(timer->qtimer); 5228f4efc55SIgor V. Kovalenko } else { 523bc72ad67SAlex Bligh timer_mod(timer->qtimer, expires); 5248f4efc55SIgor V. Kovalenko } 525f4b1a842Sblueswir1 } 526f4b1a842Sblueswir1 527361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level) 5281387fe4aSBlue Swirl { 529361dea40SBlue Swirl static const int isa_irq_to_ivec[16] = { 530361dea40SBlue Swirl [1] = 0x29, /* keyboard */ 531361dea40SBlue Swirl [4] = 0x2b, /* serial */ 532361dea40SBlue Swirl [6] = 0x27, /* floppy */ 533361dea40SBlue Swirl [7] = 0x22, /* parallel */ 534361dea40SBlue Swirl [12] = 0x2a, /* mouse */ 535361dea40SBlue Swirl }; 536361dea40SBlue Swirl qemu_irq *irqs = opaque; 537361dea40SBlue Swirl int ivec; 538361dea40SBlue Swirl 539361dea40SBlue Swirl assert(n < 16); 540361dea40SBlue Swirl ivec = isa_irq_to_ivec[n]; 541361dea40SBlue Swirl EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec); 542361dea40SBlue Swirl if (ivec) { 543361dea40SBlue Swirl qemu_set_irq(irqs[ivec], level); 544361dea40SBlue Swirl } 5451387fe4aSBlue Swirl } 5461387fe4aSBlue Swirl 547c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 54848a18b3cSHervé Poussineau static ISABus * 549361dea40SBlue Swirl pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs) 550c190ea07Sblueswir1 { 5511387fe4aSBlue Swirl qemu_irq *isa_irq; 552ab953e28SHervé Poussineau PCIDevice *pci_dev; 55348a18b3cSHervé Poussineau ISABus *isa_bus; 5541387fe4aSBlue Swirl 555ab953e28SHervé Poussineau pci_dev = pci_create_simple(bus, devfn, "ebus"); 5562ae0e48dSAndreas Färber isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0")); 557361dea40SBlue Swirl isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16); 55848a18b3cSHervé Poussineau isa_bus_irqs(isa_bus, isa_irq); 55948a18b3cSHervé Poussineau return isa_bus; 56053e3c4f9SBlue Swirl } 561c190ea07Sblueswir1 5623a80ceadSMarkus Armbruster static void pci_ebus_realize(PCIDevice *pci_dev, Error **errp) 56353e3c4f9SBlue Swirl { 564c5e6fb7eSAvi Kivity EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev); 5650c5b8d83SBlue Swirl 566d10e5432SMarkus Armbruster if (!isa_bus_new(DEVICE(pci_dev), get_system_memory(), 567d10e5432SMarkus Armbruster pci_address_space_io(pci_dev), errp)) { 568d10e5432SMarkus Armbruster return; 569d10e5432SMarkus Armbruster } 570c190ea07Sblueswir1 571c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 572c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 573c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 574c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 575c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 576c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 577c5e6fb7eSAvi Kivity 5780a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 5790a70e094SPaolo Bonzini 0, 0x1000000); 580e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 5810a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 582f3b18f35SMark Cave-Ayland 0, 0x4000); 583a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 584c190ea07Sblueswir1 } 585c190ea07Sblueswir1 58640021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 58740021f08SAnthony Liguori { 58840021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 58940021f08SAnthony Liguori 5903a80ceadSMarkus Armbruster k->realize = pci_ebus_realize; 59140021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 59240021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 59340021f08SAnthony Liguori k->revision = 0x01; 59440021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 59540021f08SAnthony Liguori } 59640021f08SAnthony Liguori 5978c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 59840021f08SAnthony Liguori .name = "ebus", 59939bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 60039bffca2SAnthony Liguori .instance_size = sizeof(EbusState), 60140021f08SAnthony Liguori .class_init = ebus_class_init, 60253e3c4f9SBlue Swirl }; 60353e3c4f9SBlue Swirl 60413575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 60513575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 60613575cf6SAndreas Färber 607d4edce38SAvi Kivity typedef struct PROMState { 60813575cf6SAndreas Färber SysBusDevice parent_obj; 60913575cf6SAndreas Färber 610d4edce38SAvi Kivity MemoryRegion prom; 611d4edce38SAvi Kivity } PROMState; 612d4edce38SAvi Kivity 613409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 614409dbce5SAurelien Jarno { 615a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 616409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 617409dbce5SAurelien Jarno } 618409dbce5SAurelien Jarno 6191baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 620a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 6211baffa46SBlue Swirl { 6221baffa46SBlue Swirl DeviceState *dev; 6231baffa46SBlue Swirl SysBusDevice *s; 6241baffa46SBlue Swirl char *filename; 6251baffa46SBlue Swirl int ret; 6261baffa46SBlue Swirl 62713575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 628e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 6291356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 6301baffa46SBlue Swirl 6311baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 6321baffa46SBlue Swirl 6331baffa46SBlue Swirl /* load boot prom */ 6341baffa46SBlue Swirl if (bios_name == NULL) { 6351baffa46SBlue Swirl bios_name = PROM_FILENAME; 6361baffa46SBlue Swirl } 6371baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 6381baffa46SBlue Swirl if (filename) { 639409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 6407ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 6411baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 6421baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 6431baffa46SBlue Swirl } 6447267c094SAnthony Liguori g_free(filename); 6451baffa46SBlue Swirl } else { 6461baffa46SBlue Swirl ret = -1; 6471baffa46SBlue Swirl } 6481baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 6491baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 6501baffa46SBlue Swirl exit(1); 6511baffa46SBlue Swirl } 6521baffa46SBlue Swirl } 6531baffa46SBlue Swirl 65481a322d4SGerd Hoffmann static int prom_init1(SysBusDevice *dev) 6551baffa46SBlue Swirl { 65613575cf6SAndreas Färber PROMState *s = OPENPROM(dev); 6571baffa46SBlue Swirl 65849946538SHu Tao memory_region_init_ram(&s->prom, OBJECT(s), "sun4u.prom", PROM_SIZE_MAX, 659f8ed85acSMarkus Armbruster &error_fatal); 660c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 661d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 662750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 66381a322d4SGerd Hoffmann return 0; 6641baffa46SBlue Swirl } 6651baffa46SBlue Swirl 666999e12bbSAnthony Liguori static Property prom_properties[] = { 667999e12bbSAnthony Liguori {/* end of property list */}, 668999e12bbSAnthony Liguori }; 669999e12bbSAnthony Liguori 670999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 671999e12bbSAnthony Liguori { 67239bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 673999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 674999e12bbSAnthony Liguori 675999e12bbSAnthony Liguori k->init = prom_init1; 67639bffca2SAnthony Liguori dc->props = prom_properties; 6771baffa46SBlue Swirl } 678999e12bbSAnthony Liguori 6798c43a6f0SAndreas Färber static const TypeInfo prom_info = { 68013575cf6SAndreas Färber .name = TYPE_OPENPROM, 68139bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 68239bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 683999e12bbSAnthony Liguori .class_init = prom_class_init, 6841baffa46SBlue Swirl }; 6851baffa46SBlue Swirl 686bda42033SBlue Swirl 68788c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 68888c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 68988c034d5SAndreas Färber 69088c034d5SAndreas Färber typedef struct RamDevice { 69188c034d5SAndreas Färber SysBusDevice parent_obj; 69288c034d5SAndreas Färber 693d4edce38SAvi Kivity MemoryRegion ram; 69404843626SBlue Swirl uint64_t size; 695bda42033SBlue Swirl } RamDevice; 696bda42033SBlue Swirl 697bda42033SBlue Swirl /* System RAM */ 69881a322d4SGerd Hoffmann static int ram_init1(SysBusDevice *dev) 699bda42033SBlue Swirl { 70088c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 701bda42033SBlue Swirl 70249946538SHu Tao memory_region_init_ram(&d->ram, OBJECT(d), "sun4u.ram", d->size, 703f8ed85acSMarkus Armbruster &error_fatal); 704c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 705750ecd44SAvi Kivity sysbus_init_mmio(dev, &d->ram); 70681a322d4SGerd Hoffmann return 0; 707bda42033SBlue Swirl } 708bda42033SBlue Swirl 709a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 710bda42033SBlue Swirl { 711bda42033SBlue Swirl DeviceState *dev; 712bda42033SBlue Swirl SysBusDevice *s; 713bda42033SBlue Swirl RamDevice *d; 714bda42033SBlue Swirl 715bda42033SBlue Swirl /* allocate RAM */ 71688c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 7171356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 718bda42033SBlue Swirl 71988c034d5SAndreas Färber d = SUN4U_RAM(dev); 720bda42033SBlue Swirl d->size = RAM_size; 721e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 722bda42033SBlue Swirl 723bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 724bda42033SBlue Swirl } 725bda42033SBlue Swirl 726999e12bbSAnthony Liguori static Property ram_properties[] = { 72732a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 72832a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 729999e12bbSAnthony Liguori }; 730999e12bbSAnthony Liguori 731999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 732999e12bbSAnthony Liguori { 73339bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 734999e12bbSAnthony Liguori SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); 735999e12bbSAnthony Liguori 736999e12bbSAnthony Liguori k->init = ram_init1; 73739bffca2SAnthony Liguori dc->props = ram_properties; 738bda42033SBlue Swirl } 739999e12bbSAnthony Liguori 7408c43a6f0SAndreas Färber static const TypeInfo ram_info = { 74188c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 74239bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 74339bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 744999e12bbSAnthony Liguori .class_init = ram_class_init, 745bda42033SBlue Swirl }; 746bda42033SBlue Swirl 747f9d1465fSAndreas Färber static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef) 7483475187dSbellard { 7498ebdf9dcSAndreas Färber SPARCCPU *cpu; 75098cec4a2SAndreas Färber CPUSPARCState *env; 751e87231d4Sblueswir1 ResetData *reset_info; 7523475187dSbellard 7538f4efc55SIgor V. Kovalenko uint32_t tick_frequency = 100*1000000; 7548f4efc55SIgor V. Kovalenko uint32_t stick_frequency = 100*1000000; 7558f4efc55SIgor V. Kovalenko uint32_t hstick_frequency = 100*1000000; 7568f4efc55SIgor V. Kovalenko 7578ebdf9dcSAndreas Färber if (cpu_model == NULL) { 758c7ba218dSblueswir1 cpu_model = hwdef->default_cpu_model; 7598ebdf9dcSAndreas Färber } 7608ebdf9dcSAndreas Färber cpu = cpu_sparc_init(cpu_model); 7618ebdf9dcSAndreas Färber if (cpu == NULL) { 76262724a37Sblueswir1 fprintf(stderr, "Unable to find Sparc CPU definition\n"); 76362724a37Sblueswir1 exit(1); 76462724a37Sblueswir1 } 7658ebdf9dcSAndreas Färber env = &cpu->env; 76620c9f095Sblueswir1 7676b678e1fSAndreas Färber env->tick = cpu_timer_create("tick", cpu, tick_irq, 768e913cac7SMark Cave-Ayland tick_frequency, TICK_INT_DIS, 769e913cac7SMark Cave-Ayland TICK_NPT_MASK); 77020c9f095Sblueswir1 7716b678e1fSAndreas Färber env->stick = cpu_timer_create("stick", cpu, stick_irq, 772e913cac7SMark Cave-Ayland stick_frequency, TICK_INT_DIS, 773e913cac7SMark Cave-Ayland TICK_NPT_MASK); 7748f4efc55SIgor V. Kovalenko 7756b678e1fSAndreas Färber env->hstick = cpu_timer_create("hstick", cpu, hstick_irq, 776e913cac7SMark Cave-Ayland hstick_frequency, TICK_INT_DIS, 777e913cac7SMark Cave-Ayland TICK_NPT_MASK); 778e87231d4Sblueswir1 7797267c094SAnthony Liguori reset_info = g_malloc0(sizeof(ResetData)); 780403d7a2dSAndreas Färber reset_info->cpu = cpu; 78144a99354SBlue Swirl reset_info->prom_addr = hwdef->prom_addr; 782a08d4367SJan Kiszka qemu_register_reset(main_cpu_reset, reset_info); 783c68ea704Sbellard 784f9d1465fSAndreas Färber return cpu; 7857b833f5bSBlue Swirl } 7867b833f5bSBlue Swirl 78738bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 7883ef96221SMarcel Apfelbaum MachineState *machine, 7897b833f5bSBlue Swirl const struct hwdef *hwdef) 7907b833f5bSBlue Swirl { 791f9d1465fSAndreas Färber SPARCCPU *cpu; 79231688246SHervé Poussineau Nvram *nvram; 7937b833f5bSBlue Swirl unsigned int i; 7945f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 7957b833f5bSBlue Swirl PCIBus *pci_bus, *pci_bus2, *pci_bus3; 79648a18b3cSHervé Poussineau ISABus *isa_bus; 797f3b18f35SMark Cave-Ayland SysBusDevice *s; 798361dea40SBlue Swirl qemu_irq *ivec_irqs, *pbm_irqs; 799f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 800fd8014e1SGerd Hoffmann DriveInfo *fd[MAX_FD]; 801c3ae40e1SHervé Poussineau DeviceState *dev; 802a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 8037b833f5bSBlue Swirl 8047b833f5bSBlue Swirl /* init CPUs */ 8053ef96221SMarcel Apfelbaum cpu = cpu_devinit(machine->cpu_model, hwdef); 8067b833f5bSBlue Swirl 807bda42033SBlue Swirl /* set up devices */ 8083ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 8093475187dSbellard 8101baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 8113475187dSbellard 812b64ba4b2SAndreas Färber ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX); 813361dea40SBlue Swirl pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2, 814361dea40SBlue Swirl &pci_bus3, &pbm_irqs); 815f2898771SAurelien Jarno pci_vga_init(pci_bus); 81683469015Sbellard 817c190ea07Sblueswir1 // XXX Should be pci_bus3 818361dea40SBlue Swirl isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs); 819c190ea07Sblueswir1 820e87231d4Sblueswir1 i = 0; 821e87231d4Sblueswir1 if (hwdef->console_serial_base) { 82238bc50f7SRichard Henderson serial_mm_init(address_space_mem, hwdef->console_serial_base, 0, 82339186d8aSRichard Henderson NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 824e87231d4Sblueswir1 i++; 825e87231d4Sblueswir1 } 82683469015Sbellard 827*4496dc49SMarc-André Lureau serial_hds_isa_init(isa_bus, i, MAX_SERIAL_PORTS); 82807dc7880SMarkus Armbruster parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS); 82983469015Sbellard 830cb457d76Saliguori for(i = 0; i < nb_nics; i++) 83129b358f9SDavid Gibson pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL); 83283469015Sbellard 833d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 834e4bcb14cSths 8353b898ddaSblueswir1 pci_cmd646_ide_init(pci_bus, hd, 1); 8363b898ddaSblueswir1 83748a18b3cSHervé Poussineau isa_create_simple(isa_bus, "i8042"); 838c3ae40e1SHervé Poussineau 839c3ae40e1SHervé Poussineau /* Floppy */ 840e4bcb14cSths for(i = 0; i < MAX_FD; i++) { 841fd8014e1SGerd Hoffmann fd[i] = drive_get(IF_FLOPPY, 0, i); 842e4bcb14cSths } 843c3ae40e1SHervé Poussineau dev = DEVICE(isa_create(isa_bus, TYPE_ISA_FDC)); 844c3ae40e1SHervé Poussineau if (fd[0]) { 845c3ae40e1SHervé Poussineau qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 846c3ae40e1SHervé Poussineau &error_abort); 847c3ae40e1SHervé Poussineau } 848c3ae40e1SHervé Poussineau if (fd[1]) { 849c3ae40e1SHervé Poussineau qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 850c3ae40e1SHervé Poussineau &error_abort); 851c3ae40e1SHervé Poussineau } 852c3ae40e1SHervé Poussineau qdev_prop_set_uint32(dev, "dma", -1); 853c3ae40e1SHervé Poussineau qdev_init_nofail(dev); 854f3b18f35SMark Cave-Ayland 855f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 856f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 857f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 858f3b18f35SMark Cave-Ayland memory_region_add_subregion(get_system_io(), 0x2000, 859f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 860636aa70aSBlue Swirl 861636aa70aSBlue Swirl initrd_size = 0; 8625f2bf0feSBlue Swirl initrd_addr = 0; 8633ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 8643ef96221SMarcel Apfelbaum machine->initrd_filename, 8655f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 8665f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 867636aa70aSBlue Swirl 8683ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 8693ef96221SMarcel Apfelbaum machine->boot_order, 8705f2bf0feSBlue Swirl kernel_addr, kernel_size, 8713ef96221SMarcel Apfelbaum machine->kernel_cmdline, 8725f2bf0feSBlue Swirl initrd_addr, initrd_size, 87383469015Sbellard /* XXX: need an option to load a NVRAM image */ 87483469015Sbellard 0, 8750d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 8760d31cb99Sblueswir1 (uint8_t *)&nd_table[0].macaddr); 87783469015Sbellard 87866708822SLaszlo Ersek fw_cfg = fw_cfg_init_io(BIOS_CFG_IOPORT); 87970db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 880905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 881905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 8825f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 8835f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 8843ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 8859c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 8863ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 8873ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 888513f789fSblueswir1 } else { 8899c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 890513f789fSblueswir1 } 8915f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 8925f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 8933ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 8947589690cSBlue Swirl 8957589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 8967589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 8977589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 8987589690cSBlue Swirl 899513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 9003475187dSbellard } 9013475187dSbellard 902905fdcb5Sblueswir1 enum { 903905fdcb5Sblueswir1 sun4u_id = 0, 904905fdcb5Sblueswir1 sun4v_id = 64, 905e87231d4Sblueswir1 niagara_id, 906905fdcb5Sblueswir1 }; 907905fdcb5Sblueswir1 908c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 909c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 910c7ba218dSblueswir1 { 9115910b047SIgor V. Kovalenko .default_cpu_model = "TI UltraSparc IIi", 912905fdcb5Sblueswir1 .machine_id = sun4u_id, 913e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 914e87231d4Sblueswir1 .console_serial_base = 0, 915c7ba218dSblueswir1 }, 916c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 917c7ba218dSblueswir1 { 918c7ba218dSblueswir1 .default_cpu_model = "Sun UltraSparc T1", 919905fdcb5Sblueswir1 .machine_id = sun4v_id, 920e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 921e87231d4Sblueswir1 .console_serial_base = 0, 922e87231d4Sblueswir1 }, 923e87231d4Sblueswir1 /* Sun4v generic Niagara machine */ 924e87231d4Sblueswir1 { 925e87231d4Sblueswir1 .default_cpu_model = "Sun UltraSparc T1", 926e87231d4Sblueswir1 .machine_id = niagara_id, 927e87231d4Sblueswir1 .prom_addr = 0xfff0000000ULL, 928e87231d4Sblueswir1 .console_serial_base = 0xfff0c2c000ULL, 929c7ba218dSblueswir1 }, 930c7ba218dSblueswir1 }; 931c7ba218dSblueswir1 932c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 9333ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 934c7ba218dSblueswir1 { 9353ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 936c7ba218dSblueswir1 } 937c7ba218dSblueswir1 938c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 9393ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 940c7ba218dSblueswir1 { 9413ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 942c7ba218dSblueswir1 } 943c7ba218dSblueswir1 944e87231d4Sblueswir1 /* Niagara hardware initialisation */ 9453ef96221SMarcel Apfelbaum static void niagara_init(MachineState *machine) 946e87231d4Sblueswir1 { 9473ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[2]); 948e87231d4Sblueswir1 } 949e87231d4Sblueswir1 9508a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 951e264d29dSEduardo Habkost { 9528a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 9538a661aeaSAndreas Färber 954e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 955e264d29dSEduardo Habkost mc->init = sun4u_init; 956e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 957e264d29dSEduardo Habkost mc->is_default = 1; 958e264d29dSEduardo Habkost mc->default_boot_order = "c"; 959e264d29dSEduardo Habkost } 960c7ba218dSblueswir1 9618a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 9628a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 9638a661aeaSAndreas Färber .parent = TYPE_MACHINE, 9648a661aeaSAndreas Färber .class_init = sun4u_class_init, 9658a661aeaSAndreas Färber }; 966e87231d4Sblueswir1 9678a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 968e264d29dSEduardo Habkost { 9698a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 9708a661aeaSAndreas Färber 971e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 972e264d29dSEduardo Habkost mc->init = sun4v_init; 973e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 974e264d29dSEduardo Habkost mc->default_boot_order = "c"; 975e264d29dSEduardo Habkost } 976e264d29dSEduardo Habkost 9778a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 9788a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 9798a661aeaSAndreas Färber .parent = TYPE_MACHINE, 9808a661aeaSAndreas Färber .class_init = sun4v_class_init, 9818a661aeaSAndreas Färber }; 982e264d29dSEduardo Habkost 9838a661aeaSAndreas Färber static void niagara_class_init(ObjectClass *oc, void *data) 984e264d29dSEduardo Habkost { 9858a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 9868a661aeaSAndreas Färber 987e264d29dSEduardo Habkost mc->desc = "Sun4v platform, Niagara"; 988e264d29dSEduardo Habkost mc->init = niagara_init; 989e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 990e264d29dSEduardo Habkost mc->default_boot_order = "c"; 991e264d29dSEduardo Habkost } 992e264d29dSEduardo Habkost 9938a661aeaSAndreas Färber static const TypeInfo niagara_type = { 9948a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("Niagara"), 9958a661aeaSAndreas Färber .parent = TYPE_MACHINE, 9968a661aeaSAndreas Färber .class_init = niagara_class_init, 9978a661aeaSAndreas Färber }; 998f80f9ec9SAnthony Liguori 99983f7d43aSAndreas Färber static void sun4u_register_types(void) 100083f7d43aSAndreas Färber { 100183f7d43aSAndreas Färber type_register_static(&ebus_info); 100283f7d43aSAndreas Färber type_register_static(&prom_info); 100383f7d43aSAndreas Färber type_register_static(&ram_info); 100483f7d43aSAndreas Färber 10058a661aeaSAndreas Färber type_register_static(&sun4u_type); 10068a661aeaSAndreas Färber type_register_static(&sun4v_type); 10078a661aeaSAndreas Färber type_register_static(&niagara_type); 10088a661aeaSAndreas Färber } 10098a661aeaSAndreas Färber 101083f7d43aSAndreas Färber type_init(sun4u_register_types) 1011