xref: /qemu/hw/sparc64/sun4u.c (revision 3ef9622182e598392855931e7a0437d3855cef5e)
13475187dSbellard /*
2c7ba218dSblueswir1  * QEMU Sun4u/Sun4v System Emulator
33475187dSbellard  *
43475187dSbellard  * Copyright (c) 2005 Fabrice Bellard
53475187dSbellard  *
63475187dSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
73475187dSbellard  * of this software and associated documentation files (the "Software"), to deal
83475187dSbellard  * in the Software without restriction, including without limitation the rights
93475187dSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
103475187dSbellard  * copies of the Software, and to permit persons to whom the Software is
113475187dSbellard  * furnished to do so, subject to the following conditions:
123475187dSbellard  *
133475187dSbellard  * The above copyright notice and this permission notice shall be included in
143475187dSbellard  * all copies or substantial portions of the Software.
153475187dSbellard  *
163475187dSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173475187dSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183475187dSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
193475187dSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
203475187dSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
213475187dSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
223475187dSbellard  * THE SOFTWARE.
233475187dSbellard  */
2483c9f4caSPaolo Bonzini #include "hw/hw.h"
2583c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
260d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h"
270d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
280d09e41aSPaolo Bonzini #include "hw/char/serial.h"
290d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h"
300d09e41aSPaolo Bonzini #include "hw/block/fdc.h"
311422e32dSPaolo Bonzini #include "net/net.h"
321de7afc9SPaolo Bonzini #include "qemu/timer.h"
339c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3483c9f4caSPaolo Bonzini #include "hw/boards.h"
35ec0503b4SMichael S. Tsirkin #include "hw/nvram/openbios_firmware_abi.h"
360d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h"
3783c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3883c9f4caSPaolo Bonzini #include "hw/ide.h"
3983c9f4caSPaolo Bonzini #include "hw/loader.h"
40ca20cf32SBlue Swirl #include "elf.h"
419c17d615SPaolo Bonzini #include "sysemu/blockdev.h"
42022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
433475187dSbellard 
449d926598Sblueswir1 //#define DEBUG_IRQ
45b430a225SBlue Swirl //#define DEBUG_EBUS
468f4efc55SIgor V. Kovalenko //#define DEBUG_TIMER
479d926598Sblueswir1 
489d926598Sblueswir1 #ifdef DEBUG_IRQ
49b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)                                \
50001faf32SBlue Swirl     do { printf("CPUIRQ: " fmt , ## __VA_ARGS__); } while (0)
519d926598Sblueswir1 #else
52b430a225SBlue Swirl #define CPUIRQ_DPRINTF(fmt, ...)
53b430a225SBlue Swirl #endif
54b430a225SBlue Swirl 
55b430a225SBlue Swirl #ifdef DEBUG_EBUS
56b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)                                  \
57b430a225SBlue Swirl     do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
58b430a225SBlue Swirl #else
59b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)
609d926598Sblueswir1 #endif
619d926598Sblueswir1 
628f4efc55SIgor V. Kovalenko #ifdef DEBUG_TIMER
638f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)                                  \
648f4efc55SIgor V. Kovalenko     do { printf("TIMER: " fmt , ## __VA_ARGS__); } while (0)
658f4efc55SIgor V. Kovalenko #else
668f4efc55SIgor V. Kovalenko #define TIMER_DPRINTF(fmt, ...)
678f4efc55SIgor V. Kovalenko #endif
688f4efc55SIgor V. Kovalenko 
6983469015Sbellard #define KERNEL_LOAD_ADDR     0x00404000
7083469015Sbellard #define CMDLINE_ADDR         0x003ff000
71ac2e9d66Sblueswir1 #define PROM_SIZE_MAX        (4 * 1024 * 1024)
72f19e918dSblueswir1 #define PROM_VADDR           0x000ffd00000ULL
7383469015Sbellard #define APB_SPECIAL_BASE     0x1fe00000000ULL
7483469015Sbellard #define APB_MEM_BASE         0x1ff00000000ULL
75d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE      (APB_SPECIAL_BASE + 0x02000000ULL)
760986ac3bSbellard #define PROM_FILENAME        "openbios-sparc64"
7783469015Sbellard #define NVRAM_SIZE           0x2000
78e4bcb14cSths #define MAX_IDE_BUS          2
793cce6243Sblueswir1 #define BIOS_CFG_IOPORT      0x510
807589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
817589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
827589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
833475187dSbellard 
84852e82f3SArtyom Tarasenko #define IVEC_MAX             0x40
859d926598Sblueswir1 
868fa211e8Sblueswir1 #define TICK_MAX             0x7fffffffffffffffULL
878fa211e8Sblueswir1 
88c7ba218dSblueswir1 struct hwdef {
89c7ba218dSblueswir1     const char * const default_cpu_model;
90905fdcb5Sblueswir1     uint16_t machine_id;
91e87231d4Sblueswir1     uint64_t prom_addr;
92e87231d4Sblueswir1     uint64_t console_serial_base;
93c7ba218dSblueswir1 };
94c7ba218dSblueswir1 
95c5e6fb7eSAvi Kivity typedef struct EbusState {
96c5e6fb7eSAvi Kivity     PCIDevice pci_dev;
97c5e6fb7eSAvi Kivity     MemoryRegion bar0;
98c5e6fb7eSAvi Kivity     MemoryRegion bar1;
99c5e6fb7eSAvi Kivity } EbusState;
100c5e6fb7eSAvi Kivity 
1013475187dSbellard int DMA_get_channel_mode (int nchan)
1023475187dSbellard {
1033475187dSbellard     return 0;
1043475187dSbellard }
1053475187dSbellard int DMA_read_memory (int nchan, void *buf, int pos, int size)
1063475187dSbellard {
1073475187dSbellard     return 0;
1083475187dSbellard }
1093475187dSbellard int DMA_write_memory (int nchan, void *buf, int pos, int size)
1103475187dSbellard {
1113475187dSbellard     return 0;
1123475187dSbellard }
1133475187dSbellard void DMA_hold_DREQ (int nchan) {}
1143475187dSbellard void DMA_release_DREQ (int nchan) {}
1153475187dSbellard void DMA_schedule(int nchan) {}
1164556bd8bSBlue Swirl 
1174556bd8bSBlue Swirl void DMA_init(int high_page_enable, qemu_irq *cpu_request_exit)
1184556bd8bSBlue Swirl {
1194556bd8bSBlue Swirl }
1204556bd8bSBlue Swirl 
1213475187dSbellard void DMA_register_channel (int nchan,
1223475187dSbellard                            DMA_transfer_handler transfer_handler,
1233475187dSbellard                            void *opaque)
1243475187dSbellard {
1253475187dSbellard }
1263475187dSbellard 
127513f789fSblueswir1 static int fw_cfg_boot_set(void *opaque, const char *boot_device)
12881864572Sblueswir1 {
129513f789fSblueswir1     fw_cfg_add_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
13081864572Sblueswir1     return 0;
13181864572Sblueswir1 }
13281864572Sblueswir1 
13343a34704SBlue Swirl static int sun4u_NVRAM_set_params(M48t59State *nvram, uint16_t NVRAM_size,
13443a34704SBlue Swirl                                   const char *arch, ram_addr_t RAM_size,
13577f193daSblueswir1                                   const char *boot_devices,
13683469015Sbellard                                   uint32_t kernel_image, uint32_t kernel_size,
13783469015Sbellard                                   const char *cmdline,
13883469015Sbellard                                   uint32_t initrd_image, uint32_t initrd_size,
13983469015Sbellard                                   uint32_t NVRAM_image,
1400d31cb99Sblueswir1                                   int width, int height, int depth,
1410d31cb99Sblueswir1                                   const uint8_t *macaddr)
1423475187dSbellard {
14366508601Sblueswir1     unsigned int i;
14466508601Sblueswir1     uint32_t start, end;
145d2c63fc1Sblueswir1     uint8_t image[0x1ff0];
146d2c63fc1Sblueswir1     struct OpenBIOS_nvpart_v1 *part_header;
1473475187dSbellard 
148d2c63fc1Sblueswir1     memset(image, '\0', sizeof(image));
149d2c63fc1Sblueswir1 
150513f789fSblueswir1     start = 0;
1513475187dSbellard 
15266508601Sblueswir1     // OpenBIOS nvram variables
15366508601Sblueswir1     // Variable partition
154d2c63fc1Sblueswir1     part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
155d2c63fc1Sblueswir1     part_header->signature = OPENBIOS_PART_SYSTEM;
156363a37d5Sblueswir1     pstrcpy(part_header->name, sizeof(part_header->name), "system");
15766508601Sblueswir1 
158d2c63fc1Sblueswir1     end = start + sizeof(struct OpenBIOS_nvpart_v1);
15966508601Sblueswir1     for (i = 0; i < nb_prom_envs; i++)
160d2c63fc1Sblueswir1         end = OpenBIOS_set_var(image, end, prom_envs[i]);
16166508601Sblueswir1 
162d2c63fc1Sblueswir1     // End marker
163d2c63fc1Sblueswir1     image[end++] = '\0';
164d2c63fc1Sblueswir1 
16566508601Sblueswir1     end = start + ((end - start + 15) & ~15);
166d2c63fc1Sblueswir1     OpenBIOS_finish_partition(part_header, end - start);
16766508601Sblueswir1 
16866508601Sblueswir1     // free partition
16966508601Sblueswir1     start = end;
170d2c63fc1Sblueswir1     part_header = (struct OpenBIOS_nvpart_v1 *)&image[start];
171d2c63fc1Sblueswir1     part_header->signature = OPENBIOS_PART_FREE;
172363a37d5Sblueswir1     pstrcpy(part_header->name, sizeof(part_header->name), "free");
17366508601Sblueswir1 
17466508601Sblueswir1     end = 0x1fd0;
175d2c63fc1Sblueswir1     OpenBIOS_finish_partition(part_header, end - start);
176d2c63fc1Sblueswir1 
1770d31cb99Sblueswir1     Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
1780d31cb99Sblueswir1 
179d2c63fc1Sblueswir1     for (i = 0; i < sizeof(image); i++)
180d2c63fc1Sblueswir1         m48t59_write(nvram, i, image[i]);
18166508601Sblueswir1 
18283469015Sbellard     return 0;
1833475187dSbellard }
1845f2bf0feSBlue Swirl 
1855f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename,
186636aa70aSBlue Swirl                                   const char *initrd_filename,
1875f2bf0feSBlue Swirl                                   ram_addr_t RAM_size, uint64_t *initrd_size,
1885f2bf0feSBlue Swirl                                   uint64_t *initrd_addr, uint64_t *kernel_addr,
1895f2bf0feSBlue Swirl                                   uint64_t *kernel_entry)
190636aa70aSBlue Swirl {
191636aa70aSBlue Swirl     int linux_boot;
192636aa70aSBlue Swirl     unsigned int i;
193636aa70aSBlue Swirl     long kernel_size;
1946908d9ceSBlue Swirl     uint8_t *ptr;
1955f2bf0feSBlue Swirl     uint64_t kernel_top;
196636aa70aSBlue Swirl 
197636aa70aSBlue Swirl     linux_boot = (kernel_filename != NULL);
198636aa70aSBlue Swirl 
199636aa70aSBlue Swirl     kernel_size = 0;
200636aa70aSBlue Swirl     if (linux_boot) {
201ca20cf32SBlue Swirl         int bswap_needed;
202ca20cf32SBlue Swirl 
203ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED
204ca20cf32SBlue Swirl         bswap_needed = 1;
205ca20cf32SBlue Swirl #else
206ca20cf32SBlue Swirl         bswap_needed = 0;
207ca20cf32SBlue Swirl #endif
2085f2bf0feSBlue Swirl         kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
2095f2bf0feSBlue Swirl                                kernel_addr, &kernel_top, 1, ELF_MACHINE, 0);
2105f2bf0feSBlue Swirl         if (kernel_size < 0) {
2115f2bf0feSBlue Swirl             *kernel_addr = KERNEL_LOAD_ADDR;
2125f2bf0feSBlue Swirl             *kernel_entry = KERNEL_LOAD_ADDR;
213636aa70aSBlue Swirl             kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
214ca20cf32SBlue Swirl                                     RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
215ca20cf32SBlue Swirl                                     TARGET_PAGE_SIZE);
2165f2bf0feSBlue Swirl         }
2175f2bf0feSBlue Swirl         if (kernel_size < 0) {
218636aa70aSBlue Swirl             kernel_size = load_image_targphys(kernel_filename,
219636aa70aSBlue Swirl                                               KERNEL_LOAD_ADDR,
220636aa70aSBlue Swirl                                               RAM_size - KERNEL_LOAD_ADDR);
2215f2bf0feSBlue Swirl         }
222636aa70aSBlue Swirl         if (kernel_size < 0) {
223636aa70aSBlue Swirl             fprintf(stderr, "qemu: could not load kernel '%s'\n",
224636aa70aSBlue Swirl                     kernel_filename);
225636aa70aSBlue Swirl             exit(1);
226636aa70aSBlue Swirl         }
2275f2bf0feSBlue Swirl         /* load initrd above kernel */
228636aa70aSBlue Swirl         *initrd_size = 0;
229636aa70aSBlue Swirl         if (initrd_filename) {
2305f2bf0feSBlue Swirl             *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
2315f2bf0feSBlue Swirl 
232636aa70aSBlue Swirl             *initrd_size = load_image_targphys(initrd_filename,
2335f2bf0feSBlue Swirl                                                *initrd_addr,
2345f2bf0feSBlue Swirl                                                RAM_size - *initrd_addr);
2355f2bf0feSBlue Swirl             if ((int)*initrd_size < 0) {
236636aa70aSBlue Swirl                 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
237636aa70aSBlue Swirl                         initrd_filename);
238636aa70aSBlue Swirl                 exit(1);
239636aa70aSBlue Swirl             }
240636aa70aSBlue Swirl         }
241636aa70aSBlue Swirl         if (*initrd_size > 0) {
242636aa70aSBlue Swirl             for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
2435f2bf0feSBlue Swirl                 ptr = rom_ptr(*kernel_addr + i);
2446908d9ceSBlue Swirl                 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
2455f2bf0feSBlue Swirl                     stl_p(ptr + 24, *initrd_addr + *kernel_addr);
2466908d9ceSBlue Swirl                     stl_p(ptr + 28, *initrd_size);
247636aa70aSBlue Swirl                     break;
248636aa70aSBlue Swirl                 }
249636aa70aSBlue Swirl             }
250636aa70aSBlue Swirl         }
251636aa70aSBlue Swirl     }
252636aa70aSBlue Swirl     return kernel_size;
253636aa70aSBlue Swirl }
2543475187dSbellard 
25598cec4a2SAndreas Färber void cpu_check_irqs(CPUSPARCState *env)
2569d926598Sblueswir1 {
257259186a7SAndreas Färber     CPUState *cs;
258d532b26cSIgor V. Kovalenko     uint32_t pil = env->pil_in |
259d532b26cSIgor V. Kovalenko                   (env->softint & ~(SOFTINT_TIMER | SOFTINT_STIMER));
2609d926598Sblueswir1 
261a7be9badSArtyom Tarasenko     /* TT_IVEC has a higher priority (16) than TT_EXTINT (31..17) */
262a7be9badSArtyom Tarasenko     if (env->ivec_status & 0x20) {
263a7be9badSArtyom Tarasenko         return;
264a7be9badSArtyom Tarasenko     }
265259186a7SAndreas Färber     cs = CPU(sparc_env_get_cpu(env));
266d532b26cSIgor V. Kovalenko     /* check if TM or SM in SOFTINT are set
267d532b26cSIgor V. Kovalenko        setting these also causes interrupt 14 */
268d532b26cSIgor V. Kovalenko     if (env->softint & (SOFTINT_TIMER | SOFTINT_STIMER)) {
269d532b26cSIgor V. Kovalenko         pil |= 1 << 14;
270d532b26cSIgor V. Kovalenko     }
271d532b26cSIgor V. Kovalenko 
2729f94778cSArtyom Tarasenko     /* The bit corresponding to psrpil is (1<< psrpil), the next bit
2739f94778cSArtyom Tarasenko        is (2 << psrpil). */
2749f94778cSArtyom Tarasenko     if (pil < (2 << env->psrpil)){
275259186a7SAndreas Färber         if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
276d532b26cSIgor V. Kovalenko             CPUIRQ_DPRINTF("Reset CPU IRQ (current interrupt %x)\n",
277d532b26cSIgor V. Kovalenko                            env->interrupt_index);
278d532b26cSIgor V. Kovalenko             env->interrupt_index = 0;
279d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
280d532b26cSIgor V. Kovalenko         }
281d532b26cSIgor V. Kovalenko         return;
282d532b26cSIgor V. Kovalenko     }
283d532b26cSIgor V. Kovalenko 
284d532b26cSIgor V. Kovalenko     if (cpu_interrupts_enabled(env)) {
285d532b26cSIgor V. Kovalenko 
2869d926598Sblueswir1         unsigned int i;
2879d926598Sblueswir1 
288d532b26cSIgor V. Kovalenko         for (i = 15; i > env->psrpil; i--) {
2899d926598Sblueswir1             if (pil & (1 << i)) {
2909d926598Sblueswir1                 int old_interrupt = env->interrupt_index;
291d532b26cSIgor V. Kovalenko                 int new_interrupt = TT_EXTINT | i;
2929d926598Sblueswir1 
293a7be9badSArtyom Tarasenko                 if (unlikely(env->tl > 0 && cpu_tsptr(env)->tt > new_interrupt
294a7be9badSArtyom Tarasenko                   && ((cpu_tsptr(env)->tt & 0x1f0) == TT_EXTINT))) {
295d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Not setting CPU IRQ: TL=%d "
296d532b26cSIgor V. Kovalenko                                    "current %x >= pending %x\n",
297d532b26cSIgor V. Kovalenko                                    env->tl, cpu_tsptr(env)->tt, new_interrupt);
298d532b26cSIgor V. Kovalenko                 } else if (old_interrupt != new_interrupt) {
299d532b26cSIgor V. Kovalenko                     env->interrupt_index = new_interrupt;
300d532b26cSIgor V. Kovalenko                     CPUIRQ_DPRINTF("Set CPU IRQ %d old=%x new=%x\n", i,
301d532b26cSIgor V. Kovalenko                                    old_interrupt, new_interrupt);
302c3affe56SAndreas Färber                     cpu_interrupt(cs, CPU_INTERRUPT_HARD);
3039d926598Sblueswir1                 }
3049d926598Sblueswir1                 break;
3059d926598Sblueswir1             }
3069d926598Sblueswir1         }
307259186a7SAndreas Färber     } else if (cs->interrupt_request & CPU_INTERRUPT_HARD) {
308d532b26cSIgor V. Kovalenko         CPUIRQ_DPRINTF("Interrupts disabled, pil=%08x pil_in=%08x softint=%08x "
309d532b26cSIgor V. Kovalenko                        "current interrupt %x\n",
310d532b26cSIgor V. Kovalenko                        pil, env->pil_in, env->softint, env->interrupt_index);
3119f94778cSArtyom Tarasenko         env->interrupt_index = 0;
312d8ed887bSAndreas Färber         cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
3139d926598Sblueswir1     }
3149d926598Sblueswir1 }
3159d926598Sblueswir1 
316ce18c558SAndreas Färber static void cpu_kick_irq(SPARCCPU *cpu)
3178f4efc55SIgor V. Kovalenko {
318259186a7SAndreas Färber     CPUState *cs = CPU(cpu);
319ce18c558SAndreas Färber     CPUSPARCState *env = &cpu->env;
320ce18c558SAndreas Färber 
321259186a7SAndreas Färber     cs->halted = 0;
3228f4efc55SIgor V. Kovalenko     cpu_check_irqs(env);
323259186a7SAndreas Färber     qemu_cpu_kick(cs);
3248f4efc55SIgor V. Kovalenko }
3258f4efc55SIgor V. Kovalenko 
326361dea40SBlue Swirl static void cpu_set_ivec_irq(void *opaque, int irq, int level)
3279d926598Sblueswir1 {
328b64ba4b2SAndreas Färber     SPARCCPU *cpu = opaque;
329b64ba4b2SAndreas Färber     CPUSPARCState *env = &cpu->env;
330259186a7SAndreas Färber     CPUState *cs;
3319d926598Sblueswir1 
3329d926598Sblueswir1     if (level) {
33323cf96e1SArtyom Tarasenko         if (!(env->ivec_status & 0x20)) {
334361dea40SBlue Swirl             CPUIRQ_DPRINTF("Raise IVEC IRQ %d\n", irq);
335259186a7SAndreas Färber             cs = CPU(cpu);
336259186a7SAndreas Färber             cs->halted = 0;
337361dea40SBlue Swirl             env->interrupt_index = TT_IVEC;
338361dea40SBlue Swirl             env->ivec_status |= 0x20;
339361dea40SBlue Swirl             env->ivec_data[0] = (0x1f << 6) | irq;
340361dea40SBlue Swirl             env->ivec_data[1] = 0;
341361dea40SBlue Swirl             env->ivec_data[2] = 0;
342c3affe56SAndreas Färber             cpu_interrupt(cs, CPU_INTERRUPT_HARD);
34323cf96e1SArtyom Tarasenko         }
3449d926598Sblueswir1     } else {
34523cf96e1SArtyom Tarasenko         if (env->ivec_status & 0x20) {
346361dea40SBlue Swirl             CPUIRQ_DPRINTF("Lower IVEC IRQ %d\n", irq);
347d8ed887bSAndreas Färber             cs = CPU(cpu);
348361dea40SBlue Swirl             env->ivec_status &= ~0x20;
349d8ed887bSAndreas Färber             cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD);
3509d926598Sblueswir1         }
3519d926598Sblueswir1     }
35223cf96e1SArtyom Tarasenko }
3539d926598Sblueswir1 
354e87231d4Sblueswir1 typedef struct ResetData {
355403d7a2dSAndreas Färber     SPARCCPU *cpu;
35644a99354SBlue Swirl     uint64_t prom_addr;
357e87231d4Sblueswir1 } ResetData;
358e87231d4Sblueswir1 
3598f4efc55SIgor V. Kovalenko void cpu_put_timer(QEMUFile *f, CPUTimer *s)
3608f4efc55SIgor V. Kovalenko {
3618f4efc55SIgor V. Kovalenko     qemu_put_be32s(f, &s->frequency);
3628f4efc55SIgor V. Kovalenko     qemu_put_be32s(f, &s->disabled);
3638f4efc55SIgor V. Kovalenko     qemu_put_be64s(f, &s->disabled_mask);
3648f4efc55SIgor V. Kovalenko     qemu_put_sbe64s(f, &s->clock_offset);
3658f4efc55SIgor V. Kovalenko 
36640daca54SAlex Bligh     timer_put(f, s->qtimer);
3678f4efc55SIgor V. Kovalenko }
3688f4efc55SIgor V. Kovalenko 
3698f4efc55SIgor V. Kovalenko void cpu_get_timer(QEMUFile *f, CPUTimer *s)
3708f4efc55SIgor V. Kovalenko {
3718f4efc55SIgor V. Kovalenko     qemu_get_be32s(f, &s->frequency);
3728f4efc55SIgor V. Kovalenko     qemu_get_be32s(f, &s->disabled);
3738f4efc55SIgor V. Kovalenko     qemu_get_be64s(f, &s->disabled_mask);
3748f4efc55SIgor V. Kovalenko     qemu_get_sbe64s(f, &s->clock_offset);
3758f4efc55SIgor V. Kovalenko 
37640daca54SAlex Bligh     timer_get(f, s->qtimer);
3778f4efc55SIgor V. Kovalenko }
3788f4efc55SIgor V. Kovalenko 
3796b678e1fSAndreas Färber static CPUTimer *cpu_timer_create(const char *name, SPARCCPU *cpu,
3808f4efc55SIgor V. Kovalenko                                   QEMUBHFunc *cb, uint32_t frequency,
3818f4efc55SIgor V. Kovalenko                                   uint64_t disabled_mask)
3828f4efc55SIgor V. Kovalenko {
3837267c094SAnthony Liguori     CPUTimer *timer = g_malloc0(sizeof (CPUTimer));
3848f4efc55SIgor V. Kovalenko 
3858f4efc55SIgor V. Kovalenko     timer->name = name;
3868f4efc55SIgor V. Kovalenko     timer->frequency = frequency;
3878f4efc55SIgor V. Kovalenko     timer->disabled_mask = disabled_mask;
3888f4efc55SIgor V. Kovalenko 
3898f4efc55SIgor V. Kovalenko     timer->disabled = 1;
390bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
3918f4efc55SIgor V. Kovalenko 
392bc72ad67SAlex Bligh     timer->qtimer = timer_new_ns(QEMU_CLOCK_VIRTUAL, cb, cpu);
3938f4efc55SIgor V. Kovalenko 
3948f4efc55SIgor V. Kovalenko     return timer;
3958f4efc55SIgor V. Kovalenko }
3968f4efc55SIgor V. Kovalenko 
3978f4efc55SIgor V. Kovalenko static void cpu_timer_reset(CPUTimer *timer)
3988f4efc55SIgor V. Kovalenko {
3998f4efc55SIgor V. Kovalenko     timer->disabled = 1;
400bc72ad67SAlex Bligh     timer->clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
4018f4efc55SIgor V. Kovalenko 
402bc72ad67SAlex Bligh     timer_del(timer->qtimer);
4038f4efc55SIgor V. Kovalenko }
4048f4efc55SIgor V. Kovalenko 
405c68ea704Sbellard static void main_cpu_reset(void *opaque)
406c68ea704Sbellard {
407e87231d4Sblueswir1     ResetData *s = (ResetData *)opaque;
408403d7a2dSAndreas Färber     CPUSPARCState *env = &s->cpu->env;
40944a99354SBlue Swirl     static unsigned int nr_resets;
41020c9f095Sblueswir1 
411403d7a2dSAndreas Färber     cpu_reset(CPU(s->cpu));
4128f4efc55SIgor V. Kovalenko 
4138f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->tick);
4148f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->stick);
4158f4efc55SIgor V. Kovalenko     cpu_timer_reset(env->hstick);
4168f4efc55SIgor V. Kovalenko 
417e87231d4Sblueswir1     env->gregs[1] = 0; // Memory start
418e87231d4Sblueswir1     env->gregs[2] = ram_size; // Memory size
419e87231d4Sblueswir1     env->gregs[3] = 0; // Machine description XXX
42044a99354SBlue Swirl     if (nr_resets++ == 0) {
42144a99354SBlue Swirl         /* Power on reset */
42244a99354SBlue Swirl         env->pc = s->prom_addr + 0x20ULL;
42344a99354SBlue Swirl     } else {
42444a99354SBlue Swirl         env->pc = s->prom_addr + 0x40ULL;
42544a99354SBlue Swirl     }
426e87231d4Sblueswir1     env->npc = env->pc + 4;
42720c9f095Sblueswir1 }
42820c9f095Sblueswir1 
42922548760Sblueswir1 static void tick_irq(void *opaque)
43020c9f095Sblueswir1 {
4316b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4326b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
43320c9f095Sblueswir1 
4348f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->tick;
4358f4efc55SIgor V. Kovalenko 
4368f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4378f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick_irq: softint disabled\n");
4388f4efc55SIgor V. Kovalenko         return;
4398f4efc55SIgor V. Kovalenko     } else {
4408f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("tick: fire\n");
44120c9f095Sblueswir1     }
4428f4efc55SIgor V. Kovalenko 
4438f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_TIMER;
444ce18c558SAndreas Färber     cpu_kick_irq(cpu);
4458fa211e8Sblueswir1 }
44620c9f095Sblueswir1 
44722548760Sblueswir1 static void stick_irq(void *opaque)
44820c9f095Sblueswir1 {
4496b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4506b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
45120c9f095Sblueswir1 
4528f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->stick;
4538f4efc55SIgor V. Kovalenko 
4548f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4558f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick_irq: softint disabled\n");
4568f4efc55SIgor V. Kovalenko         return;
4578f4efc55SIgor V. Kovalenko     } else {
4588f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("stick: fire\n");
45920c9f095Sblueswir1     }
4608f4efc55SIgor V. Kovalenko 
4618f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
462ce18c558SAndreas Färber     cpu_kick_irq(cpu);
4638fa211e8Sblueswir1 }
46420c9f095Sblueswir1 
46522548760Sblueswir1 static void hstick_irq(void *opaque)
46620c9f095Sblueswir1 {
4676b678e1fSAndreas Färber     SPARCCPU *cpu = opaque;
4686b678e1fSAndreas Färber     CPUSPARCState *env = &cpu->env;
46920c9f095Sblueswir1 
4708f4efc55SIgor V. Kovalenko     CPUTimer* timer = env->hstick;
4718f4efc55SIgor V. Kovalenko 
4728f4efc55SIgor V. Kovalenko     if (timer->disabled) {
4738f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick_irq: softint disabled\n");
4748f4efc55SIgor V. Kovalenko         return;
4758f4efc55SIgor V. Kovalenko     } else {
4768f4efc55SIgor V. Kovalenko         CPUIRQ_DPRINTF("hstick: fire\n");
4778fa211e8Sblueswir1     }
478c68ea704Sbellard 
4798f4efc55SIgor V. Kovalenko     env->softint |= SOFTINT_STIMER;
480ce18c558SAndreas Färber     cpu_kick_irq(cpu);
481f4b1a842Sblueswir1 }
482f4b1a842Sblueswir1 
4838f4efc55SIgor V. Kovalenko static int64_t cpu_to_timer_ticks(int64_t cpu_ticks, uint32_t frequency)
484f4b1a842Sblueswir1 {
4858f4efc55SIgor V. Kovalenko     return muldiv64(cpu_ticks, get_ticks_per_sec(), frequency);
486f4b1a842Sblueswir1 }
487f4b1a842Sblueswir1 
4888f4efc55SIgor V. Kovalenko static uint64_t timer_to_cpu_ticks(int64_t timer_ticks, uint32_t frequency)
489f4b1a842Sblueswir1 {
4908f4efc55SIgor V. Kovalenko     return muldiv64(timer_ticks, frequency, get_ticks_per_sec());
4918f4efc55SIgor V. Kovalenko }
4928f4efc55SIgor V. Kovalenko 
4938f4efc55SIgor V. Kovalenko void cpu_tick_set_count(CPUTimer *timer, uint64_t count)
4948f4efc55SIgor V. Kovalenko {
4958f4efc55SIgor V. Kovalenko     uint64_t real_count = count & ~timer->disabled_mask;
4968f4efc55SIgor V. Kovalenko     uint64_t disabled_bit = count & timer->disabled_mask;
4978f4efc55SIgor V. Kovalenko 
498bc72ad67SAlex Bligh     int64_t vm_clock_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) -
4998f4efc55SIgor V. Kovalenko                     cpu_to_timer_ticks(real_count, timer->frequency);
5008f4efc55SIgor V. Kovalenko 
5018f4efc55SIgor V. Kovalenko     TIMER_DPRINTF("%s set_count count=0x%016lx (%s) p=%p\n",
5028f4efc55SIgor V. Kovalenko                   timer->name, real_count,
5038f4efc55SIgor V. Kovalenko                   timer->disabled?"disabled":"enabled", timer);
5048f4efc55SIgor V. Kovalenko 
5058f4efc55SIgor V. Kovalenko     timer->disabled = disabled_bit ? 1 : 0;
5068f4efc55SIgor V. Kovalenko     timer->clock_offset = vm_clock_offset;
5078f4efc55SIgor V. Kovalenko }
5088f4efc55SIgor V. Kovalenko 
5098f4efc55SIgor V. Kovalenko uint64_t cpu_tick_get_count(CPUTimer *timer)
5108f4efc55SIgor V. Kovalenko {
5118f4efc55SIgor V. Kovalenko     uint64_t real_count = timer_to_cpu_ticks(
512bc72ad67SAlex Bligh                     qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - timer->clock_offset,
5138f4efc55SIgor V. Kovalenko                     timer->frequency);
5148f4efc55SIgor V. Kovalenko 
5158f4efc55SIgor V. Kovalenko     TIMER_DPRINTF("%s get_count count=0x%016lx (%s) p=%p\n",
5168f4efc55SIgor V. Kovalenko            timer->name, real_count,
5178f4efc55SIgor V. Kovalenko            timer->disabled?"disabled":"enabled", timer);
5188f4efc55SIgor V. Kovalenko 
5198f4efc55SIgor V. Kovalenko     if (timer->disabled)
5208f4efc55SIgor V. Kovalenko         real_count |= timer->disabled_mask;
5218f4efc55SIgor V. Kovalenko 
5228f4efc55SIgor V. Kovalenko     return real_count;
5238f4efc55SIgor V. Kovalenko }
5248f4efc55SIgor V. Kovalenko 
5258f4efc55SIgor V. Kovalenko void cpu_tick_set_limit(CPUTimer *timer, uint64_t limit)
5268f4efc55SIgor V. Kovalenko {
527bc72ad67SAlex Bligh     int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
5288f4efc55SIgor V. Kovalenko 
5298f4efc55SIgor V. Kovalenko     uint64_t real_limit = limit & ~timer->disabled_mask;
5308f4efc55SIgor V. Kovalenko     timer->disabled = (limit & timer->disabled_mask) ? 1 : 0;
5318f4efc55SIgor V. Kovalenko 
5328f4efc55SIgor V. Kovalenko     int64_t expires = cpu_to_timer_ticks(real_limit, timer->frequency) +
5338f4efc55SIgor V. Kovalenko                     timer->clock_offset;
5348f4efc55SIgor V. Kovalenko 
5358f4efc55SIgor V. Kovalenko     if (expires < now) {
5368f4efc55SIgor V. Kovalenko         expires = now + 1;
5378f4efc55SIgor V. Kovalenko     }
5388f4efc55SIgor V. Kovalenko 
5398f4efc55SIgor V. Kovalenko     TIMER_DPRINTF("%s set_limit limit=0x%016lx (%s) p=%p "
5408f4efc55SIgor V. Kovalenko                   "called with limit=0x%016lx at 0x%016lx (delta=0x%016lx)\n",
5418f4efc55SIgor V. Kovalenko                   timer->name, real_limit,
5428f4efc55SIgor V. Kovalenko                   timer->disabled?"disabled":"enabled",
5438f4efc55SIgor V. Kovalenko                   timer, limit,
5448f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(now - timer->clock_offset,
5458f4efc55SIgor V. Kovalenko                                      timer->frequency),
5468f4efc55SIgor V. Kovalenko                   timer_to_cpu_ticks(expires - now, timer->frequency));
5478f4efc55SIgor V. Kovalenko 
5488f4efc55SIgor V. Kovalenko     if (!real_limit) {
5498f4efc55SIgor V. Kovalenko         TIMER_DPRINTF("%s set_limit limit=ZERO - not starting timer\n",
5508f4efc55SIgor V. Kovalenko                 timer->name);
551bc72ad67SAlex Bligh         timer_del(timer->qtimer);
5528f4efc55SIgor V. Kovalenko     } else if (timer->disabled) {
553bc72ad67SAlex Bligh         timer_del(timer->qtimer);
5548f4efc55SIgor V. Kovalenko     } else {
555bc72ad67SAlex Bligh         timer_mod(timer->qtimer, expires);
5568f4efc55SIgor V. Kovalenko     }
557f4b1a842Sblueswir1 }
558f4b1a842Sblueswir1 
559361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level)
5601387fe4aSBlue Swirl {
561361dea40SBlue Swirl     static const int isa_irq_to_ivec[16] = {
562361dea40SBlue Swirl         [1] = 0x29, /* keyboard */
563361dea40SBlue Swirl         [4] = 0x2b, /* serial */
564361dea40SBlue Swirl         [6] = 0x27, /* floppy */
565361dea40SBlue Swirl         [7] = 0x22, /* parallel */
566361dea40SBlue Swirl         [12] = 0x2a, /* mouse */
567361dea40SBlue Swirl     };
568361dea40SBlue Swirl     qemu_irq *irqs = opaque;
569361dea40SBlue Swirl     int ivec;
570361dea40SBlue Swirl 
571361dea40SBlue Swirl     assert(n < 16);
572361dea40SBlue Swirl     ivec = isa_irq_to_ivec[n];
573361dea40SBlue Swirl     EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
574361dea40SBlue Swirl     if (ivec) {
575361dea40SBlue Swirl         qemu_set_irq(irqs[ivec], level);
576361dea40SBlue Swirl     }
5771387fe4aSBlue Swirl }
5781387fe4aSBlue Swirl 
579c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */
58048a18b3cSHervé Poussineau static ISABus *
581361dea40SBlue Swirl pci_ebus_init(PCIBus *bus, int devfn, qemu_irq *irqs)
582c190ea07Sblueswir1 {
5831387fe4aSBlue Swirl     qemu_irq *isa_irq;
584ab953e28SHervé Poussineau     PCIDevice *pci_dev;
58548a18b3cSHervé Poussineau     ISABus *isa_bus;
5861387fe4aSBlue Swirl 
587ab953e28SHervé Poussineau     pci_dev = pci_create_simple(bus, devfn, "ebus");
5882ae0e48dSAndreas Färber     isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0"));
589361dea40SBlue Swirl     isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16);
59048a18b3cSHervé Poussineau     isa_bus_irqs(isa_bus, isa_irq);
59148a18b3cSHervé Poussineau     return isa_bus;
59253e3c4f9SBlue Swirl }
593c190ea07Sblueswir1 
59481a322d4SGerd Hoffmann static int
595c5e6fb7eSAvi Kivity pci_ebus_init1(PCIDevice *pci_dev)
59653e3c4f9SBlue Swirl {
597c5e6fb7eSAvi Kivity     EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
5980c5b8d83SBlue Swirl 
599c2d0d012SRichard Henderson     isa_bus_new(&pci_dev->qdev, pci_address_space_io(pci_dev));
600c190ea07Sblueswir1 
601c5e6fb7eSAvi Kivity     pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
602c5e6fb7eSAvi Kivity     pci_dev->config[0x05] = 0x00;
603c5e6fb7eSAvi Kivity     pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
604c5e6fb7eSAvi Kivity     pci_dev->config[0x07] = 0x03; // status = medium devsel
605c5e6fb7eSAvi Kivity     pci_dev->config[0x09] = 0x00; // programming i/f
606c5e6fb7eSAvi Kivity     pci_dev->config[0x0D] = 0x0a; // latency_timer
607c5e6fb7eSAvi Kivity 
6080a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
6090a70e094SPaolo Bonzini                              0, 0x1000000);
610e824b2ccSAvi Kivity     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
6110a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
6120a70e094SPaolo Bonzini                              0, 0x800000);
613e824b2ccSAvi Kivity     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar1);
61481a322d4SGerd Hoffmann     return 0;
615c190ea07Sblueswir1 }
616c190ea07Sblueswir1 
61740021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data)
61840021f08SAnthony Liguori {
61940021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
62040021f08SAnthony Liguori 
62140021f08SAnthony Liguori     k->init = pci_ebus_init1;
62240021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_SUN;
62340021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_SUN_EBUS;
62440021f08SAnthony Liguori     k->revision = 0x01;
62540021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
62640021f08SAnthony Liguori }
62740021f08SAnthony Liguori 
6288c43a6f0SAndreas Färber static const TypeInfo ebus_info = {
62940021f08SAnthony Liguori     .name          = "ebus",
63039bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
63139bffca2SAnthony Liguori     .instance_size = sizeof(EbusState),
63240021f08SAnthony Liguori     .class_init    = ebus_class_init,
63353e3c4f9SBlue Swirl };
63453e3c4f9SBlue Swirl 
63513575cf6SAndreas Färber #define TYPE_OPENPROM "openprom"
63613575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
63713575cf6SAndreas Färber 
638d4edce38SAvi Kivity typedef struct PROMState {
63913575cf6SAndreas Färber     SysBusDevice parent_obj;
64013575cf6SAndreas Färber 
641d4edce38SAvi Kivity     MemoryRegion prom;
642d4edce38SAvi Kivity } PROMState;
643d4edce38SAvi Kivity 
644409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr)
645409dbce5SAurelien Jarno {
646a8170e5eSAvi Kivity     hwaddr *base_addr = (hwaddr *)opaque;
647409dbce5SAurelien Jarno     return addr + *base_addr - PROM_VADDR;
648409dbce5SAurelien Jarno }
649409dbce5SAurelien Jarno 
6501baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */
651a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name)
6521baffa46SBlue Swirl {
6531baffa46SBlue Swirl     DeviceState *dev;
6541baffa46SBlue Swirl     SysBusDevice *s;
6551baffa46SBlue Swirl     char *filename;
6561baffa46SBlue Swirl     int ret;
6571baffa46SBlue Swirl 
65813575cf6SAndreas Färber     dev = qdev_create(NULL, TYPE_OPENPROM);
659e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
6601356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
6611baffa46SBlue Swirl 
6621baffa46SBlue Swirl     sysbus_mmio_map(s, 0, addr);
6631baffa46SBlue Swirl 
6641baffa46SBlue Swirl     /* load boot prom */
6651baffa46SBlue Swirl     if (bios_name == NULL) {
6661baffa46SBlue Swirl         bios_name = PROM_FILENAME;
6671baffa46SBlue Swirl     }
6681baffa46SBlue Swirl     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
6691baffa46SBlue Swirl     if (filename) {
670409dbce5SAurelien Jarno         ret = load_elf(filename, translate_prom_address, &addr,
671409dbce5SAurelien Jarno                        NULL, NULL, NULL, 1, ELF_MACHINE, 0);
6721baffa46SBlue Swirl         if (ret < 0 || ret > PROM_SIZE_MAX) {
6731baffa46SBlue Swirl             ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
6741baffa46SBlue Swirl         }
6757267c094SAnthony Liguori         g_free(filename);
6761baffa46SBlue Swirl     } else {
6771baffa46SBlue Swirl         ret = -1;
6781baffa46SBlue Swirl     }
6791baffa46SBlue Swirl     if (ret < 0 || ret > PROM_SIZE_MAX) {
6801baffa46SBlue Swirl         fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
6811baffa46SBlue Swirl         exit(1);
6821baffa46SBlue Swirl     }
6831baffa46SBlue Swirl }
6841baffa46SBlue Swirl 
68581a322d4SGerd Hoffmann static int prom_init1(SysBusDevice *dev)
6861baffa46SBlue Swirl {
68713575cf6SAndreas Färber     PROMState *s = OPENPROM(dev);
6881baffa46SBlue Swirl 
68929776739SPaolo Bonzini     memory_region_init_ram(&s->prom, OBJECT(s), "sun4u.prom", PROM_SIZE_MAX);
690c5705a77SAvi Kivity     vmstate_register_ram_global(&s->prom);
691d4edce38SAvi Kivity     memory_region_set_readonly(&s->prom, true);
692750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->prom);
69381a322d4SGerd Hoffmann     return 0;
6941baffa46SBlue Swirl }
6951baffa46SBlue Swirl 
696999e12bbSAnthony Liguori static Property prom_properties[] = {
697999e12bbSAnthony Liguori     {/* end of property list */},
698999e12bbSAnthony Liguori };
699999e12bbSAnthony Liguori 
700999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data)
701999e12bbSAnthony Liguori {
70239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
703999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
704999e12bbSAnthony Liguori 
705999e12bbSAnthony Liguori     k->init = prom_init1;
70639bffca2SAnthony Liguori     dc->props = prom_properties;
7071baffa46SBlue Swirl }
708999e12bbSAnthony Liguori 
7098c43a6f0SAndreas Färber static const TypeInfo prom_info = {
71013575cf6SAndreas Färber     .name          = TYPE_OPENPROM,
71139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
71239bffca2SAnthony Liguori     .instance_size = sizeof(PROMState),
713999e12bbSAnthony Liguori     .class_init    = prom_class_init,
7141baffa46SBlue Swirl };
7151baffa46SBlue Swirl 
716bda42033SBlue Swirl 
71788c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory"
71888c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
71988c034d5SAndreas Färber 
72088c034d5SAndreas Färber typedef struct RamDevice {
72188c034d5SAndreas Färber     SysBusDevice parent_obj;
72288c034d5SAndreas Färber 
723d4edce38SAvi Kivity     MemoryRegion ram;
72404843626SBlue Swirl     uint64_t size;
725bda42033SBlue Swirl } RamDevice;
726bda42033SBlue Swirl 
727bda42033SBlue Swirl /* System RAM */
72881a322d4SGerd Hoffmann static int ram_init1(SysBusDevice *dev)
729bda42033SBlue Swirl {
73088c034d5SAndreas Färber     RamDevice *d = SUN4U_RAM(dev);
731bda42033SBlue Swirl 
73229776739SPaolo Bonzini     memory_region_init_ram(&d->ram, OBJECT(d), "sun4u.ram", d->size);
733c5705a77SAvi Kivity     vmstate_register_ram_global(&d->ram);
734750ecd44SAvi Kivity     sysbus_init_mmio(dev, &d->ram);
73581a322d4SGerd Hoffmann     return 0;
736bda42033SBlue Swirl }
737bda42033SBlue Swirl 
738a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size)
739bda42033SBlue Swirl {
740bda42033SBlue Swirl     DeviceState *dev;
741bda42033SBlue Swirl     SysBusDevice *s;
742bda42033SBlue Swirl     RamDevice *d;
743bda42033SBlue Swirl 
744bda42033SBlue Swirl     /* allocate RAM */
74588c034d5SAndreas Färber     dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
7461356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
747bda42033SBlue Swirl 
74888c034d5SAndreas Färber     d = SUN4U_RAM(dev);
749bda42033SBlue Swirl     d->size = RAM_size;
750e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
751bda42033SBlue Swirl 
752bda42033SBlue Swirl     sysbus_mmio_map(s, 0, addr);
753bda42033SBlue Swirl }
754bda42033SBlue Swirl 
755999e12bbSAnthony Liguori static Property ram_properties[] = {
75632a7ee98SGerd Hoffmann     DEFINE_PROP_UINT64("size", RamDevice, size, 0),
75732a7ee98SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
758999e12bbSAnthony Liguori };
759999e12bbSAnthony Liguori 
760999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data)
761999e12bbSAnthony Liguori {
76239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
763999e12bbSAnthony Liguori     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
764999e12bbSAnthony Liguori 
765999e12bbSAnthony Liguori     k->init = ram_init1;
76639bffca2SAnthony Liguori     dc->props = ram_properties;
767bda42033SBlue Swirl }
768999e12bbSAnthony Liguori 
7698c43a6f0SAndreas Färber static const TypeInfo ram_info = {
77088c034d5SAndreas Färber     .name          = TYPE_SUN4U_MEMORY,
77139bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
77239bffca2SAnthony Liguori     .instance_size = sizeof(RamDevice),
773999e12bbSAnthony Liguori     .class_init    = ram_class_init,
774bda42033SBlue Swirl };
775bda42033SBlue Swirl 
776f9d1465fSAndreas Färber static SPARCCPU *cpu_devinit(const char *cpu_model, const struct hwdef *hwdef)
7773475187dSbellard {
7788ebdf9dcSAndreas Färber     SPARCCPU *cpu;
77998cec4a2SAndreas Färber     CPUSPARCState *env;
780e87231d4Sblueswir1     ResetData *reset_info;
7813475187dSbellard 
7828f4efc55SIgor V. Kovalenko     uint32_t   tick_frequency = 100*1000000;
7838f4efc55SIgor V. Kovalenko     uint32_t  stick_frequency = 100*1000000;
7848f4efc55SIgor V. Kovalenko     uint32_t hstick_frequency = 100*1000000;
7858f4efc55SIgor V. Kovalenko 
7868ebdf9dcSAndreas Färber     if (cpu_model == NULL) {
787c7ba218dSblueswir1         cpu_model = hwdef->default_cpu_model;
7888ebdf9dcSAndreas Färber     }
7898ebdf9dcSAndreas Färber     cpu = cpu_sparc_init(cpu_model);
7908ebdf9dcSAndreas Färber     if (cpu == NULL) {
79162724a37Sblueswir1         fprintf(stderr, "Unable to find Sparc CPU definition\n");
79262724a37Sblueswir1         exit(1);
79362724a37Sblueswir1     }
7948ebdf9dcSAndreas Färber     env = &cpu->env;
79520c9f095Sblueswir1 
7966b678e1fSAndreas Färber     env->tick = cpu_timer_create("tick", cpu, tick_irq,
7978f4efc55SIgor V. Kovalenko                                   tick_frequency, TICK_NPT_MASK);
79820c9f095Sblueswir1 
7996b678e1fSAndreas Färber     env->stick = cpu_timer_create("stick", cpu, stick_irq,
8008f4efc55SIgor V. Kovalenko                                    stick_frequency, TICK_INT_DIS);
8018f4efc55SIgor V. Kovalenko 
8026b678e1fSAndreas Färber     env->hstick = cpu_timer_create("hstick", cpu, hstick_irq,
8038f4efc55SIgor V. Kovalenko                                     hstick_frequency, TICK_INT_DIS);
804e87231d4Sblueswir1 
8057267c094SAnthony Liguori     reset_info = g_malloc0(sizeof(ResetData));
806403d7a2dSAndreas Färber     reset_info->cpu = cpu;
80744a99354SBlue Swirl     reset_info->prom_addr = hwdef->prom_addr;
808a08d4367SJan Kiszka     qemu_register_reset(main_cpu_reset, reset_info);
809c68ea704Sbellard 
810f9d1465fSAndreas Färber     return cpu;
8117b833f5bSBlue Swirl }
8127b833f5bSBlue Swirl 
81338bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem,
814*3ef96221SMarcel Apfelbaum                         MachineState *machine,
8157b833f5bSBlue Swirl                         const struct hwdef *hwdef)
8167b833f5bSBlue Swirl {
817f9d1465fSAndreas Färber     SPARCCPU *cpu;
81843a34704SBlue Swirl     M48t59State *nvram;
8197b833f5bSBlue Swirl     unsigned int i;
8205f2bf0feSBlue Swirl     uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
8217b833f5bSBlue Swirl     PCIBus *pci_bus, *pci_bus2, *pci_bus3;
82248a18b3cSHervé Poussineau     ISABus *isa_bus;
823361dea40SBlue Swirl     qemu_irq *ivec_irqs, *pbm_irqs;
824f455e98cSGerd Hoffmann     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
825fd8014e1SGerd Hoffmann     DriveInfo *fd[MAX_FD];
826a88b362cSLaszlo Ersek     FWCfgState *fw_cfg;
8277b833f5bSBlue Swirl 
8287b833f5bSBlue Swirl     /* init CPUs */
829*3ef96221SMarcel Apfelbaum     cpu = cpu_devinit(machine->cpu_model, hwdef);
8307b833f5bSBlue Swirl 
831bda42033SBlue Swirl     /* set up devices */
832*3ef96221SMarcel Apfelbaum     ram_init(0, machine->ram_size);
8333475187dSbellard 
8341baffa46SBlue Swirl     prom_init(hwdef->prom_addr, bios_name);
8353475187dSbellard 
836b64ba4b2SAndreas Färber     ivec_irqs = qemu_allocate_irqs(cpu_set_ivec_irq, cpu, IVEC_MAX);
837361dea40SBlue Swirl     pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2,
838361dea40SBlue Swirl                            &pci_bus3, &pbm_irqs);
839f2898771SAurelien Jarno     pci_vga_init(pci_bus);
84083469015Sbellard 
841c190ea07Sblueswir1     // XXX Should be pci_bus3
842361dea40SBlue Swirl     isa_bus = pci_ebus_init(pci_bus, -1, pbm_irqs);
843c190ea07Sblueswir1 
844e87231d4Sblueswir1     i = 0;
845e87231d4Sblueswir1     if (hwdef->console_serial_base) {
84638bc50f7SRichard Henderson         serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
84739186d8aSRichard Henderson                        NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
848e87231d4Sblueswir1         i++;
849e87231d4Sblueswir1     }
850e87231d4Sblueswir1     for(; i < MAX_SERIAL_PORTS; i++) {
85183469015Sbellard         if (serial_hds[i]) {
85248a18b3cSHervé Poussineau             serial_isa_init(isa_bus, i, serial_hds[i]);
85383469015Sbellard         }
85483469015Sbellard     }
85583469015Sbellard 
85683469015Sbellard     for(i = 0; i < MAX_PARALLEL_PORTS; i++) {
85783469015Sbellard         if (parallel_hds[i]) {
85848a18b3cSHervé Poussineau             parallel_init(isa_bus, i, parallel_hds[i]);
85983469015Sbellard         }
86083469015Sbellard     }
86183469015Sbellard 
862cb457d76Saliguori     for(i = 0; i < nb_nics; i++)
86329b358f9SDavid Gibson         pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
86483469015Sbellard 
86575717903SIsaku Yamahata     ide_drive_get(hd, MAX_IDE_BUS);
866e4bcb14cSths 
8673b898ddaSblueswir1     pci_cmd646_ide_init(pci_bus, hd, 1);
8683b898ddaSblueswir1 
86948a18b3cSHervé Poussineau     isa_create_simple(isa_bus, "i8042");
870e4bcb14cSths     for(i = 0; i < MAX_FD; i++) {
871fd8014e1SGerd Hoffmann         fd[i] = drive_get(IF_FLOPPY, 0, i);
872e4bcb14cSths     }
87348a18b3cSHervé Poussineau     fdctrl_init_isa(isa_bus, fd);
87448a18b3cSHervé Poussineau     nvram = m48t59_init_isa(isa_bus, 0x0074, NVRAM_SIZE, 59);
875636aa70aSBlue Swirl 
876636aa70aSBlue Swirl     initrd_size = 0;
8775f2bf0feSBlue Swirl     initrd_addr = 0;
878*3ef96221SMarcel Apfelbaum     kernel_size = sun4u_load_kernel(machine->kernel_filename,
879*3ef96221SMarcel Apfelbaum                                     machine->initrd_filename,
8805f2bf0feSBlue Swirl                                     ram_size, &initrd_size, &initrd_addr,
8815f2bf0feSBlue Swirl                                     &kernel_addr, &kernel_entry);
882636aa70aSBlue Swirl 
883*3ef96221SMarcel Apfelbaum     sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
884*3ef96221SMarcel Apfelbaum                            machine->boot_order,
8855f2bf0feSBlue Swirl                            kernel_addr, kernel_size,
886*3ef96221SMarcel Apfelbaum                            machine->kernel_cmdline,
8875f2bf0feSBlue Swirl                            initrd_addr, initrd_size,
88883469015Sbellard                            /* XXX: need an option to load a NVRAM image */
88983469015Sbellard                            0,
8900d31cb99Sblueswir1                            graphic_width, graphic_height, graphic_depth,
8910d31cb99Sblueswir1                            (uint8_t *)&nd_table[0].macaddr);
89283469015Sbellard 
8933cce6243Sblueswir1     fw_cfg = fw_cfg_init(BIOS_CFG_IOPORT, BIOS_CFG_IOPORT + 1, 0, 0);
89470db9222SEduardo Habkost     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
8953cce6243Sblueswir1     fw_cfg_add_i32(fw_cfg, FW_CFG_ID, 1);
896905fdcb5Sblueswir1     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
897905fdcb5Sblueswir1     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
8985f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
8995f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
900*3ef96221SMarcel Apfelbaum     if (machine->kernel_cmdline) {
9019c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
902*3ef96221SMarcel Apfelbaum                        strlen(machine->kernel_cmdline) + 1);
903*3ef96221SMarcel Apfelbaum         fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
904513f789fSblueswir1     } else {
9059c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
906513f789fSblueswir1     }
9075f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
9085f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
909*3ef96221SMarcel Apfelbaum     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
9107589690cSBlue Swirl 
9117589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
9127589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
9137589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
9147589690cSBlue Swirl 
915513f789fSblueswir1     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
9163475187dSbellard }
9173475187dSbellard 
918905fdcb5Sblueswir1 enum {
919905fdcb5Sblueswir1     sun4u_id = 0,
920905fdcb5Sblueswir1     sun4v_id = 64,
921e87231d4Sblueswir1     niagara_id,
922905fdcb5Sblueswir1 };
923905fdcb5Sblueswir1 
924c7ba218dSblueswir1 static const struct hwdef hwdefs[] = {
925c7ba218dSblueswir1     /* Sun4u generic PC-like machine */
926c7ba218dSblueswir1     {
9275910b047SIgor V. Kovalenko         .default_cpu_model = "TI UltraSparc IIi",
928905fdcb5Sblueswir1         .machine_id = sun4u_id,
929e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
930e87231d4Sblueswir1         .console_serial_base = 0,
931c7ba218dSblueswir1     },
932c7ba218dSblueswir1     /* Sun4v generic PC-like machine */
933c7ba218dSblueswir1     {
934c7ba218dSblueswir1         .default_cpu_model = "Sun UltraSparc T1",
935905fdcb5Sblueswir1         .machine_id = sun4v_id,
936e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
937e87231d4Sblueswir1         .console_serial_base = 0,
938e87231d4Sblueswir1     },
939e87231d4Sblueswir1     /* Sun4v generic Niagara machine */
940e87231d4Sblueswir1     {
941e87231d4Sblueswir1         .default_cpu_model = "Sun UltraSparc T1",
942e87231d4Sblueswir1         .machine_id = niagara_id,
943e87231d4Sblueswir1         .prom_addr = 0xfff0000000ULL,
944e87231d4Sblueswir1         .console_serial_base = 0xfff0c2c000ULL,
945c7ba218dSblueswir1     },
946c7ba218dSblueswir1 };
947c7ba218dSblueswir1 
948c7ba218dSblueswir1 /* Sun4u hardware initialisation */
949*3ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine)
950c7ba218dSblueswir1 {
951*3ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
952c7ba218dSblueswir1 }
953c7ba218dSblueswir1 
954c7ba218dSblueswir1 /* Sun4v hardware initialisation */
955*3ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine)
956c7ba218dSblueswir1 {
957*3ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
958c7ba218dSblueswir1 }
959c7ba218dSblueswir1 
960e87231d4Sblueswir1 /* Niagara hardware initialisation */
961*3ef96221SMarcel Apfelbaum static void niagara_init(MachineState *machine)
962e87231d4Sblueswir1 {
963*3ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[2]);
964e87231d4Sblueswir1 }
965e87231d4Sblueswir1 
966f80f9ec9SAnthony Liguori static QEMUMachine sun4u_machine = {
96766de733bSblueswir1     .name = "sun4u",
96866de733bSblueswir1     .desc = "Sun4u platform",
96966de733bSblueswir1     .init = sun4u_init,
9701bcee014Sblueswir1     .max_cpus = 1, // XXX for now
9710c257437SAnthony Liguori     .is_default = 1,
972c1654732SMarkus Armbruster     .default_boot_order = "c",
9733475187dSbellard };
974c7ba218dSblueswir1 
975f80f9ec9SAnthony Liguori static QEMUMachine sun4v_machine = {
97666de733bSblueswir1     .name = "sun4v",
97766de733bSblueswir1     .desc = "Sun4v platform",
97866de733bSblueswir1     .init = sun4v_init,
9791bcee014Sblueswir1     .max_cpus = 1, // XXX for now
980c1654732SMarkus Armbruster     .default_boot_order = "c",
981c7ba218dSblueswir1 };
982e87231d4Sblueswir1 
983f80f9ec9SAnthony Liguori static QEMUMachine niagara_machine = {
984e87231d4Sblueswir1     .name = "Niagara",
985e87231d4Sblueswir1     .desc = "Sun4v platform, Niagara",
986e87231d4Sblueswir1     .init = niagara_init,
9871bcee014Sblueswir1     .max_cpus = 1, // XXX for now
988c1654732SMarkus Armbruster     .default_boot_order = "c",
989e87231d4Sblueswir1 };
990f80f9ec9SAnthony Liguori 
99183f7d43aSAndreas Färber static void sun4u_register_types(void)
99283f7d43aSAndreas Färber {
99383f7d43aSAndreas Färber     type_register_static(&ebus_info);
99483f7d43aSAndreas Färber     type_register_static(&prom_info);
99583f7d43aSAndreas Färber     type_register_static(&ram_info);
99683f7d43aSAndreas Färber }
99783f7d43aSAndreas Färber 
998f80f9ec9SAnthony Liguori static void sun4u_machine_init(void)
999f80f9ec9SAnthony Liguori {
1000f80f9ec9SAnthony Liguori     qemu_register_machine(&sun4u_machine);
1001f80f9ec9SAnthony Liguori     qemu_register_machine(&sun4v_machine);
1002f80f9ec9SAnthony Liguori     qemu_register_machine(&niagara_machine);
1003f80f9ec9SAnthony Liguori }
1004f80f9ec9SAnthony Liguori 
100583f7d43aSAndreas Färber type_init(sun4u_register_types)
1006f80f9ec9SAnthony Liguori machine_init(sun4u_machine_init);
1007