xref: /qemu/hw/sparc64/sun4u.c (revision 3ac24188eccffe4b6038b47f446c3472897abdf4)
13475187dSbellard /*
2c7ba218dSblueswir1  * QEMU Sun4u/Sun4v System Emulator
33475187dSbellard  *
43475187dSbellard  * Copyright (c) 2005 Fabrice Bellard
53475187dSbellard  *
63475187dSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
73475187dSbellard  * of this software and associated documentation files (the "Software"), to deal
83475187dSbellard  * in the Software without restriction, including without limitation the rights
93475187dSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
103475187dSbellard  * copies of the Software, and to permit persons to whom the Software is
113475187dSbellard  * furnished to do so, subject to the following conditions:
123475187dSbellard  *
133475187dSbellard  * The above copyright notice and this permission notice shall be included in
143475187dSbellard  * all copies or substantial portions of the Software.
153475187dSbellard  *
163475187dSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173475187dSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183475187dSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
193475187dSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
203475187dSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
213475187dSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
223475187dSbellard  * THE SOFTWARE.
233475187dSbellard  */
24db5ebe5fSPeter Maydell #include "qemu/osdep.h"
250a2e467bSPhilippe Mathieu-Daudé #include "qemu/units.h"
2629bd7231SAlistair Francis #include "qemu/error-report.h"
27da34e65cSMarkus Armbruster #include "qapi/error.h"
284771d756SPaolo Bonzini #include "qemu-common.h"
294771d756SPaolo Bonzini #include "cpu.h"
3083c9f4caSPaolo Bonzini #include "hw/hw.h"
3183c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
324272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h"
336864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h"
340ea833c2SMark Cave-Ayland #include "hw/pci/pci_host.h"
359b301794SMark Cave-Ayland #include "hw/pci-host/sabre.h"
360d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
370d09e41aSPaolo Bonzini #include "hw/char/serial.h"
38bb3d5ea8SPhilippe Mathieu-Daudé #include "hw/char/parallel.h"
390d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h"
4047973a2dSPhilippe Mathieu-Daudé #include "hw/input/i8042.h"
410d09e41aSPaolo Bonzini #include "hw/block/fdc.h"
421422e32dSPaolo Bonzini #include "net/net.h"
431de7afc9SPaolo Bonzini #include "qemu/timer.h"
449c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
4583c9f4caSPaolo Bonzini #include "hw/boards.h"
46c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h"
472024c014SThomas Huth #include "hw/nvram/chrp_nvram.h"
48fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h"
490d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h"
5083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
5183c9f4caSPaolo Bonzini #include "hw/ide.h"
526864fa38SMark Cave-Ayland #include "hw/ide/pci.h"
5383c9f4caSPaolo Bonzini #include "hw/loader.h"
54ca20cf32SBlue Swirl #include "elf.h"
5569520948SMark Cave-Ayland #include "trace.h"
563475187dSbellard 
5783469015Sbellard #define KERNEL_LOAD_ADDR     0x00404000
5883469015Sbellard #define CMDLINE_ADDR         0x003ff000
590a2e467bSPhilippe Mathieu-Daudé #define PROM_SIZE_MAX        (4 * MiB)
60f19e918dSblueswir1 #define PROM_VADDR           0x000ffd00000ULL
615795162aSMark Cave-Ayland #define PBM_SPECIAL_BASE     0x1fe00000000ULL
625795162aSMark Cave-Ayland #define PBM_MEM_BASE         0x1ff00000000ULL
635795162aSMark Cave-Ayland #define PBM_PCI_IO_BASE      (PBM_SPECIAL_BASE + 0x02000000ULL)
640986ac3bSbellard #define PROM_FILENAME        "openbios-sparc64"
6583469015Sbellard #define NVRAM_SIZE           0x2000
66e4bcb14cSths #define MAX_IDE_BUS          2
673cce6243Sblueswir1 #define BIOS_CFG_IOPORT      0x510
687589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
697589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
707589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
713475187dSbellard 
72852e82f3SArtyom Tarasenko #define IVEC_MAX             0x40
739d926598Sblueswir1 
74c7ba218dSblueswir1 struct hwdef {
75905fdcb5Sblueswir1     uint16_t machine_id;
76e87231d4Sblueswir1     uint64_t prom_addr;
77e87231d4Sblueswir1     uint64_t console_serial_base;
78c7ba218dSblueswir1 };
79c7ba218dSblueswir1 
80c5e6fb7eSAvi Kivity typedef struct EbusState {
81ad6856e8SMark Cave-Ayland     /*< private >*/
82ad6856e8SMark Cave-Ayland     PCIDevice parent_obj;
83ad6856e8SMark Cave-Ayland 
848c40b8d9SMark Cave-Ayland     ISABus *isa_bus;
854b10c8d7SMark Cave-Ayland     qemu_irq isa_bus_irqs[ISA_NUM_IRQS];
860fe22ffbSMark Cave-Ayland     uint64_t console_serial_base;
87c5e6fb7eSAvi Kivity     MemoryRegion bar0;
88c5e6fb7eSAvi Kivity     MemoryRegion bar1;
89c5e6fb7eSAvi Kivity } EbusState;
90c5e6fb7eSAvi Kivity 
91ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus"
92ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS)
93ad6856e8SMark Cave-Ayland 
94ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device,
95ddcd5531SGonglei                             Error **errp)
9681864572Sblueswir1 {
9748779e50SGabriel L. Somlo     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
9881864572Sblueswir1 }
9981864572Sblueswir1 
10031688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
10143a34704SBlue Swirl                                   const char *arch, ram_addr_t RAM_size,
10277f193daSblueswir1                                   const char *boot_devices,
10383469015Sbellard                                   uint32_t kernel_image, uint32_t kernel_size,
10483469015Sbellard                                   const char *cmdline,
10583469015Sbellard                                   uint32_t initrd_image, uint32_t initrd_size,
10683469015Sbellard                                   uint32_t NVRAM_image,
1070d31cb99Sblueswir1                                   int width, int height, int depth,
1080d31cb99Sblueswir1                                   const uint8_t *macaddr)
1093475187dSbellard {
11066508601Sblueswir1     unsigned int i;
1112024c014SThomas Huth     int sysp_end;
112d2c63fc1Sblueswir1     uint8_t image[0x1ff0];
11331688246SHervé Poussineau     NvramClass *k = NVRAM_GET_CLASS(nvram);
1143475187dSbellard 
115d2c63fc1Sblueswir1     memset(image, '\0', sizeof(image));
116d2c63fc1Sblueswir1 
1172024c014SThomas Huth     /* OpenBIOS nvram variables partition */
1182024c014SThomas Huth     sysp_end = chrp_nvram_create_system_partition(image, 0);
1193475187dSbellard 
1202024c014SThomas Huth     /* Free space partition */
1212024c014SThomas Huth     chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
122d2c63fc1Sblueswir1 
1230d31cb99Sblueswir1     Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
1240d31cb99Sblueswir1 
12531688246SHervé Poussineau     for (i = 0; i < sizeof(image); i++) {
12631688246SHervé Poussineau         (k->write)(nvram, i, image[i]);
12731688246SHervé Poussineau     }
12866508601Sblueswir1 
12983469015Sbellard     return 0;
1303475187dSbellard }
1315f2bf0feSBlue Swirl 
1325f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename,
133636aa70aSBlue Swirl                                   const char *initrd_filename,
1345f2bf0feSBlue Swirl                                   ram_addr_t RAM_size, uint64_t *initrd_size,
1355f2bf0feSBlue Swirl                                   uint64_t *initrd_addr, uint64_t *kernel_addr,
1365f2bf0feSBlue Swirl                                   uint64_t *kernel_entry)
137636aa70aSBlue Swirl {
138636aa70aSBlue Swirl     int linux_boot;
139636aa70aSBlue Swirl     unsigned int i;
140636aa70aSBlue Swirl     long kernel_size;
1416908d9ceSBlue Swirl     uint8_t *ptr;
142*3ac24188SMark Cave-Ayland     uint64_t kernel_top = 0;
143636aa70aSBlue Swirl 
144636aa70aSBlue Swirl     linux_boot = (kernel_filename != NULL);
145636aa70aSBlue Swirl 
146636aa70aSBlue Swirl     kernel_size = 0;
147636aa70aSBlue Swirl     if (linux_boot) {
148ca20cf32SBlue Swirl         int bswap_needed;
149ca20cf32SBlue Swirl 
150ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED
151ca20cf32SBlue Swirl         bswap_needed = 1;
152ca20cf32SBlue Swirl #else
153ca20cf32SBlue Swirl         bswap_needed = 0;
154ca20cf32SBlue Swirl #endif
1555f2bf0feSBlue Swirl         kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
1567ef295eaSPeter Crosthwaite                                kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0);
1575f2bf0feSBlue Swirl         if (kernel_size < 0) {
1585f2bf0feSBlue Swirl             *kernel_addr = KERNEL_LOAD_ADDR;
1595f2bf0feSBlue Swirl             *kernel_entry = KERNEL_LOAD_ADDR;
160636aa70aSBlue Swirl             kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
161ca20cf32SBlue Swirl                                     RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
162ca20cf32SBlue Swirl                                     TARGET_PAGE_SIZE);
1635f2bf0feSBlue Swirl         }
1645f2bf0feSBlue Swirl         if (kernel_size < 0) {
165636aa70aSBlue Swirl             kernel_size = load_image_targphys(kernel_filename,
166636aa70aSBlue Swirl                                               KERNEL_LOAD_ADDR,
167636aa70aSBlue Swirl                                               RAM_size - KERNEL_LOAD_ADDR);
1685f2bf0feSBlue Swirl         }
169636aa70aSBlue Swirl         if (kernel_size < 0) {
17029bd7231SAlistair Francis             error_report("could not load kernel '%s'", kernel_filename);
171636aa70aSBlue Swirl             exit(1);
172636aa70aSBlue Swirl         }
1735f2bf0feSBlue Swirl         /* load initrd above kernel */
174636aa70aSBlue Swirl         *initrd_size = 0;
175*3ac24188SMark Cave-Ayland         if (initrd_filename && kernel_top) {
1765f2bf0feSBlue Swirl             *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
1775f2bf0feSBlue Swirl 
178636aa70aSBlue Swirl             *initrd_size = load_image_targphys(initrd_filename,
1795f2bf0feSBlue Swirl                                                *initrd_addr,
1805f2bf0feSBlue Swirl                                                RAM_size - *initrd_addr);
1815f2bf0feSBlue Swirl             if ((int)*initrd_size < 0) {
18229bd7231SAlistair Francis                 error_report("could not load initial ram disk '%s'",
183636aa70aSBlue Swirl                              initrd_filename);
184636aa70aSBlue Swirl                 exit(1);
185636aa70aSBlue Swirl             }
186636aa70aSBlue Swirl         }
187636aa70aSBlue Swirl         if (*initrd_size > 0) {
188636aa70aSBlue Swirl             for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
1890f0f8b61SThomas Huth                 ptr = rom_ptr(*kernel_addr + i, 32);
1900f0f8b61SThomas Huth                 if (ptr && ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
1915f2bf0feSBlue Swirl                     stl_p(ptr + 24, *initrd_addr + *kernel_addr);
1926908d9ceSBlue Swirl                     stl_p(ptr + 28, *initrd_size);
193636aa70aSBlue Swirl                     break;
194636aa70aSBlue Swirl                 }
195636aa70aSBlue Swirl             }
196636aa70aSBlue Swirl         }
197636aa70aSBlue Swirl     }
198636aa70aSBlue Swirl     return kernel_size;
199636aa70aSBlue Swirl }
2003475187dSbellard 
201e87231d4Sblueswir1 typedef struct ResetData {
202403d7a2dSAndreas Färber     SPARCCPU *cpu;
20344a99354SBlue Swirl     uint64_t prom_addr;
204e87231d4Sblueswir1 } ResetData;
205e87231d4Sblueswir1 
20625c5d5acSMark Cave-Ayland #define TYPE_SUN4U_POWER "power"
20725c5d5acSMark Cave-Ayland #define SUN4U_POWER(obj) OBJECT_CHECK(PowerDevice, (obj), TYPE_SUN4U_POWER)
20825c5d5acSMark Cave-Ayland 
20925c5d5acSMark Cave-Ayland typedef struct PowerDevice {
21025c5d5acSMark Cave-Ayland     SysBusDevice parent_obj;
21125c5d5acSMark Cave-Ayland 
21225c5d5acSMark Cave-Ayland     MemoryRegion power_mmio;
21325c5d5acSMark Cave-Ayland } PowerDevice;
21425c5d5acSMark Cave-Ayland 
21525c5d5acSMark Cave-Ayland /* Power */
21625c5d5acSMark Cave-Ayland static void power_mem_write(void *opaque, hwaddr addr,
21725c5d5acSMark Cave-Ayland                             uint64_t val, unsigned size)
21825c5d5acSMark Cave-Ayland {
21925c5d5acSMark Cave-Ayland     /* According to a real Ultra 5, bit 24 controls the power */
22025c5d5acSMark Cave-Ayland     if (val & 0x1000000) {
22125c5d5acSMark Cave-Ayland         qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
22225c5d5acSMark Cave-Ayland     }
22325c5d5acSMark Cave-Ayland }
22425c5d5acSMark Cave-Ayland 
22525c5d5acSMark Cave-Ayland static const MemoryRegionOps power_mem_ops = {
22625c5d5acSMark Cave-Ayland     .write = power_mem_write,
22725c5d5acSMark Cave-Ayland     .endianness = DEVICE_NATIVE_ENDIAN,
22825c5d5acSMark Cave-Ayland     .valid = {
22925c5d5acSMark Cave-Ayland         .min_access_size = 4,
23025c5d5acSMark Cave-Ayland         .max_access_size = 4,
23125c5d5acSMark Cave-Ayland     },
23225c5d5acSMark Cave-Ayland };
23325c5d5acSMark Cave-Ayland 
23425c5d5acSMark Cave-Ayland static void power_realize(DeviceState *dev, Error **errp)
23525c5d5acSMark Cave-Ayland {
23625c5d5acSMark Cave-Ayland     PowerDevice *d = SUN4U_POWER(dev);
23725c5d5acSMark Cave-Ayland     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
23825c5d5acSMark Cave-Ayland 
23925c5d5acSMark Cave-Ayland     memory_region_init_io(&d->power_mmio, OBJECT(dev), &power_mem_ops, d,
24025c5d5acSMark Cave-Ayland                           "power", sizeof(uint32_t));
24125c5d5acSMark Cave-Ayland 
24225c5d5acSMark Cave-Ayland     sysbus_init_mmio(sbd, &d->power_mmio);
24325c5d5acSMark Cave-Ayland }
24425c5d5acSMark Cave-Ayland 
24525c5d5acSMark Cave-Ayland static void power_class_init(ObjectClass *klass, void *data)
24625c5d5acSMark Cave-Ayland {
24725c5d5acSMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
24825c5d5acSMark Cave-Ayland 
24925c5d5acSMark Cave-Ayland     dc->realize = power_realize;
25025c5d5acSMark Cave-Ayland }
25125c5d5acSMark Cave-Ayland 
25225c5d5acSMark Cave-Ayland static const TypeInfo power_info = {
25325c5d5acSMark Cave-Ayland     .name          = TYPE_SUN4U_POWER,
25425c5d5acSMark Cave-Ayland     .parent        = TYPE_SYS_BUS_DEVICE,
25525c5d5acSMark Cave-Ayland     .instance_size = sizeof(PowerDevice),
25625c5d5acSMark Cave-Ayland     .class_init    = power_class_init,
25725c5d5acSMark Cave-Ayland };
25825c5d5acSMark Cave-Ayland 
2594b10c8d7SMark Cave-Ayland static void ebus_isa_irq_handler(void *opaque, int n, int level)
2601387fe4aSBlue Swirl {
2614b10c8d7SMark Cave-Ayland     EbusState *s = EBUS(opaque);
2624b10c8d7SMark Cave-Ayland     qemu_irq irq = s->isa_bus_irqs[n];
263361dea40SBlue Swirl 
2644b10c8d7SMark Cave-Ayland     /* Pass ISA bus IRQs onto their gpio equivalent */
26569520948SMark Cave-Ayland     trace_ebus_isa_irq_handler(n, level);
2664b10c8d7SMark Cave-Ayland     if (irq) {
2674b10c8d7SMark Cave-Ayland         qemu_set_irq(irq, level);
268361dea40SBlue Swirl     }
2691387fe4aSBlue Swirl }
2701387fe4aSBlue Swirl 
271c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */
272ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp)
27353e3c4f9SBlue Swirl {
274ad6856e8SMark Cave-Ayland     EbusState *s = EBUS(pci_dev);
27525c5d5acSMark Cave-Ayland     SysBusDevice *sbd;
2760fe22ffbSMark Cave-Ayland     DeviceState *dev;
277c796eddaSMark Cave-Ayland     qemu_irq *isa_irq;
2780fe22ffbSMark Cave-Ayland     DriveInfo *fd[MAX_FD];
2790fe22ffbSMark Cave-Ayland     int i;
2800c5b8d83SBlue Swirl 
2818c40b8d9SMark Cave-Ayland     s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(),
2828c40b8d9SMark Cave-Ayland                              pci_address_space_io(pci_dev), errp);
2838c40b8d9SMark Cave-Ayland     if (!s->isa_bus) {
2848c40b8d9SMark Cave-Ayland         error_setg(errp, "unable to instantiate EBUS ISA bus");
285d10e5432SMarkus Armbruster         return;
286d10e5432SMarkus Armbruster     }
287c190ea07Sblueswir1 
2884b10c8d7SMark Cave-Ayland     /* ISA bus */
2894b10c8d7SMark Cave-Ayland     isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS);
290c796eddaSMark Cave-Ayland     isa_bus_irqs(s->isa_bus, isa_irq);
2914b10c8d7SMark Cave-Ayland     qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq",
2924b10c8d7SMark Cave-Ayland                              ISA_NUM_IRQS);
293c796eddaSMark Cave-Ayland 
2940fe22ffbSMark Cave-Ayland     /* Serial ports */
2950fe22ffbSMark Cave-Ayland     i = 0;
2960fe22ffbSMark Cave-Ayland     if (s->console_serial_base) {
2970fe22ffbSMark Cave-Ayland         serial_mm_init(pci_address_space(pci_dev), s->console_serial_base,
2989bca0edbSPeter Maydell                        0, NULL, 115200, serial_hd(i), DEVICE_BIG_ENDIAN);
2990fe22ffbSMark Cave-Ayland         i++;
3000fe22ffbSMark Cave-Ayland     }
301def337ffSPeter Maydell     serial_hds_isa_init(s->isa_bus, i, MAX_ISA_SERIAL_PORTS);
3020fe22ffbSMark Cave-Ayland 
3030fe22ffbSMark Cave-Ayland     /* Parallel ports */
3040fe22ffbSMark Cave-Ayland     parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS);
3050fe22ffbSMark Cave-Ayland 
3060fe22ffbSMark Cave-Ayland     /* Keyboard */
3070fe22ffbSMark Cave-Ayland     isa_create_simple(s->isa_bus, "i8042");
3080fe22ffbSMark Cave-Ayland 
3090fe22ffbSMark Cave-Ayland     /* Floppy */
3100fe22ffbSMark Cave-Ayland     for (i = 0; i < MAX_FD; i++) {
3110fe22ffbSMark Cave-Ayland         fd[i] = drive_get(IF_FLOPPY, 0, i);
3120fe22ffbSMark Cave-Ayland     }
3130fe22ffbSMark Cave-Ayland     dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC));
3140fe22ffbSMark Cave-Ayland     if (fd[0]) {
3150fe22ffbSMark Cave-Ayland         qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]),
3160fe22ffbSMark Cave-Ayland                             &error_abort);
3170fe22ffbSMark Cave-Ayland     }
3180fe22ffbSMark Cave-Ayland     if (fd[1]) {
3190fe22ffbSMark Cave-Ayland         qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]),
3200fe22ffbSMark Cave-Ayland                             &error_abort);
3210fe22ffbSMark Cave-Ayland     }
3220fe22ffbSMark Cave-Ayland     qdev_prop_set_uint32(dev, "dma", -1);
3230fe22ffbSMark Cave-Ayland     qdev_init_nofail(dev);
3240fe22ffbSMark Cave-Ayland 
32525c5d5acSMark Cave-Ayland     /* Power */
32625c5d5acSMark Cave-Ayland     dev = qdev_create(NULL, TYPE_SUN4U_POWER);
32725c5d5acSMark Cave-Ayland     qdev_init_nofail(dev);
32825c5d5acSMark Cave-Ayland     sbd = SYS_BUS_DEVICE(dev);
32925c5d5acSMark Cave-Ayland     memory_region_add_subregion(pci_address_space_io(pci_dev), 0x7240,
33025c5d5acSMark Cave-Ayland                                 sysbus_mmio_get_region(sbd, 0));
33125c5d5acSMark Cave-Ayland 
3320fe22ffbSMark Cave-Ayland     /* PCI */
333c5e6fb7eSAvi Kivity     pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
334c5e6fb7eSAvi Kivity     pci_dev->config[0x05] = 0x00;
335c5e6fb7eSAvi Kivity     pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
336c5e6fb7eSAvi Kivity     pci_dev->config[0x07] = 0x03; // status = medium devsel
337c5e6fb7eSAvi Kivity     pci_dev->config[0x09] = 0x00; // programming i/f
338c5e6fb7eSAvi Kivity     pci_dev->config[0x0D] = 0x0a; // latency_timer
339c5e6fb7eSAvi Kivity 
3400a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
3410a70e094SPaolo Bonzini                              0, 0x1000000);
342e824b2ccSAvi Kivity     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
3430a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
34425c5d5acSMark Cave-Ayland                              0, 0x8000);
345a1cf8be5SMark Cave-Ayland     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
346c190ea07Sblueswir1 }
347c190ea07Sblueswir1 
3480fe22ffbSMark Cave-Ayland static Property ebus_properties[] = {
3490fe22ffbSMark Cave-Ayland     DEFINE_PROP_UINT64("console-serial-base", EbusState,
3500fe22ffbSMark Cave-Ayland                        console_serial_base, 0),
3510fe22ffbSMark Cave-Ayland     DEFINE_PROP_END_OF_LIST(),
3520fe22ffbSMark Cave-Ayland };
3530fe22ffbSMark Cave-Ayland 
35440021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data)
35540021f08SAnthony Liguori {
35640021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
3570fe22ffbSMark Cave-Ayland     DeviceClass *dc = DEVICE_CLASS(klass);
35840021f08SAnthony Liguori 
359ad6856e8SMark Cave-Ayland     k->realize = ebus_realize;
36040021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_SUN;
36140021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_SUN_EBUS;
36240021f08SAnthony Liguori     k->revision = 0x01;
36340021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
3640fe22ffbSMark Cave-Ayland     dc->props = ebus_properties;
36540021f08SAnthony Liguori }
36640021f08SAnthony Liguori 
3678c43a6f0SAndreas Färber static const TypeInfo ebus_info = {
368ad6856e8SMark Cave-Ayland     .name          = TYPE_EBUS,
36939bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
37040021f08SAnthony Liguori     .class_init    = ebus_class_init,
371ad6856e8SMark Cave-Ayland     .instance_size = sizeof(EbusState),
372fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
373fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
374fd3b02c8SEduardo Habkost         { },
375fd3b02c8SEduardo Habkost     },
37653e3c4f9SBlue Swirl };
37753e3c4f9SBlue Swirl 
37813575cf6SAndreas Färber #define TYPE_OPENPROM "openprom"
37913575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
38013575cf6SAndreas Färber 
381d4edce38SAvi Kivity typedef struct PROMState {
38213575cf6SAndreas Färber     SysBusDevice parent_obj;
38313575cf6SAndreas Färber 
384d4edce38SAvi Kivity     MemoryRegion prom;
385d4edce38SAvi Kivity } PROMState;
386d4edce38SAvi Kivity 
387409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr)
388409dbce5SAurelien Jarno {
389a8170e5eSAvi Kivity     hwaddr *base_addr = (hwaddr *)opaque;
390409dbce5SAurelien Jarno     return addr + *base_addr - PROM_VADDR;
391409dbce5SAurelien Jarno }
392409dbce5SAurelien Jarno 
3931baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */
394a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name)
3951baffa46SBlue Swirl {
3961baffa46SBlue Swirl     DeviceState *dev;
3971baffa46SBlue Swirl     SysBusDevice *s;
3981baffa46SBlue Swirl     char *filename;
3991baffa46SBlue Swirl     int ret;
4001baffa46SBlue Swirl 
40113575cf6SAndreas Färber     dev = qdev_create(NULL, TYPE_OPENPROM);
402e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
4031356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
4041baffa46SBlue Swirl 
4051baffa46SBlue Swirl     sysbus_mmio_map(s, 0, addr);
4061baffa46SBlue Swirl 
4071baffa46SBlue Swirl     /* load boot prom */
4081baffa46SBlue Swirl     if (bios_name == NULL) {
4091baffa46SBlue Swirl         bios_name = PROM_FILENAME;
4101baffa46SBlue Swirl     }
4111baffa46SBlue Swirl     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
4121baffa46SBlue Swirl     if (filename) {
413409dbce5SAurelien Jarno         ret = load_elf(filename, translate_prom_address, &addr,
4147ef295eaSPeter Crosthwaite                        NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0);
4151baffa46SBlue Swirl         if (ret < 0 || ret > PROM_SIZE_MAX) {
4161baffa46SBlue Swirl             ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
4171baffa46SBlue Swirl         }
4187267c094SAnthony Liguori         g_free(filename);
4191baffa46SBlue Swirl     } else {
4201baffa46SBlue Swirl         ret = -1;
4211baffa46SBlue Swirl     }
4221baffa46SBlue Swirl     if (ret < 0 || ret > PROM_SIZE_MAX) {
42329bd7231SAlistair Francis         error_report("could not load prom '%s'", bios_name);
4241baffa46SBlue Swirl         exit(1);
4251baffa46SBlue Swirl     }
4261baffa46SBlue Swirl }
4271baffa46SBlue Swirl 
42892b19880SThomas Huth static void prom_realize(DeviceState *ds, Error **errp)
4291baffa46SBlue Swirl {
43092b19880SThomas Huth     PROMState *s = OPENPROM(ds);
43192b19880SThomas Huth     SysBusDevice *dev = SYS_BUS_DEVICE(ds);
43292b19880SThomas Huth     Error *local_err = NULL;
4331baffa46SBlue Swirl 
43492b19880SThomas Huth     memory_region_init_ram_nomigrate(&s->prom, OBJECT(ds), "sun4u.prom",
43592b19880SThomas Huth                                      PROM_SIZE_MAX, &local_err);
43692b19880SThomas Huth     if (local_err) {
43792b19880SThomas Huth         error_propagate(errp, local_err);
43892b19880SThomas Huth         return;
43992b19880SThomas Huth     }
44092b19880SThomas Huth 
441c5705a77SAvi Kivity     vmstate_register_ram_global(&s->prom);
442d4edce38SAvi Kivity     memory_region_set_readonly(&s->prom, true);
443750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->prom);
4441baffa46SBlue Swirl }
4451baffa46SBlue Swirl 
446999e12bbSAnthony Liguori static Property prom_properties[] = {
447999e12bbSAnthony Liguori     {/* end of property list */},
448999e12bbSAnthony Liguori };
449999e12bbSAnthony Liguori 
450999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data)
451999e12bbSAnthony Liguori {
45239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
453999e12bbSAnthony Liguori 
45439bffca2SAnthony Liguori     dc->props = prom_properties;
45592b19880SThomas Huth     dc->realize = prom_realize;
4561baffa46SBlue Swirl }
457999e12bbSAnthony Liguori 
4588c43a6f0SAndreas Färber static const TypeInfo prom_info = {
45913575cf6SAndreas Färber     .name          = TYPE_OPENPROM,
46039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
46139bffca2SAnthony Liguori     .instance_size = sizeof(PROMState),
462999e12bbSAnthony Liguori     .class_init    = prom_class_init,
4631baffa46SBlue Swirl };
4641baffa46SBlue Swirl 
465bda42033SBlue Swirl 
46688c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory"
46788c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
46888c034d5SAndreas Färber 
46988c034d5SAndreas Färber typedef struct RamDevice {
47088c034d5SAndreas Färber     SysBusDevice parent_obj;
47188c034d5SAndreas Färber 
472d4edce38SAvi Kivity     MemoryRegion ram;
47304843626SBlue Swirl     uint64_t size;
474bda42033SBlue Swirl } RamDevice;
475bda42033SBlue Swirl 
476bda42033SBlue Swirl /* System RAM */
47778fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp)
478bda42033SBlue Swirl {
47988c034d5SAndreas Färber     RamDevice *d = SUN4U_RAM(dev);
48078fb261dSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
481bda42033SBlue Swirl 
4821cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size,
483f8ed85acSMarkus Armbruster                            &error_fatal);
484c5705a77SAvi Kivity     vmstate_register_ram_global(&d->ram);
48578fb261dSxiaoqiang zhao     sysbus_init_mmio(sbd, &d->ram);
486bda42033SBlue Swirl }
487bda42033SBlue Swirl 
488a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size)
489bda42033SBlue Swirl {
490bda42033SBlue Swirl     DeviceState *dev;
491bda42033SBlue Swirl     SysBusDevice *s;
492bda42033SBlue Swirl     RamDevice *d;
493bda42033SBlue Swirl 
494bda42033SBlue Swirl     /* allocate RAM */
49588c034d5SAndreas Färber     dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
4961356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
497bda42033SBlue Swirl 
49888c034d5SAndreas Färber     d = SUN4U_RAM(dev);
499bda42033SBlue Swirl     d->size = RAM_size;
500e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
501bda42033SBlue Swirl 
502bda42033SBlue Swirl     sysbus_mmio_map(s, 0, addr);
503bda42033SBlue Swirl }
504bda42033SBlue Swirl 
505999e12bbSAnthony Liguori static Property ram_properties[] = {
50632a7ee98SGerd Hoffmann     DEFINE_PROP_UINT64("size", RamDevice, size, 0),
50732a7ee98SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
508999e12bbSAnthony Liguori };
509999e12bbSAnthony Liguori 
510999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data)
511999e12bbSAnthony Liguori {
51239bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
513999e12bbSAnthony Liguori 
51478fb261dSxiaoqiang zhao     dc->realize = ram_realize;
51539bffca2SAnthony Liguori     dc->props = ram_properties;
516bda42033SBlue Swirl }
517999e12bbSAnthony Liguori 
5188c43a6f0SAndreas Färber static const TypeInfo ram_info = {
51988c034d5SAndreas Färber     .name          = TYPE_SUN4U_MEMORY,
52039bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
52139bffca2SAnthony Liguori     .instance_size = sizeof(RamDevice),
522999e12bbSAnthony Liguori     .class_init    = ram_class_init,
523bda42033SBlue Swirl };
524bda42033SBlue Swirl 
52538bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem,
5263ef96221SMarcel Apfelbaum                         MachineState *machine,
5277b833f5bSBlue Swirl                         const struct hwdef *hwdef)
5287b833f5bSBlue Swirl {
529f9d1465fSAndreas Färber     SPARCCPU *cpu;
53031688246SHervé Poussineau     Nvram *nvram;
5317b833f5bSBlue Swirl     unsigned int i;
5325f2bf0feSBlue Swirl     uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
5335795162aSMark Cave-Ayland     SabreState *sabre;
534311f2b7aSMark Cave-Ayland     PCIBus *pci_bus, *pci_busA, *pci_busB;
5358d932971SMark Cave-Ayland     PCIDevice *ebus, *pci_dev;
536f3b18f35SMark Cave-Ayland     SysBusDevice *s;
537f455e98cSGerd Hoffmann     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
538aea5b071SMark Cave-Ayland     DeviceState *iommu, *dev;
539a88b362cSLaszlo Ersek     FWCfgState *fw_cfg;
5408d932971SMark Cave-Ayland     NICInfo *nd;
5416864fa38SMark Cave-Ayland     MACAddr macaddr;
5426864fa38SMark Cave-Ayland     bool onboard_nic;
5437b833f5bSBlue Swirl 
5447b833f5bSBlue Swirl     /* init CPUs */
54558530461SIgor Mammedov     cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr);
5467b833f5bSBlue Swirl 
547aea5b071SMark Cave-Ayland     /* IOMMU */
548aea5b071SMark Cave-Ayland     iommu = qdev_create(NULL, TYPE_SUN4U_IOMMU);
549aea5b071SMark Cave-Ayland     qdev_init_nofail(iommu);
550aea5b071SMark Cave-Ayland 
551bda42033SBlue Swirl     /* set up devices */
5523ef96221SMarcel Apfelbaum     ram_init(0, machine->ram_size);
5533475187dSbellard 
5541baffa46SBlue Swirl     prom_init(hwdef->prom_addr, bios_name);
5553475187dSbellard 
556b14dcaf4SMark Cave-Ayland     /* Init sabre (PCI host bridge) */
5575795162aSMark Cave-Ayland     sabre = SABRE_DEVICE(qdev_create(NULL, TYPE_SABRE));
5585795162aSMark Cave-Ayland     qdev_prop_set_uint64(DEVICE(sabre), "special-base", PBM_SPECIAL_BASE);
5595795162aSMark Cave-Ayland     qdev_prop_set_uint64(DEVICE(sabre), "mem-base", PBM_MEM_BASE);
5605795162aSMark Cave-Ayland     object_property_set_link(OBJECT(sabre), OBJECT(iommu), "iommu",
5615795162aSMark Cave-Ayland                              &error_abort);
5625795162aSMark Cave-Ayland     qdev_init_nofail(DEVICE(sabre));
5632a4d6af5SMark Cave-Ayland 
5642a4d6af5SMark Cave-Ayland     /* Wire up PCI interrupts to CPU */
5652a4d6af5SMark Cave-Ayland     for (i = 0; i < IVEC_MAX; i++) {
5665795162aSMark Cave-Ayland         qdev_connect_gpio_out_named(DEVICE(sabre), "ivec-irq", i,
5672a4d6af5SMark Cave-Ayland             qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i));
5682a4d6af5SMark Cave-Ayland     }
5692a4d6af5SMark Cave-Ayland 
5705795162aSMark Cave-Ayland     pci_bus = PCI_HOST_BRIDGE(sabre)->bus;
5715795162aSMark Cave-Ayland     pci_busA = pci_bridge_get_sec_bus(sabre->bridgeA);
5725795162aSMark Cave-Ayland     pci_busB = pci_bridge_get_sec_bus(sabre->bridgeB);
57383469015Sbellard 
5745795162aSMark Cave-Ayland     /* Only in-built Simba APBs can exist on the root bus, slot 0 on busA is
5756864fa38SMark Cave-Ayland        reserved (leaving no slots free after on-board devices) however slots
5766864fa38SMark Cave-Ayland        0-3 are free on busB */
5776864fa38SMark Cave-Ayland     pci_bus->slot_reserved_mask = 0xfffffffc;
5786864fa38SMark Cave-Ayland     pci_busA->slot_reserved_mask = 0xfffffff1;
5796864fa38SMark Cave-Ayland     pci_busB->slot_reserved_mask = 0xfffffff0;
5806864fa38SMark Cave-Ayland 
581ad6856e8SMark Cave-Ayland     ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS);
5820fe22ffbSMark Cave-Ayland     qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base",
5830fe22ffbSMark Cave-Ayland                          hwdef->console_serial_base);
5846864fa38SMark Cave-Ayland     qdev_init_nofail(DEVICE(ebus));
5856864fa38SMark Cave-Ayland 
5865795162aSMark Cave-Ayland     /* Wire up "well-known" ISA IRQs to PBM legacy obio IRQs */
5874b10c8d7SMark Cave-Ayland     qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7,
5885795162aSMark Cave-Ayland         qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_LPT_IRQ));
5894b10c8d7SMark Cave-Ayland     qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6,
5905795162aSMark Cave-Ayland         qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_FDD_IRQ));
5914b10c8d7SMark Cave-Ayland     qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1,
5925795162aSMark Cave-Ayland         qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_KBD_IRQ));
5934b10c8d7SMark Cave-Ayland     qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12,
5945795162aSMark Cave-Ayland         qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_MSE_IRQ));
5954b10c8d7SMark Cave-Ayland     qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4,
5965795162aSMark Cave-Ayland         qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_SER_IRQ));
5974b10c8d7SMark Cave-Ayland 
5986864fa38SMark Cave-Ayland     pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA");
5996864fa38SMark Cave-Ayland 
6006864fa38SMark Cave-Ayland     memset(&macaddr, 0, sizeof(MACAddr));
6016864fa38SMark Cave-Ayland     onboard_nic = false;
6028d932971SMark Cave-Ayland     for (i = 0; i < nb_nics; i++) {
6038d932971SMark Cave-Ayland         nd = &nd_table[i];
6048d932971SMark Cave-Ayland 
6056864fa38SMark Cave-Ayland         if (!nd->model || strcmp(nd->model, "sunhme") == 0) {
6066864fa38SMark Cave-Ayland             if (!onboard_nic) {
6076864fa38SMark Cave-Ayland                 pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1),
6086864fa38SMark Cave-Ayland                                                    true, "sunhme");
6096864fa38SMark Cave-Ayland                 memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr));
6106864fa38SMark Cave-Ayland                 onboard_nic = true;
6116864fa38SMark Cave-Ayland             } else {
612bcf9e2c2SMark Cave-Ayland                 pci_dev = pci_create(pci_busB, -1, "sunhme");
6136864fa38SMark Cave-Ayland             }
6146864fa38SMark Cave-Ayland         } else {
615bcf9e2c2SMark Cave-Ayland             pci_dev = pci_create(pci_busB, -1, nd->model);
6166864fa38SMark Cave-Ayland         }
6176864fa38SMark Cave-Ayland 
6188d932971SMark Cave-Ayland         dev = &pci_dev->qdev;
6198d932971SMark Cave-Ayland         qdev_set_nic_properties(dev, nd);
6208d932971SMark Cave-Ayland         qdev_init_nofail(dev);
6216864fa38SMark Cave-Ayland     }
6228d932971SMark Cave-Ayland 
6236864fa38SMark Cave-Ayland     /* If we don't have an onboard NIC, grab a default MAC address so that
6246864fa38SMark Cave-Ayland      * we have a valid machine id */
6256864fa38SMark Cave-Ayland     if (!onboard_nic) {
6266864fa38SMark Cave-Ayland         qemu_macaddr_default_if_unset(&macaddr);
6278d932971SMark Cave-Ayland     }
62883469015Sbellard 
629d8f94e1bSJohn Snow     ide_drive_get(hd, ARRAY_SIZE(hd));
630e4bcb14cSths 
6316864fa38SMark Cave-Ayland     pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide");
6326864fa38SMark Cave-Ayland     qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1);
6336864fa38SMark Cave-Ayland     qdev_init_nofail(&pci_dev->qdev);
6346864fa38SMark Cave-Ayland     pci_ide_create_devs(pci_dev, hd);
6353b898ddaSblueswir1 
636f3b18f35SMark Cave-Ayland     /* Map NVRAM into I/O (ebus) space */
637f3b18f35SMark Cave-Ayland     nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
638f3b18f35SMark Cave-Ayland     s = SYS_BUS_DEVICE(nvram);
63907c84741SMark Cave-Ayland     memory_region_add_subregion(pci_address_space_io(ebus), 0x2000,
640f3b18f35SMark Cave-Ayland                                 sysbus_mmio_get_region(s, 0));
641636aa70aSBlue Swirl 
642636aa70aSBlue Swirl     initrd_size = 0;
6435f2bf0feSBlue Swirl     initrd_addr = 0;
6443ef96221SMarcel Apfelbaum     kernel_size = sun4u_load_kernel(machine->kernel_filename,
6453ef96221SMarcel Apfelbaum                                     machine->initrd_filename,
6465f2bf0feSBlue Swirl                                     ram_size, &initrd_size, &initrd_addr,
6475f2bf0feSBlue Swirl                                     &kernel_addr, &kernel_entry);
648636aa70aSBlue Swirl 
6493ef96221SMarcel Apfelbaum     sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
6503ef96221SMarcel Apfelbaum                            machine->boot_order,
6515f2bf0feSBlue Swirl                            kernel_addr, kernel_size,
6523ef96221SMarcel Apfelbaum                            machine->kernel_cmdline,
6535f2bf0feSBlue Swirl                            initrd_addr, initrd_size,
65483469015Sbellard                            /* XXX: need an option to load a NVRAM image */
65583469015Sbellard                            0,
6560d31cb99Sblueswir1                            graphic_width, graphic_height, graphic_depth,
6576864fa38SMark Cave-Ayland                            (uint8_t *)&macaddr);
65883469015Sbellard 
659d6acc8a5SMark Cave-Ayland     dev = qdev_create(NULL, TYPE_FW_CFG_IO);
660d6acc8a5SMark Cave-Ayland     qdev_prop_set_bit(dev, "dma_enabled", false);
66107c84741SMark Cave-Ayland     object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL);
662d6acc8a5SMark Cave-Ayland     qdev_init_nofail(dev);
66307c84741SMark Cave-Ayland     memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT,
664d6acc8a5SMark Cave-Ayland                                 &FW_CFG_IO(dev)->comb_iomem);
665d6acc8a5SMark Cave-Ayland 
666d6acc8a5SMark Cave-Ayland     fw_cfg = FW_CFG(dev);
6675836d168SIgor Mammedov     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
66870db9222SEduardo Habkost     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
669905fdcb5Sblueswir1     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
670905fdcb5Sblueswir1     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
6715f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
6725f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
6733ef96221SMarcel Apfelbaum     if (machine->kernel_cmdline) {
6749c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
6753ef96221SMarcel Apfelbaum                        strlen(machine->kernel_cmdline) + 1);
6763ef96221SMarcel Apfelbaum         fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
677513f789fSblueswir1     } else {
6789c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
679513f789fSblueswir1     }
6805f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
6815f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
6823ef96221SMarcel Apfelbaum     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
6837589690cSBlue Swirl 
6847589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
6857589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
6867589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
6877589690cSBlue Swirl 
688513f789fSblueswir1     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
6893475187dSbellard }
6903475187dSbellard 
691905fdcb5Sblueswir1 enum {
692905fdcb5Sblueswir1     sun4u_id = 0,
693905fdcb5Sblueswir1     sun4v_id = 64,
694905fdcb5Sblueswir1 };
695905fdcb5Sblueswir1 
696c7ba218dSblueswir1 static const struct hwdef hwdefs[] = {
697c7ba218dSblueswir1     /* Sun4u generic PC-like machine */
698c7ba218dSblueswir1     {
699905fdcb5Sblueswir1         .machine_id = sun4u_id,
700e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
701e87231d4Sblueswir1         .console_serial_base = 0,
702c7ba218dSblueswir1     },
703c7ba218dSblueswir1     /* Sun4v generic PC-like machine */
704c7ba218dSblueswir1     {
705905fdcb5Sblueswir1         .machine_id = sun4v_id,
706e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
707e87231d4Sblueswir1         .console_serial_base = 0,
708e87231d4Sblueswir1     },
709c7ba218dSblueswir1 };
710c7ba218dSblueswir1 
711c7ba218dSblueswir1 /* Sun4u hardware initialisation */
7123ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine)
713c7ba218dSblueswir1 {
7143ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
715c7ba218dSblueswir1 }
716c7ba218dSblueswir1 
717c7ba218dSblueswir1 /* Sun4v hardware initialisation */
7183ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine)
719c7ba218dSblueswir1 {
7203ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
721c7ba218dSblueswir1 }
722c7ba218dSblueswir1 
7238a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data)
724e264d29dSEduardo Habkost {
7258a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
7268a661aeaSAndreas Färber 
727e264d29dSEduardo Habkost     mc->desc = "Sun4u platform";
728e264d29dSEduardo Habkost     mc->init = sun4u_init;
7292059839bSMarkus Armbruster     mc->block_default_type = IF_IDE;
730e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
731e264d29dSEduardo Habkost     mc->is_default = 1;
732e264d29dSEduardo Habkost     mc->default_boot_order = "c";
73358530461SIgor Mammedov     mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi");
734e264d29dSEduardo Habkost }
735c7ba218dSblueswir1 
7368a661aeaSAndreas Färber static const TypeInfo sun4u_type = {
7378a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4u"),
7388a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
7398a661aeaSAndreas Färber     .class_init = sun4u_class_init,
7408a661aeaSAndreas Färber };
741e87231d4Sblueswir1 
7428a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data)
743e264d29dSEduardo Habkost {
7448a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
7458a661aeaSAndreas Färber 
746e264d29dSEduardo Habkost     mc->desc = "Sun4v platform";
747e264d29dSEduardo Habkost     mc->init = sun4v_init;
7482059839bSMarkus Armbruster     mc->block_default_type = IF_IDE;
749e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
750e264d29dSEduardo Habkost     mc->default_boot_order = "c";
75158530461SIgor Mammedov     mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1");
752e264d29dSEduardo Habkost }
753e264d29dSEduardo Habkost 
7548a661aeaSAndreas Färber static const TypeInfo sun4v_type = {
7558a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4v"),
7568a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
7578a661aeaSAndreas Färber     .class_init = sun4v_class_init,
7588a661aeaSAndreas Färber };
759e264d29dSEduardo Habkost 
76083f7d43aSAndreas Färber static void sun4u_register_types(void)
76183f7d43aSAndreas Färber {
76225c5d5acSMark Cave-Ayland     type_register_static(&power_info);
76383f7d43aSAndreas Färber     type_register_static(&ebus_info);
76483f7d43aSAndreas Färber     type_register_static(&prom_info);
76583f7d43aSAndreas Färber     type_register_static(&ram_info);
76683f7d43aSAndreas Färber 
7678a661aeaSAndreas Färber     type_register_static(&sun4u_type);
7688a661aeaSAndreas Färber     type_register_static(&sun4v_type);
7698a661aeaSAndreas Färber }
7708a661aeaSAndreas Färber 
77183f7d43aSAndreas Färber type_init(sun4u_register_types)
772