13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 250a2e467bSPhilippe Mathieu-Daudé #include "qemu/units.h" 2629bd7231SAlistair Francis #include "qemu/error-report.h" 27da34e65cSMarkus Armbruster #include "qapi/error.h" 284771d756SPaolo Bonzini #include "qemu-common.h" 294771d756SPaolo Bonzini #include "cpu.h" 3083c9f4caSPaolo Bonzini #include "hw/hw.h" 3183c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 324272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h" 336864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 340ea833c2SMark Cave-Ayland #include "hw/pci/pci_host.h" 359b301794SMark Cave-Ayland #include "hw/pci-host/sabre.h" 360d09e41aSPaolo Bonzini #include "hw/char/serial.h" 37bb3d5ea8SPhilippe Mathieu-Daudé #include "hw/char/parallel.h" 380d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 3947973a2dSPhilippe Mathieu-Daudé #include "hw/input/i8042.h" 400d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 411422e32dSPaolo Bonzini #include "net/net.h" 421de7afc9SPaolo Bonzini #include "qemu/timer.h" 439c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 4483c9f4caSPaolo Bonzini #include "hw/boards.h" 45c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 462024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 47fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 480d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4983c9f4caSPaolo Bonzini #include "hw/sysbus.h" 5083c9f4caSPaolo Bonzini #include "hw/ide.h" 516864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 5283c9f4caSPaolo Bonzini #include "hw/loader.h" 530a1d5c45SMark Cave-Ayland #include "hw/fw-path-provider.h" 54ca20cf32SBlue Swirl #include "elf.h" 5569520948SMark Cave-Ayland #include "trace.h" 563475187dSbellard 5783469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 5883469015Sbellard #define CMDLINE_ADDR 0x003ff000 590a2e467bSPhilippe Mathieu-Daudé #define PROM_SIZE_MAX (4 * MiB) 60f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 615795162aSMark Cave-Ayland #define PBM_SPECIAL_BASE 0x1fe00000000ULL 625795162aSMark Cave-Ayland #define PBM_MEM_BASE 0x1ff00000000ULL 635795162aSMark Cave-Ayland #define PBM_PCI_IO_BASE (PBM_SPECIAL_BASE + 0x02000000ULL) 640986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6583469015Sbellard #define NVRAM_SIZE 0x2000 66e4bcb14cSths #define MAX_IDE_BUS 2 673cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 687589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 697589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 707589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 713475187dSbellard 72852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 739d926598Sblueswir1 74c7ba218dSblueswir1 struct hwdef { 75905fdcb5Sblueswir1 uint16_t machine_id; 76e87231d4Sblueswir1 uint64_t prom_addr; 77e87231d4Sblueswir1 uint64_t console_serial_base; 78c7ba218dSblueswir1 }; 79c7ba218dSblueswir1 80c5e6fb7eSAvi Kivity typedef struct EbusState { 81ad6856e8SMark Cave-Ayland /*< private >*/ 82ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 83ad6856e8SMark Cave-Ayland 848c40b8d9SMark Cave-Ayland ISABus *isa_bus; 854b10c8d7SMark Cave-Ayland qemu_irq isa_bus_irqs[ISA_NUM_IRQS]; 860fe22ffbSMark Cave-Ayland uint64_t console_serial_base; 87c5e6fb7eSAvi Kivity MemoryRegion bar0; 88c5e6fb7eSAvi Kivity MemoryRegion bar1; 89c5e6fb7eSAvi Kivity } EbusState; 90c5e6fb7eSAvi Kivity 91ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 92ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS) 93ad6856e8SMark Cave-Ayland 94a2b45ea5SPhilippe Mathieu-Daudé const char *fw_cfg_arch_key_name(uint16_t key) 95a2b45ea5SPhilippe Mathieu-Daudé { 96a2b45ea5SPhilippe Mathieu-Daudé static const struct { 97a2b45ea5SPhilippe Mathieu-Daudé uint16_t key; 98a2b45ea5SPhilippe Mathieu-Daudé const char *name; 99a2b45ea5SPhilippe Mathieu-Daudé } fw_cfg_arch_wellknown_keys[] = { 100a2b45ea5SPhilippe Mathieu-Daudé {FW_CFG_SPARC64_WIDTH, "width"}, 101a2b45ea5SPhilippe Mathieu-Daudé {FW_CFG_SPARC64_HEIGHT, "height"}, 102a2b45ea5SPhilippe Mathieu-Daudé {FW_CFG_SPARC64_DEPTH, "depth"}, 103a2b45ea5SPhilippe Mathieu-Daudé }; 104a2b45ea5SPhilippe Mathieu-Daudé 105a2b45ea5SPhilippe Mathieu-Daudé for (size_t i = 0; i < ARRAY_SIZE(fw_cfg_arch_wellknown_keys); i++) { 106a2b45ea5SPhilippe Mathieu-Daudé if (fw_cfg_arch_wellknown_keys[i].key == key) { 107a2b45ea5SPhilippe Mathieu-Daudé return fw_cfg_arch_wellknown_keys[i].name; 108a2b45ea5SPhilippe Mathieu-Daudé } 109a2b45ea5SPhilippe Mathieu-Daudé } 110a2b45ea5SPhilippe Mathieu-Daudé return NULL; 111a2b45ea5SPhilippe Mathieu-Daudé } 112a2b45ea5SPhilippe Mathieu-Daudé 113ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 114ddcd5531SGonglei Error **errp) 11581864572Sblueswir1 { 11648779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 11781864572Sblueswir1 } 11881864572Sblueswir1 11931688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 12043a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 12177f193daSblueswir1 const char *boot_devices, 12283469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 12383469015Sbellard const char *cmdline, 12483469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 12583469015Sbellard uint32_t NVRAM_image, 1260d31cb99Sblueswir1 int width, int height, int depth, 1270d31cb99Sblueswir1 const uint8_t *macaddr) 1283475187dSbellard { 12966508601Sblueswir1 unsigned int i; 1302024c014SThomas Huth int sysp_end; 131d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 13231688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1333475187dSbellard 134d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 135d2c63fc1Sblueswir1 1362024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1372024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1383475187dSbellard 1392024c014SThomas Huth /* Free space partition */ 1402024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 141d2c63fc1Sblueswir1 1420d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1430d31cb99Sblueswir1 14431688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 14531688246SHervé Poussineau (k->write)(nvram, i, image[i]); 14631688246SHervé Poussineau } 14766508601Sblueswir1 14883469015Sbellard return 0; 1493475187dSbellard } 1505f2bf0feSBlue Swirl 1515f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 152636aa70aSBlue Swirl const char *initrd_filename, 1535f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1545f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1555f2bf0feSBlue Swirl uint64_t *kernel_entry) 156636aa70aSBlue Swirl { 157636aa70aSBlue Swirl int linux_boot; 158636aa70aSBlue Swirl unsigned int i; 159636aa70aSBlue Swirl long kernel_size; 1606908d9ceSBlue Swirl uint8_t *ptr; 1613ac24188SMark Cave-Ayland uint64_t kernel_top = 0; 162636aa70aSBlue Swirl 163636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 164636aa70aSBlue Swirl 165636aa70aSBlue Swirl kernel_size = 0; 166636aa70aSBlue Swirl if (linux_boot) { 167ca20cf32SBlue Swirl int bswap_needed; 168ca20cf32SBlue Swirl 169ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 170ca20cf32SBlue Swirl bswap_needed = 1; 171ca20cf32SBlue Swirl #else 172ca20cf32SBlue Swirl bswap_needed = 0; 173ca20cf32SBlue Swirl #endif 1744366e1dbSLiam Merwick kernel_size = load_elf(kernel_filename, NULL, NULL, NULL, kernel_entry, 1757ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1765f2bf0feSBlue Swirl if (kernel_size < 0) { 1775f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1785f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 179636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 180ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 181ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1825f2bf0feSBlue Swirl } 1835f2bf0feSBlue Swirl if (kernel_size < 0) { 184636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 185636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 186636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1875f2bf0feSBlue Swirl } 188636aa70aSBlue Swirl if (kernel_size < 0) { 18929bd7231SAlistair Francis error_report("could not load kernel '%s'", kernel_filename); 190636aa70aSBlue Swirl exit(1); 191636aa70aSBlue Swirl } 1925f2bf0feSBlue Swirl /* load initrd above kernel */ 193636aa70aSBlue Swirl *initrd_size = 0; 1943ac24188SMark Cave-Ayland if (initrd_filename && kernel_top) { 1955f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1965f2bf0feSBlue Swirl 197636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1985f2bf0feSBlue Swirl *initrd_addr, 1995f2bf0feSBlue Swirl RAM_size - *initrd_addr); 2005f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 20129bd7231SAlistair Francis error_report("could not load initial ram disk '%s'", 202636aa70aSBlue Swirl initrd_filename); 203636aa70aSBlue Swirl exit(1); 204636aa70aSBlue Swirl } 205636aa70aSBlue Swirl } 206636aa70aSBlue Swirl if (*initrd_size > 0) { 207636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 2080f0f8b61SThomas Huth ptr = rom_ptr(*kernel_addr + i, 32); 2090f0f8b61SThomas Huth if (ptr && ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 2105f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 2116908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 212636aa70aSBlue Swirl break; 213636aa70aSBlue Swirl } 214636aa70aSBlue Swirl } 215636aa70aSBlue Swirl } 216636aa70aSBlue Swirl } 217636aa70aSBlue Swirl return kernel_size; 218636aa70aSBlue Swirl } 2193475187dSbellard 220e87231d4Sblueswir1 typedef struct ResetData { 221403d7a2dSAndreas Färber SPARCCPU *cpu; 22244a99354SBlue Swirl uint64_t prom_addr; 223e87231d4Sblueswir1 } ResetData; 224e87231d4Sblueswir1 22525c5d5acSMark Cave-Ayland #define TYPE_SUN4U_POWER "power" 22625c5d5acSMark Cave-Ayland #define SUN4U_POWER(obj) OBJECT_CHECK(PowerDevice, (obj), TYPE_SUN4U_POWER) 22725c5d5acSMark Cave-Ayland 22825c5d5acSMark Cave-Ayland typedef struct PowerDevice { 22925c5d5acSMark Cave-Ayland SysBusDevice parent_obj; 23025c5d5acSMark Cave-Ayland 23125c5d5acSMark Cave-Ayland MemoryRegion power_mmio; 23225c5d5acSMark Cave-Ayland } PowerDevice; 23325c5d5acSMark Cave-Ayland 23425c5d5acSMark Cave-Ayland /* Power */ 235ad280559SPrasad J Pandit static uint64_t power_mem_read(void *opaque, hwaddr addr, unsigned size) 236ad280559SPrasad J Pandit { 237ad280559SPrasad J Pandit return 0; 238ad280559SPrasad J Pandit } 239ad280559SPrasad J Pandit 24025c5d5acSMark Cave-Ayland static void power_mem_write(void *opaque, hwaddr addr, 24125c5d5acSMark Cave-Ayland uint64_t val, unsigned size) 24225c5d5acSMark Cave-Ayland { 24325c5d5acSMark Cave-Ayland /* According to a real Ultra 5, bit 24 controls the power */ 24425c5d5acSMark Cave-Ayland if (val & 0x1000000) { 24525c5d5acSMark Cave-Ayland qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 24625c5d5acSMark Cave-Ayland } 24725c5d5acSMark Cave-Ayland } 24825c5d5acSMark Cave-Ayland 24925c5d5acSMark Cave-Ayland static const MemoryRegionOps power_mem_ops = { 250ad280559SPrasad J Pandit .read = power_mem_read, 25125c5d5acSMark Cave-Ayland .write = power_mem_write, 25225c5d5acSMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 25325c5d5acSMark Cave-Ayland .valid = { 25425c5d5acSMark Cave-Ayland .min_access_size = 4, 25525c5d5acSMark Cave-Ayland .max_access_size = 4, 25625c5d5acSMark Cave-Ayland }, 25725c5d5acSMark Cave-Ayland }; 25825c5d5acSMark Cave-Ayland 25925c5d5acSMark Cave-Ayland static void power_realize(DeviceState *dev, Error **errp) 26025c5d5acSMark Cave-Ayland { 26125c5d5acSMark Cave-Ayland PowerDevice *d = SUN4U_POWER(dev); 26225c5d5acSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 26325c5d5acSMark Cave-Ayland 26425c5d5acSMark Cave-Ayland memory_region_init_io(&d->power_mmio, OBJECT(dev), &power_mem_ops, d, 26525c5d5acSMark Cave-Ayland "power", sizeof(uint32_t)); 26625c5d5acSMark Cave-Ayland 26725c5d5acSMark Cave-Ayland sysbus_init_mmio(sbd, &d->power_mmio); 26825c5d5acSMark Cave-Ayland } 26925c5d5acSMark Cave-Ayland 27025c5d5acSMark Cave-Ayland static void power_class_init(ObjectClass *klass, void *data) 27125c5d5acSMark Cave-Ayland { 27225c5d5acSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 27325c5d5acSMark Cave-Ayland 27425c5d5acSMark Cave-Ayland dc->realize = power_realize; 27525c5d5acSMark Cave-Ayland } 27625c5d5acSMark Cave-Ayland 27725c5d5acSMark Cave-Ayland static const TypeInfo power_info = { 27825c5d5acSMark Cave-Ayland .name = TYPE_SUN4U_POWER, 27925c5d5acSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE, 28025c5d5acSMark Cave-Ayland .instance_size = sizeof(PowerDevice), 28125c5d5acSMark Cave-Ayland .class_init = power_class_init, 28225c5d5acSMark Cave-Ayland }; 28325c5d5acSMark Cave-Ayland 2844b10c8d7SMark Cave-Ayland static void ebus_isa_irq_handler(void *opaque, int n, int level) 2851387fe4aSBlue Swirl { 2864b10c8d7SMark Cave-Ayland EbusState *s = EBUS(opaque); 2874b10c8d7SMark Cave-Ayland qemu_irq irq = s->isa_bus_irqs[n]; 288361dea40SBlue Swirl 2894b10c8d7SMark Cave-Ayland /* Pass ISA bus IRQs onto their gpio equivalent */ 29069520948SMark Cave-Ayland trace_ebus_isa_irq_handler(n, level); 2914b10c8d7SMark Cave-Ayland if (irq) { 2924b10c8d7SMark Cave-Ayland qemu_set_irq(irq, level); 293361dea40SBlue Swirl } 2941387fe4aSBlue Swirl } 2951387fe4aSBlue Swirl 296c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 297ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 29853e3c4f9SBlue Swirl { 299ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 30025c5d5acSMark Cave-Ayland SysBusDevice *sbd; 3010fe22ffbSMark Cave-Ayland DeviceState *dev; 302c796eddaSMark Cave-Ayland qemu_irq *isa_irq; 3030fe22ffbSMark Cave-Ayland DriveInfo *fd[MAX_FD]; 3040fe22ffbSMark Cave-Ayland int i; 3050c5b8d83SBlue Swirl 3068c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 3078c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 3088c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 3098c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 310d10e5432SMarkus Armbruster return; 311d10e5432SMarkus Armbruster } 312c190ea07Sblueswir1 3134b10c8d7SMark Cave-Ayland /* ISA bus */ 3144b10c8d7SMark Cave-Ayland isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS); 315c796eddaSMark Cave-Ayland isa_bus_irqs(s->isa_bus, isa_irq); 3164b10c8d7SMark Cave-Ayland qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq", 3174b10c8d7SMark Cave-Ayland ISA_NUM_IRQS); 318c796eddaSMark Cave-Ayland 3190fe22ffbSMark Cave-Ayland /* Serial ports */ 3200fe22ffbSMark Cave-Ayland i = 0; 3210fe22ffbSMark Cave-Ayland if (s->console_serial_base) { 3220fe22ffbSMark Cave-Ayland serial_mm_init(pci_address_space(pci_dev), s->console_serial_base, 3239bca0edbSPeter Maydell 0, NULL, 115200, serial_hd(i), DEVICE_BIG_ENDIAN); 3240fe22ffbSMark Cave-Ayland i++; 3250fe22ffbSMark Cave-Ayland } 326def337ffSPeter Maydell serial_hds_isa_init(s->isa_bus, i, MAX_ISA_SERIAL_PORTS); 3270fe22ffbSMark Cave-Ayland 3280fe22ffbSMark Cave-Ayland /* Parallel ports */ 3290fe22ffbSMark Cave-Ayland parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS); 3300fe22ffbSMark Cave-Ayland 3310fe22ffbSMark Cave-Ayland /* Keyboard */ 3320fe22ffbSMark Cave-Ayland isa_create_simple(s->isa_bus, "i8042"); 3330fe22ffbSMark Cave-Ayland 3340fe22ffbSMark Cave-Ayland /* Floppy */ 3350fe22ffbSMark Cave-Ayland for (i = 0; i < MAX_FD; i++) { 3360fe22ffbSMark Cave-Ayland fd[i] = drive_get(IF_FLOPPY, 0, i); 3370fe22ffbSMark Cave-Ayland } 3380fe22ffbSMark Cave-Ayland dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC)); 3390fe22ffbSMark Cave-Ayland if (fd[0]) { 3400fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 3410fe22ffbSMark Cave-Ayland &error_abort); 3420fe22ffbSMark Cave-Ayland } 3430fe22ffbSMark Cave-Ayland if (fd[1]) { 3440fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 3450fe22ffbSMark Cave-Ayland &error_abort); 3460fe22ffbSMark Cave-Ayland } 3470fe22ffbSMark Cave-Ayland qdev_prop_set_uint32(dev, "dma", -1); 3480fe22ffbSMark Cave-Ayland qdev_init_nofail(dev); 3490fe22ffbSMark Cave-Ayland 35025c5d5acSMark Cave-Ayland /* Power */ 35125c5d5acSMark Cave-Ayland dev = qdev_create(NULL, TYPE_SUN4U_POWER); 35225c5d5acSMark Cave-Ayland qdev_init_nofail(dev); 35325c5d5acSMark Cave-Ayland sbd = SYS_BUS_DEVICE(dev); 35425c5d5acSMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(pci_dev), 0x7240, 35525c5d5acSMark Cave-Ayland sysbus_mmio_get_region(sbd, 0)); 35625c5d5acSMark Cave-Ayland 3570fe22ffbSMark Cave-Ayland /* PCI */ 358c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 359c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 360c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 361c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 362c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 363c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 364c5e6fb7eSAvi Kivity 3650a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 3660a70e094SPaolo Bonzini 0, 0x1000000); 367e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 3680a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 36925c5d5acSMark Cave-Ayland 0, 0x8000); 370a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 371c190ea07Sblueswir1 } 372c190ea07Sblueswir1 3730fe22ffbSMark Cave-Ayland static Property ebus_properties[] = { 3740fe22ffbSMark Cave-Ayland DEFINE_PROP_UINT64("console-serial-base", EbusState, 3750fe22ffbSMark Cave-Ayland console_serial_base, 0), 3760fe22ffbSMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 3770fe22ffbSMark Cave-Ayland }; 3780fe22ffbSMark Cave-Ayland 37940021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 38040021f08SAnthony Liguori { 38140021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 3820fe22ffbSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 38340021f08SAnthony Liguori 384ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 38540021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 38640021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 38740021f08SAnthony Liguori k->revision = 0x01; 38840021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 3890fe22ffbSMark Cave-Ayland dc->props = ebus_properties; 39040021f08SAnthony Liguori } 39140021f08SAnthony Liguori 3928c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 393ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 39439bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 39540021f08SAnthony Liguori .class_init = ebus_class_init, 396ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 397fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 398fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 399fd3b02c8SEduardo Habkost { }, 400fd3b02c8SEduardo Habkost }, 40153e3c4f9SBlue Swirl }; 40253e3c4f9SBlue Swirl 40313575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 40413575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 40513575cf6SAndreas Färber 406d4edce38SAvi Kivity typedef struct PROMState { 40713575cf6SAndreas Färber SysBusDevice parent_obj; 40813575cf6SAndreas Färber 409d4edce38SAvi Kivity MemoryRegion prom; 410d4edce38SAvi Kivity } PROMState; 411d4edce38SAvi Kivity 412409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 413409dbce5SAurelien Jarno { 414a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 415409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 416409dbce5SAurelien Jarno } 417409dbce5SAurelien Jarno 4181baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 419a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 4201baffa46SBlue Swirl { 4211baffa46SBlue Swirl DeviceState *dev; 4221baffa46SBlue Swirl SysBusDevice *s; 4231baffa46SBlue Swirl char *filename; 4241baffa46SBlue Swirl int ret; 4251baffa46SBlue Swirl 42613575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 427e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 4281356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 4291baffa46SBlue Swirl 4301baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 4311baffa46SBlue Swirl 4321baffa46SBlue Swirl /* load boot prom */ 4331baffa46SBlue Swirl if (bios_name == NULL) { 4341baffa46SBlue Swirl bios_name = PROM_FILENAME; 4351baffa46SBlue Swirl } 4361baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 4371baffa46SBlue Swirl if (filename) { 4384366e1dbSLiam Merwick ret = load_elf(filename, NULL, translate_prom_address, &addr, 4397ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 4401baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 4411baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 4421baffa46SBlue Swirl } 4437267c094SAnthony Liguori g_free(filename); 4441baffa46SBlue Swirl } else { 4451baffa46SBlue Swirl ret = -1; 4461baffa46SBlue Swirl } 4471baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 44829bd7231SAlistair Francis error_report("could not load prom '%s'", bios_name); 4491baffa46SBlue Swirl exit(1); 4501baffa46SBlue Swirl } 4511baffa46SBlue Swirl } 4521baffa46SBlue Swirl 45392b19880SThomas Huth static void prom_realize(DeviceState *ds, Error **errp) 4541baffa46SBlue Swirl { 45592b19880SThomas Huth PROMState *s = OPENPROM(ds); 45692b19880SThomas Huth SysBusDevice *dev = SYS_BUS_DEVICE(ds); 45792b19880SThomas Huth Error *local_err = NULL; 4581baffa46SBlue Swirl 45992b19880SThomas Huth memory_region_init_ram_nomigrate(&s->prom, OBJECT(ds), "sun4u.prom", 46092b19880SThomas Huth PROM_SIZE_MAX, &local_err); 46192b19880SThomas Huth if (local_err) { 46292b19880SThomas Huth error_propagate(errp, local_err); 46392b19880SThomas Huth return; 46492b19880SThomas Huth } 46592b19880SThomas Huth 466c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 467d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 468750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 4691baffa46SBlue Swirl } 4701baffa46SBlue Swirl 471999e12bbSAnthony Liguori static Property prom_properties[] = { 472999e12bbSAnthony Liguori {/* end of property list */}, 473999e12bbSAnthony Liguori }; 474999e12bbSAnthony Liguori 475999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 476999e12bbSAnthony Liguori { 47739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 478999e12bbSAnthony Liguori 47939bffca2SAnthony Liguori dc->props = prom_properties; 48092b19880SThomas Huth dc->realize = prom_realize; 4811baffa46SBlue Swirl } 482999e12bbSAnthony Liguori 4838c43a6f0SAndreas Färber static const TypeInfo prom_info = { 48413575cf6SAndreas Färber .name = TYPE_OPENPROM, 48539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 48639bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 487999e12bbSAnthony Liguori .class_init = prom_class_init, 4881baffa46SBlue Swirl }; 4891baffa46SBlue Swirl 490bda42033SBlue Swirl 49188c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 49288c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 49388c034d5SAndreas Färber 49488c034d5SAndreas Färber typedef struct RamDevice { 49588c034d5SAndreas Färber SysBusDevice parent_obj; 49688c034d5SAndreas Färber 497d4edce38SAvi Kivity MemoryRegion ram; 49804843626SBlue Swirl uint64_t size; 499bda42033SBlue Swirl } RamDevice; 500bda42033SBlue Swirl 501bda42033SBlue Swirl /* System RAM */ 50278fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 503bda42033SBlue Swirl { 50488c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 50578fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 506bda42033SBlue Swirl 5071cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 508f8ed85acSMarkus Armbruster &error_fatal); 509c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 51078fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 511bda42033SBlue Swirl } 512bda42033SBlue Swirl 513a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 514bda42033SBlue Swirl { 515bda42033SBlue Swirl DeviceState *dev; 516bda42033SBlue Swirl SysBusDevice *s; 517bda42033SBlue Swirl RamDevice *d; 518bda42033SBlue Swirl 519bda42033SBlue Swirl /* allocate RAM */ 52088c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 5211356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 522bda42033SBlue Swirl 52388c034d5SAndreas Färber d = SUN4U_RAM(dev); 524bda42033SBlue Swirl d->size = RAM_size; 525e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 526bda42033SBlue Swirl 527bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 528bda42033SBlue Swirl } 529bda42033SBlue Swirl 530999e12bbSAnthony Liguori static Property ram_properties[] = { 53132a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 53232a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 533999e12bbSAnthony Liguori }; 534999e12bbSAnthony Liguori 535999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 536999e12bbSAnthony Liguori { 53739bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 538999e12bbSAnthony Liguori 53978fb261dSxiaoqiang zhao dc->realize = ram_realize; 54039bffca2SAnthony Liguori dc->props = ram_properties; 541bda42033SBlue Swirl } 542999e12bbSAnthony Liguori 5438c43a6f0SAndreas Färber static const TypeInfo ram_info = { 54488c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 54539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 54639bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 547999e12bbSAnthony Liguori .class_init = ram_class_init, 548bda42033SBlue Swirl }; 549bda42033SBlue Swirl 55038bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 5513ef96221SMarcel Apfelbaum MachineState *machine, 5527b833f5bSBlue Swirl const struct hwdef *hwdef) 5537b833f5bSBlue Swirl { 554f9d1465fSAndreas Färber SPARCCPU *cpu; 55531688246SHervé Poussineau Nvram *nvram; 5567b833f5bSBlue Swirl unsigned int i; 5575f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 5585795162aSMark Cave-Ayland SabreState *sabre; 559311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 5608d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 561f3b18f35SMark Cave-Ayland SysBusDevice *s; 562f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 563aea5b071SMark Cave-Ayland DeviceState *iommu, *dev; 564a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 5658d932971SMark Cave-Ayland NICInfo *nd; 5666864fa38SMark Cave-Ayland MACAddr macaddr; 5676864fa38SMark Cave-Ayland bool onboard_nic; 5687b833f5bSBlue Swirl 5697b833f5bSBlue Swirl /* init CPUs */ 57058530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 5717b833f5bSBlue Swirl 572aea5b071SMark Cave-Ayland /* IOMMU */ 573aea5b071SMark Cave-Ayland iommu = qdev_create(NULL, TYPE_SUN4U_IOMMU); 574aea5b071SMark Cave-Ayland qdev_init_nofail(iommu); 575aea5b071SMark Cave-Ayland 576bda42033SBlue Swirl /* set up devices */ 5773ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 5783475187dSbellard 5791baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 5803475187dSbellard 581b14dcaf4SMark Cave-Ayland /* Init sabre (PCI host bridge) */ 5825795162aSMark Cave-Ayland sabre = SABRE_DEVICE(qdev_create(NULL, TYPE_SABRE)); 5835795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "special-base", PBM_SPECIAL_BASE); 5845795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "mem-base", PBM_MEM_BASE); 5855795162aSMark Cave-Ayland object_property_set_link(OBJECT(sabre), OBJECT(iommu), "iommu", 5865795162aSMark Cave-Ayland &error_abort); 5875795162aSMark Cave-Ayland qdev_init_nofail(DEVICE(sabre)); 5882a4d6af5SMark Cave-Ayland 5892a4d6af5SMark Cave-Ayland /* Wire up PCI interrupts to CPU */ 5902a4d6af5SMark Cave-Ayland for (i = 0; i < IVEC_MAX; i++) { 5915795162aSMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(sabre), "ivec-irq", i, 5922a4d6af5SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i)); 5932a4d6af5SMark Cave-Ayland } 5942a4d6af5SMark Cave-Ayland 5955795162aSMark Cave-Ayland pci_bus = PCI_HOST_BRIDGE(sabre)->bus; 5965795162aSMark Cave-Ayland pci_busA = pci_bridge_get_sec_bus(sabre->bridgeA); 5975795162aSMark Cave-Ayland pci_busB = pci_bridge_get_sec_bus(sabre->bridgeB); 59883469015Sbellard 5995795162aSMark Cave-Ayland /* Only in-built Simba APBs can exist on the root bus, slot 0 on busA is 6006864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 6016864fa38SMark Cave-Ayland 0-3 are free on busB */ 6026864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 6036864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 6046864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 6056864fa38SMark Cave-Ayland 606ad6856e8SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS); 6070fe22ffbSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base", 6080fe22ffbSMark Cave-Ayland hwdef->console_serial_base); 6096864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 6106864fa38SMark Cave-Ayland 6115795162aSMark Cave-Ayland /* Wire up "well-known" ISA IRQs to PBM legacy obio IRQs */ 6124b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7, 6135795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_LPT_IRQ)); 6144b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6, 6155795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_FDD_IRQ)); 6164b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1, 6175795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_KBD_IRQ)); 6184b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12, 6195795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_MSE_IRQ)); 6204b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4, 6215795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_SER_IRQ)); 6224b10c8d7SMark Cave-Ayland 623c3019efcSThomas Huth switch (vga_interface_type) { 624c3019efcSThomas Huth case VGA_STD: 625c3019efcSThomas Huth pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 626c3019efcSThomas Huth break; 627c3019efcSThomas Huth case VGA_NONE: 628c3019efcSThomas Huth break; 629c3019efcSThomas Huth default: 630c3019efcSThomas Huth abort(); /* Should not happen - types are checked in vl.c already */ 631c3019efcSThomas Huth } 6326864fa38SMark Cave-Ayland 6336864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 6346864fa38SMark Cave-Ayland onboard_nic = false; 6358d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 6368d932971SMark Cave-Ayland nd = &nd_table[i]; 6378d932971SMark Cave-Ayland 6386864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 6396864fa38SMark Cave-Ayland if (!onboard_nic) { 6406864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 6416864fa38SMark Cave-Ayland true, "sunhme"); 6426864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 6436864fa38SMark Cave-Ayland onboard_nic = true; 6446864fa38SMark Cave-Ayland } else { 645bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 6466864fa38SMark Cave-Ayland } 6476864fa38SMark Cave-Ayland } else { 648bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 6496864fa38SMark Cave-Ayland } 6506864fa38SMark Cave-Ayland 6518d932971SMark Cave-Ayland dev = &pci_dev->qdev; 6528d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 6538d932971SMark Cave-Ayland qdev_init_nofail(dev); 6546864fa38SMark Cave-Ayland } 6558d932971SMark Cave-Ayland 6566864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 6576864fa38SMark Cave-Ayland * we have a valid machine id */ 6586864fa38SMark Cave-Ayland if (!onboard_nic) { 6596864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 6608d932971SMark Cave-Ayland } 66183469015Sbellard 662d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 663e4bcb14cSths 6646864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 6656864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 6666864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 6676864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 6683b898ddaSblueswir1 669f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 670f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 671f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 67207c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 673f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 674636aa70aSBlue Swirl 675636aa70aSBlue Swirl initrd_size = 0; 6765f2bf0feSBlue Swirl initrd_addr = 0; 6773ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 6783ef96221SMarcel Apfelbaum machine->initrd_filename, 6795f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 6805f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 681636aa70aSBlue Swirl 6823ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 6833ef96221SMarcel Apfelbaum machine->boot_order, 6845f2bf0feSBlue Swirl kernel_addr, kernel_size, 6853ef96221SMarcel Apfelbaum machine->kernel_cmdline, 6865f2bf0feSBlue Swirl initrd_addr, initrd_size, 68783469015Sbellard /* XXX: need an option to load a NVRAM image */ 68883469015Sbellard 0, 6890d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 6906864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 69183469015Sbellard 692d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 693d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 69407c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 695d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 69607c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 697d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 698d6acc8a5SMark Cave-Ayland 699d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 700*33decbd2SLike Xu fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)machine->smp.cpus); 701*33decbd2SLike Xu fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)machine->smp.max_cpus); 702905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 703905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 7045f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 7055f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 7063ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 7079c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 7083ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 7093ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 710513f789fSblueswir1 } else { 7119c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 712513f789fSblueswir1 } 7135f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 7145f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 7153ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 7167589690cSBlue Swirl 7177589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 7187589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 7197589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 7207589690cSBlue Swirl 721513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 7223475187dSbellard } 7233475187dSbellard 724905fdcb5Sblueswir1 enum { 725905fdcb5Sblueswir1 sun4u_id = 0, 726905fdcb5Sblueswir1 sun4v_id = 64, 727905fdcb5Sblueswir1 }; 728905fdcb5Sblueswir1 7290a1d5c45SMark Cave-Ayland /* 7300a1d5c45SMark Cave-Ayland * Implementation of an interface to adjust firmware path 7310a1d5c45SMark Cave-Ayland * for the bootindex property handling. 7320a1d5c45SMark Cave-Ayland */ 7330a1d5c45SMark Cave-Ayland static char *sun4u_fw_dev_path(FWPathProvider *p, BusState *bus, 7340a1d5c45SMark Cave-Ayland DeviceState *dev) 7350a1d5c45SMark Cave-Ayland { 7360a1d5c45SMark Cave-Ayland PCIDevice *pci; 7370a1d5c45SMark Cave-Ayland IDEBus *ide_bus; 7380a1d5c45SMark Cave-Ayland IDEState *ide_s; 7390a1d5c45SMark Cave-Ayland int bus_id; 7400a1d5c45SMark Cave-Ayland 7410a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "pbm-bridge")) { 7420a1d5c45SMark Cave-Ayland pci = PCI_DEVICE(dev); 7430a1d5c45SMark Cave-Ayland 7440a1d5c45SMark Cave-Ayland if (PCI_FUNC(pci->devfn)) { 7450a1d5c45SMark Cave-Ayland return g_strdup_printf("pci@%x,%x", PCI_SLOT(pci->devfn), 7460a1d5c45SMark Cave-Ayland PCI_FUNC(pci->devfn)); 7470a1d5c45SMark Cave-Ayland } else { 7480a1d5c45SMark Cave-Ayland return g_strdup_printf("pci@%x", PCI_SLOT(pci->devfn)); 7490a1d5c45SMark Cave-Ayland } 7500a1d5c45SMark Cave-Ayland } 7510a1d5c45SMark Cave-Ayland 7520a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-drive")) { 7530a1d5c45SMark Cave-Ayland ide_bus = IDE_BUS(qdev_get_parent_bus(dev)); 7540a1d5c45SMark Cave-Ayland ide_s = idebus_active_if(ide_bus); 7550a1d5c45SMark Cave-Ayland bus_id = ide_bus->bus_id; 7560a1d5c45SMark Cave-Ayland 7570a1d5c45SMark Cave-Ayland if (ide_s->drive_kind == IDE_CD) { 7580a1d5c45SMark Cave-Ayland return g_strdup_printf("ide@%x/cdrom", bus_id); 7590a1d5c45SMark Cave-Ayland } 7600a1d5c45SMark Cave-Ayland 7610a1d5c45SMark Cave-Ayland return g_strdup_printf("ide@%x/disk", bus_id); 7620a1d5c45SMark Cave-Ayland } 7630a1d5c45SMark Cave-Ayland 7640a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-hd")) { 7650a1d5c45SMark Cave-Ayland return g_strdup("disk"); 7660a1d5c45SMark Cave-Ayland } 7670a1d5c45SMark Cave-Ayland 7680a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-cd")) { 7690a1d5c45SMark Cave-Ayland return g_strdup("cdrom"); 7700a1d5c45SMark Cave-Ayland } 7710a1d5c45SMark Cave-Ayland 7720a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "virtio-blk-device")) { 7730a1d5c45SMark Cave-Ayland return g_strdup("disk"); 7740a1d5c45SMark Cave-Ayland } 7750a1d5c45SMark Cave-Ayland 7760a1d5c45SMark Cave-Ayland return NULL; 7770a1d5c45SMark Cave-Ayland } 7780a1d5c45SMark Cave-Ayland 779c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 780c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 781c7ba218dSblueswir1 { 782905fdcb5Sblueswir1 .machine_id = sun4u_id, 783e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 784e87231d4Sblueswir1 .console_serial_base = 0, 785c7ba218dSblueswir1 }, 786c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 787c7ba218dSblueswir1 { 788905fdcb5Sblueswir1 .machine_id = sun4v_id, 789e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 790e87231d4Sblueswir1 .console_serial_base = 0, 791e87231d4Sblueswir1 }, 792c7ba218dSblueswir1 }; 793c7ba218dSblueswir1 794c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 7953ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 796c7ba218dSblueswir1 { 7973ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 798c7ba218dSblueswir1 } 799c7ba218dSblueswir1 800c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 8013ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 802c7ba218dSblueswir1 { 8033ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 804c7ba218dSblueswir1 } 805c7ba218dSblueswir1 8068a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 807e264d29dSEduardo Habkost { 8088a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 8090a1d5c45SMark Cave-Ayland FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc); 8108a661aeaSAndreas Färber 811e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 812e264d29dSEduardo Habkost mc->init = sun4u_init; 8132059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 814e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 815e264d29dSEduardo Habkost mc->is_default = 1; 816e264d29dSEduardo Habkost mc->default_boot_order = "c"; 81758530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 8180a1d5c45SMark Cave-Ayland mc->ignore_boot_device_suffixes = true; 8199aed808eSThomas Huth mc->default_display = "std"; 8200a1d5c45SMark Cave-Ayland fwc->get_dev_path = sun4u_fw_dev_path; 821e264d29dSEduardo Habkost } 822c7ba218dSblueswir1 8238a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 8248a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 8258a661aeaSAndreas Färber .parent = TYPE_MACHINE, 8268a661aeaSAndreas Färber .class_init = sun4u_class_init, 8270a1d5c45SMark Cave-Ayland .interfaces = (InterfaceInfo[]) { 8280a1d5c45SMark Cave-Ayland { TYPE_FW_PATH_PROVIDER }, 8290a1d5c45SMark Cave-Ayland { } 8300a1d5c45SMark Cave-Ayland }, 8318a661aeaSAndreas Färber }; 832e87231d4Sblueswir1 8338a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 834e264d29dSEduardo Habkost { 8358a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 8368a661aeaSAndreas Färber 837e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 838e264d29dSEduardo Habkost mc->init = sun4v_init; 8392059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 840e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 841e264d29dSEduardo Habkost mc->default_boot_order = "c"; 84258530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 8439aed808eSThomas Huth mc->default_display = "std"; 844e264d29dSEduardo Habkost } 845e264d29dSEduardo Habkost 8468a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 8478a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 8488a661aeaSAndreas Färber .parent = TYPE_MACHINE, 8498a661aeaSAndreas Färber .class_init = sun4v_class_init, 8508a661aeaSAndreas Färber }; 851e264d29dSEduardo Habkost 85283f7d43aSAndreas Färber static void sun4u_register_types(void) 85383f7d43aSAndreas Färber { 85425c5d5acSMark Cave-Ayland type_register_static(&power_info); 85583f7d43aSAndreas Färber type_register_static(&ebus_info); 85683f7d43aSAndreas Färber type_register_static(&prom_info); 85783f7d43aSAndreas Färber type_register_static(&ram_info); 85883f7d43aSAndreas Färber 8598a661aeaSAndreas Färber type_register_static(&sun4u_type); 8608a661aeaSAndreas Färber type_register_static(&sun4v_type); 8618a661aeaSAndreas Färber } 8628a661aeaSAndreas Färber 86383f7d43aSAndreas Färber type_init(sun4u_register_types) 864