13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24d6454270SMarkus Armbruster 25db5ebe5fSPeter Maydell #include "qemu/osdep.h" 260a2e467bSPhilippe Mathieu-Daudé #include "qemu/units.h" 2729bd7231SAlistair Francis #include "qemu/error-report.h" 28da34e65cSMarkus Armbruster #include "qapi/error.h" 294771d756SPaolo Bonzini #include "qemu-common.h" 30*2c65db5eSPaolo Bonzini #include "qemu/datadir.h" 314771d756SPaolo Bonzini #include "cpu.h" 3283c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 334272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h" 346864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 350ea833c2SMark Cave-Ayland #include "hw/pci/pci_host.h" 36a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 379b301794SMark Cave-Ayland #include "hw/pci-host/sabre.h" 380d09e41aSPaolo Bonzini #include "hw/char/serial.h" 39bb3d5ea8SPhilippe Mathieu-Daudé #include "hw/char/parallel.h" 40819ce6b2SPhilippe Mathieu-Daudé #include "hw/rtc/m48t59.h" 41d6454270SMarkus Armbruster #include "migration/vmstate.h" 4247973a2dSPhilippe Mathieu-Daudé #include "hw/input/i8042.h" 430d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 441422e32dSPaolo Bonzini #include "net/net.h" 451de7afc9SPaolo Bonzini #include "qemu/timer.h" 4654d31236SMarkus Armbruster #include "sysemu/runstate.h" 479c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 4883c9f4caSPaolo Bonzini #include "hw/boards.h" 49c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 502024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 51fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 520d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 5383c9f4caSPaolo Bonzini #include "hw/sysbus.h" 546864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 5583c9f4caSPaolo Bonzini #include "hw/loader.h" 560a1d5c45SMark Cave-Ayland #include "hw/fw-path-provider.h" 57ca20cf32SBlue Swirl #include "elf.h" 5869520948SMark Cave-Ayland #include "trace.h" 59db1015e9SEduardo Habkost #include "qom/object.h" 603475187dSbellard 6183469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 6283469015Sbellard #define CMDLINE_ADDR 0x003ff000 630a2e467bSPhilippe Mathieu-Daudé #define PROM_SIZE_MAX (4 * MiB) 64f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 655795162aSMark Cave-Ayland #define PBM_SPECIAL_BASE 0x1fe00000000ULL 665795162aSMark Cave-Ayland #define PBM_MEM_BASE 0x1ff00000000ULL 675795162aSMark Cave-Ayland #define PBM_PCI_IO_BASE (PBM_SPECIAL_BASE + 0x02000000ULL) 680986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6983469015Sbellard #define NVRAM_SIZE 0x2000 70e4bcb14cSths #define MAX_IDE_BUS 2 713cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 727589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 737589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 747589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 753475187dSbellard 76852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 779d926598Sblueswir1 78c7ba218dSblueswir1 struct hwdef { 79905fdcb5Sblueswir1 uint16_t machine_id; 80e87231d4Sblueswir1 uint64_t prom_addr; 81e87231d4Sblueswir1 uint64_t console_serial_base; 82c7ba218dSblueswir1 }; 83c7ba218dSblueswir1 84db1015e9SEduardo Habkost struct EbusState { 85ad6856e8SMark Cave-Ayland /*< private >*/ 86ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 87ad6856e8SMark Cave-Ayland 888c40b8d9SMark Cave-Ayland ISABus *isa_bus; 894b10c8d7SMark Cave-Ayland qemu_irq isa_bus_irqs[ISA_NUM_IRQS]; 900fe22ffbSMark Cave-Ayland uint64_t console_serial_base; 91c5e6fb7eSAvi Kivity MemoryRegion bar0; 92c5e6fb7eSAvi Kivity MemoryRegion bar1; 93db1015e9SEduardo Habkost }; 94c5e6fb7eSAvi Kivity 95ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 968063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(EbusState, EBUS) 97ad6856e8SMark Cave-Ayland 98a2b45ea5SPhilippe Mathieu-Daudé const char *fw_cfg_arch_key_name(uint16_t key) 99a2b45ea5SPhilippe Mathieu-Daudé { 100a2b45ea5SPhilippe Mathieu-Daudé static const struct { 101a2b45ea5SPhilippe Mathieu-Daudé uint16_t key; 102a2b45ea5SPhilippe Mathieu-Daudé const char *name; 103a2b45ea5SPhilippe Mathieu-Daudé } fw_cfg_arch_wellknown_keys[] = { 104a2b45ea5SPhilippe Mathieu-Daudé {FW_CFG_SPARC64_WIDTH, "width"}, 105a2b45ea5SPhilippe Mathieu-Daudé {FW_CFG_SPARC64_HEIGHT, "height"}, 106a2b45ea5SPhilippe Mathieu-Daudé {FW_CFG_SPARC64_DEPTH, "depth"}, 107a2b45ea5SPhilippe Mathieu-Daudé }; 108a2b45ea5SPhilippe Mathieu-Daudé 109a2b45ea5SPhilippe Mathieu-Daudé for (size_t i = 0; i < ARRAY_SIZE(fw_cfg_arch_wellknown_keys); i++) { 110a2b45ea5SPhilippe Mathieu-Daudé if (fw_cfg_arch_wellknown_keys[i].key == key) { 111a2b45ea5SPhilippe Mathieu-Daudé return fw_cfg_arch_wellknown_keys[i].name; 112a2b45ea5SPhilippe Mathieu-Daudé } 113a2b45ea5SPhilippe Mathieu-Daudé } 114a2b45ea5SPhilippe Mathieu-Daudé return NULL; 115a2b45ea5SPhilippe Mathieu-Daudé } 116a2b45ea5SPhilippe Mathieu-Daudé 117ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 118ddcd5531SGonglei Error **errp) 11981864572Sblueswir1 { 12048779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 12181864572Sblueswir1 } 12281864572Sblueswir1 12331688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 12443a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 12577f193daSblueswir1 const char *boot_devices, 12683469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 12783469015Sbellard const char *cmdline, 12883469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 12983469015Sbellard uint32_t NVRAM_image, 1300d31cb99Sblueswir1 int width, int height, int depth, 1310d31cb99Sblueswir1 const uint8_t *macaddr) 1323475187dSbellard { 13366508601Sblueswir1 unsigned int i; 1342024c014SThomas Huth int sysp_end; 135d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 13631688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1373475187dSbellard 138d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 139d2c63fc1Sblueswir1 1402024c014SThomas Huth /* OpenBIOS nvram variables partition */ 14137035df5SGreg Kurz sysp_end = chrp_nvram_create_system_partition(image, 0, 0x1fd0); 1423475187dSbellard 1432024c014SThomas Huth /* Free space partition */ 1442024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 145d2c63fc1Sblueswir1 1460d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1470d31cb99Sblueswir1 14831688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 14931688246SHervé Poussineau (k->write)(nvram, i, image[i]); 15031688246SHervé Poussineau } 15166508601Sblueswir1 15283469015Sbellard return 0; 1533475187dSbellard } 1545f2bf0feSBlue Swirl 1555f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 156636aa70aSBlue Swirl const char *initrd_filename, 1575f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1585f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1595f2bf0feSBlue Swirl uint64_t *kernel_entry) 160636aa70aSBlue Swirl { 161636aa70aSBlue Swirl int linux_boot; 162636aa70aSBlue Swirl unsigned int i; 163636aa70aSBlue Swirl long kernel_size; 1646908d9ceSBlue Swirl uint8_t *ptr; 1653ac24188SMark Cave-Ayland uint64_t kernel_top = 0; 166636aa70aSBlue Swirl 167636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 168636aa70aSBlue Swirl 169636aa70aSBlue Swirl kernel_size = 0; 170636aa70aSBlue Swirl if (linux_boot) { 171ca20cf32SBlue Swirl int bswap_needed; 172ca20cf32SBlue Swirl 173ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 174ca20cf32SBlue Swirl bswap_needed = 1; 175ca20cf32SBlue Swirl #else 176ca20cf32SBlue Swirl bswap_needed = 0; 177ca20cf32SBlue Swirl #endif 1784366e1dbSLiam Merwick kernel_size = load_elf(kernel_filename, NULL, NULL, NULL, kernel_entry, 1796cdda0ffSAleksandar Markovic kernel_addr, &kernel_top, NULL, 1, EM_SPARCV9, 0, 1806cdda0ffSAleksandar Markovic 0); 1815f2bf0feSBlue Swirl if (kernel_size < 0) { 1825f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1835f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 184636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 185ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 186ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1875f2bf0feSBlue Swirl } 1885f2bf0feSBlue Swirl if (kernel_size < 0) { 189636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 190636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 191636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1925f2bf0feSBlue Swirl } 193636aa70aSBlue Swirl if (kernel_size < 0) { 19429bd7231SAlistair Francis error_report("could not load kernel '%s'", kernel_filename); 195636aa70aSBlue Swirl exit(1); 196636aa70aSBlue Swirl } 1975f2bf0feSBlue Swirl /* load initrd above kernel */ 198636aa70aSBlue Swirl *initrd_size = 0; 1993ac24188SMark Cave-Ayland if (initrd_filename && kernel_top) { 2005f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 2015f2bf0feSBlue Swirl 202636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 2035f2bf0feSBlue Swirl *initrd_addr, 2045f2bf0feSBlue Swirl RAM_size - *initrd_addr); 2055f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 20629bd7231SAlistair Francis error_report("could not load initial ram disk '%s'", 207636aa70aSBlue Swirl initrd_filename); 208636aa70aSBlue Swirl exit(1); 209636aa70aSBlue Swirl } 210636aa70aSBlue Swirl } 211636aa70aSBlue Swirl if (*initrd_size > 0) { 212636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 2130f0f8b61SThomas Huth ptr = rom_ptr(*kernel_addr + i, 32); 2140f0f8b61SThomas Huth if (ptr && ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 2155f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 2166908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 217636aa70aSBlue Swirl break; 218636aa70aSBlue Swirl } 219636aa70aSBlue Swirl } 220636aa70aSBlue Swirl } 221636aa70aSBlue Swirl } 222636aa70aSBlue Swirl return kernel_size; 223636aa70aSBlue Swirl } 2243475187dSbellard 225e87231d4Sblueswir1 typedef struct ResetData { 226403d7a2dSAndreas Färber SPARCCPU *cpu; 22744a99354SBlue Swirl uint64_t prom_addr; 228e87231d4Sblueswir1 } ResetData; 229e87231d4Sblueswir1 23025c5d5acSMark Cave-Ayland #define TYPE_SUN4U_POWER "power" 2318063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PowerDevice, SUN4U_POWER) 23225c5d5acSMark Cave-Ayland 233db1015e9SEduardo Habkost struct PowerDevice { 23425c5d5acSMark Cave-Ayland SysBusDevice parent_obj; 23525c5d5acSMark Cave-Ayland 23625c5d5acSMark Cave-Ayland MemoryRegion power_mmio; 237db1015e9SEduardo Habkost }; 23825c5d5acSMark Cave-Ayland 23925c5d5acSMark Cave-Ayland /* Power */ 240ad280559SPrasad J Pandit static uint64_t power_mem_read(void *opaque, hwaddr addr, unsigned size) 241ad280559SPrasad J Pandit { 242ad280559SPrasad J Pandit return 0; 243ad280559SPrasad J Pandit } 244ad280559SPrasad J Pandit 24525c5d5acSMark Cave-Ayland static void power_mem_write(void *opaque, hwaddr addr, 24625c5d5acSMark Cave-Ayland uint64_t val, unsigned size) 24725c5d5acSMark Cave-Ayland { 24825c5d5acSMark Cave-Ayland /* According to a real Ultra 5, bit 24 controls the power */ 24925c5d5acSMark Cave-Ayland if (val & 0x1000000) { 25025c5d5acSMark Cave-Ayland qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 25125c5d5acSMark Cave-Ayland } 25225c5d5acSMark Cave-Ayland } 25325c5d5acSMark Cave-Ayland 25425c5d5acSMark Cave-Ayland static const MemoryRegionOps power_mem_ops = { 255ad280559SPrasad J Pandit .read = power_mem_read, 25625c5d5acSMark Cave-Ayland .write = power_mem_write, 25725c5d5acSMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 25825c5d5acSMark Cave-Ayland .valid = { 25925c5d5acSMark Cave-Ayland .min_access_size = 4, 26025c5d5acSMark Cave-Ayland .max_access_size = 4, 26125c5d5acSMark Cave-Ayland }, 26225c5d5acSMark Cave-Ayland }; 26325c5d5acSMark Cave-Ayland 26425c5d5acSMark Cave-Ayland static void power_realize(DeviceState *dev, Error **errp) 26525c5d5acSMark Cave-Ayland { 26625c5d5acSMark Cave-Ayland PowerDevice *d = SUN4U_POWER(dev); 26725c5d5acSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 26825c5d5acSMark Cave-Ayland 26925c5d5acSMark Cave-Ayland memory_region_init_io(&d->power_mmio, OBJECT(dev), &power_mem_ops, d, 27025c5d5acSMark Cave-Ayland "power", sizeof(uint32_t)); 27125c5d5acSMark Cave-Ayland 27225c5d5acSMark Cave-Ayland sysbus_init_mmio(sbd, &d->power_mmio); 27325c5d5acSMark Cave-Ayland } 27425c5d5acSMark Cave-Ayland 27525c5d5acSMark Cave-Ayland static void power_class_init(ObjectClass *klass, void *data) 27625c5d5acSMark Cave-Ayland { 27725c5d5acSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 27825c5d5acSMark Cave-Ayland 27925c5d5acSMark Cave-Ayland dc->realize = power_realize; 28025c5d5acSMark Cave-Ayland } 28125c5d5acSMark Cave-Ayland 28225c5d5acSMark Cave-Ayland static const TypeInfo power_info = { 28325c5d5acSMark Cave-Ayland .name = TYPE_SUN4U_POWER, 28425c5d5acSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE, 28525c5d5acSMark Cave-Ayland .instance_size = sizeof(PowerDevice), 28625c5d5acSMark Cave-Ayland .class_init = power_class_init, 28725c5d5acSMark Cave-Ayland }; 28825c5d5acSMark Cave-Ayland 2894b10c8d7SMark Cave-Ayland static void ebus_isa_irq_handler(void *opaque, int n, int level) 2901387fe4aSBlue Swirl { 2914b10c8d7SMark Cave-Ayland EbusState *s = EBUS(opaque); 2924b10c8d7SMark Cave-Ayland qemu_irq irq = s->isa_bus_irqs[n]; 293361dea40SBlue Swirl 2944b10c8d7SMark Cave-Ayland /* Pass ISA bus IRQs onto their gpio equivalent */ 29569520948SMark Cave-Ayland trace_ebus_isa_irq_handler(n, level); 2964b10c8d7SMark Cave-Ayland if (irq) { 2974b10c8d7SMark Cave-Ayland qemu_set_irq(irq, level); 298361dea40SBlue Swirl } 2991387fe4aSBlue Swirl } 3001387fe4aSBlue Swirl 301c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 302ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 30353e3c4f9SBlue Swirl { 304ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 30596927c74SMarkus Armbruster ISADevice *isa_dev; 30625c5d5acSMark Cave-Ayland SysBusDevice *sbd; 3070fe22ffbSMark Cave-Ayland DeviceState *dev; 308c796eddaSMark Cave-Ayland qemu_irq *isa_irq; 3090fe22ffbSMark Cave-Ayland DriveInfo *fd[MAX_FD]; 3100fe22ffbSMark Cave-Ayland int i; 3110c5b8d83SBlue Swirl 3128c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 3138c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 3148c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 3158c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 316d10e5432SMarkus Armbruster return; 317d10e5432SMarkus Armbruster } 318c190ea07Sblueswir1 3194b10c8d7SMark Cave-Ayland /* ISA bus */ 3204b10c8d7SMark Cave-Ayland isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS); 321c796eddaSMark Cave-Ayland isa_bus_irqs(s->isa_bus, isa_irq); 3224b10c8d7SMark Cave-Ayland qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq", 3234b10c8d7SMark Cave-Ayland ISA_NUM_IRQS); 324c796eddaSMark Cave-Ayland 3250fe22ffbSMark Cave-Ayland /* Serial ports */ 3260fe22ffbSMark Cave-Ayland i = 0; 3270fe22ffbSMark Cave-Ayland if (s->console_serial_base) { 3280fe22ffbSMark Cave-Ayland serial_mm_init(pci_address_space(pci_dev), s->console_serial_base, 3299bca0edbSPeter Maydell 0, NULL, 115200, serial_hd(i), DEVICE_BIG_ENDIAN); 3300fe22ffbSMark Cave-Ayland i++; 3310fe22ffbSMark Cave-Ayland } 332def337ffSPeter Maydell serial_hds_isa_init(s->isa_bus, i, MAX_ISA_SERIAL_PORTS); 3330fe22ffbSMark Cave-Ayland 3340fe22ffbSMark Cave-Ayland /* Parallel ports */ 3350fe22ffbSMark Cave-Ayland parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS); 3360fe22ffbSMark Cave-Ayland 3370fe22ffbSMark Cave-Ayland /* Keyboard */ 3380fe22ffbSMark Cave-Ayland isa_create_simple(s->isa_bus, "i8042"); 3390fe22ffbSMark Cave-Ayland 3400fe22ffbSMark Cave-Ayland /* Floppy */ 3410fe22ffbSMark Cave-Ayland for (i = 0; i < MAX_FD; i++) { 3420fe22ffbSMark Cave-Ayland fd[i] = drive_get(IF_FLOPPY, 0, i); 3430fe22ffbSMark Cave-Ayland } 34496927c74SMarkus Armbruster isa_dev = isa_new(TYPE_ISA_FDC); 34596927c74SMarkus Armbruster dev = DEVICE(isa_dev); 3460fe22ffbSMark Cave-Ayland qdev_prop_set_uint32(dev, "dma", -1); 34796927c74SMarkus Armbruster isa_realize_and_unref(isa_dev, s->isa_bus, &error_fatal); 3486172e067SMarkus Armbruster isa_fdc_init_drives(isa_dev, fd); 3490fe22ffbSMark Cave-Ayland 35025c5d5acSMark Cave-Ayland /* Power */ 3513e80f690SMarkus Armbruster dev = qdev_new(TYPE_SUN4U_POWER); 35225c5d5acSMark Cave-Ayland sbd = SYS_BUS_DEVICE(dev); 3533c6ef471SMarkus Armbruster sysbus_realize_and_unref(sbd, &error_fatal); 35425c5d5acSMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(pci_dev), 0x7240, 35525c5d5acSMark Cave-Ayland sysbus_mmio_get_region(sbd, 0)); 35625c5d5acSMark Cave-Ayland 3570fe22ffbSMark Cave-Ayland /* PCI */ 358c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 359c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 360c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 361c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 362c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 363c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 364c5e6fb7eSAvi Kivity 3650a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 3660a70e094SPaolo Bonzini 0, 0x1000000); 367e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 3680a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 36925c5d5acSMark Cave-Ayland 0, 0x8000); 370a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 371c190ea07Sblueswir1 } 372c190ea07Sblueswir1 3730fe22ffbSMark Cave-Ayland static Property ebus_properties[] = { 3740fe22ffbSMark Cave-Ayland DEFINE_PROP_UINT64("console-serial-base", EbusState, 3750fe22ffbSMark Cave-Ayland console_serial_base, 0), 3760fe22ffbSMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 3770fe22ffbSMark Cave-Ayland }; 3780fe22ffbSMark Cave-Ayland 37940021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 38040021f08SAnthony Liguori { 38140021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 3820fe22ffbSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 38340021f08SAnthony Liguori 384ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 38540021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 38640021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 38740021f08SAnthony Liguori k->revision = 0x01; 38840021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 3894f67d30bSMarc-André Lureau device_class_set_props(dc, ebus_properties); 39040021f08SAnthony Liguori } 39140021f08SAnthony Liguori 3928c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 393ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 39439bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 39540021f08SAnthony Liguori .class_init = ebus_class_init, 396ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 397fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 398fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 399fd3b02c8SEduardo Habkost { }, 400fd3b02c8SEduardo Habkost }, 40153e3c4f9SBlue Swirl }; 40253e3c4f9SBlue Swirl 40313575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 404db1015e9SEduardo Habkost typedef struct PROMState PROMState; 4058110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(PROMState, OPENPROM, 4068110fa1dSEduardo Habkost TYPE_OPENPROM) 40713575cf6SAndreas Färber 408db1015e9SEduardo Habkost struct PROMState { 40913575cf6SAndreas Färber SysBusDevice parent_obj; 41013575cf6SAndreas Färber 411d4edce38SAvi Kivity MemoryRegion prom; 412db1015e9SEduardo Habkost }; 413d4edce38SAvi Kivity 414409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 415409dbce5SAurelien Jarno { 416a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 417409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 418409dbce5SAurelien Jarno } 419409dbce5SAurelien Jarno 4201baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 421a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 4221baffa46SBlue Swirl { 4231baffa46SBlue Swirl DeviceState *dev; 4241baffa46SBlue Swirl SysBusDevice *s; 4251baffa46SBlue Swirl char *filename; 4261baffa46SBlue Swirl int ret; 4271baffa46SBlue Swirl 4283e80f690SMarkus Armbruster dev = qdev_new(TYPE_OPENPROM); 4291356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 4303c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 4311baffa46SBlue Swirl 4321baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 4331baffa46SBlue Swirl 4341baffa46SBlue Swirl /* load boot prom */ 4351baffa46SBlue Swirl if (bios_name == NULL) { 4361baffa46SBlue Swirl bios_name = PROM_FILENAME; 4371baffa46SBlue Swirl } 4381baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 4391baffa46SBlue Swirl if (filename) { 4404366e1dbSLiam Merwick ret = load_elf(filename, NULL, translate_prom_address, &addr, 4416cdda0ffSAleksandar Markovic NULL, NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 4421baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 4431baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 4441baffa46SBlue Swirl } 4457267c094SAnthony Liguori g_free(filename); 4461baffa46SBlue Swirl } else { 4471baffa46SBlue Swirl ret = -1; 4481baffa46SBlue Swirl } 4491baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 45029bd7231SAlistair Francis error_report("could not load prom '%s'", bios_name); 4511baffa46SBlue Swirl exit(1); 4521baffa46SBlue Swirl } 4531baffa46SBlue Swirl } 4541baffa46SBlue Swirl 45592b19880SThomas Huth static void prom_realize(DeviceState *ds, Error **errp) 4561baffa46SBlue Swirl { 45792b19880SThomas Huth PROMState *s = OPENPROM(ds); 45892b19880SThomas Huth SysBusDevice *dev = SYS_BUS_DEVICE(ds); 45992b19880SThomas Huth Error *local_err = NULL; 4601baffa46SBlue Swirl 46192b19880SThomas Huth memory_region_init_ram_nomigrate(&s->prom, OBJECT(ds), "sun4u.prom", 46292b19880SThomas Huth PROM_SIZE_MAX, &local_err); 46392b19880SThomas Huth if (local_err) { 46492b19880SThomas Huth error_propagate(errp, local_err); 46592b19880SThomas Huth return; 46692b19880SThomas Huth } 46792b19880SThomas Huth 468c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 469d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 470750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 4711baffa46SBlue Swirl } 4721baffa46SBlue Swirl 473999e12bbSAnthony Liguori static Property prom_properties[] = { 474999e12bbSAnthony Liguori {/* end of property list */}, 475999e12bbSAnthony Liguori }; 476999e12bbSAnthony Liguori 477999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 478999e12bbSAnthony Liguori { 47939bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 480999e12bbSAnthony Liguori 4814f67d30bSMarc-André Lureau device_class_set_props(dc, prom_properties); 48292b19880SThomas Huth dc->realize = prom_realize; 4831baffa46SBlue Swirl } 484999e12bbSAnthony Liguori 4858c43a6f0SAndreas Färber static const TypeInfo prom_info = { 48613575cf6SAndreas Färber .name = TYPE_OPENPROM, 48739bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 48839bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 489999e12bbSAnthony Liguori .class_init = prom_class_init, 4901baffa46SBlue Swirl }; 4911baffa46SBlue Swirl 492bda42033SBlue Swirl 49388c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 494db1015e9SEduardo Habkost typedef struct RamDevice RamDevice; 4958110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(RamDevice, SUN4U_RAM, 4968110fa1dSEduardo Habkost TYPE_SUN4U_MEMORY) 49788c034d5SAndreas Färber 498db1015e9SEduardo Habkost struct RamDevice { 49988c034d5SAndreas Färber SysBusDevice parent_obj; 50088c034d5SAndreas Färber 501d4edce38SAvi Kivity MemoryRegion ram; 50204843626SBlue Swirl uint64_t size; 503db1015e9SEduardo Habkost }; 504bda42033SBlue Swirl 505bda42033SBlue Swirl /* System RAM */ 50678fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 507bda42033SBlue Swirl { 50888c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 50978fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 510bda42033SBlue Swirl 5111cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 512f8ed85acSMarkus Armbruster &error_fatal); 513c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 51478fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 515bda42033SBlue Swirl } 516bda42033SBlue Swirl 517a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 518bda42033SBlue Swirl { 519bda42033SBlue Swirl DeviceState *dev; 520bda42033SBlue Swirl SysBusDevice *s; 521bda42033SBlue Swirl RamDevice *d; 522bda42033SBlue Swirl 523bda42033SBlue Swirl /* allocate RAM */ 5243e80f690SMarkus Armbruster dev = qdev_new(TYPE_SUN4U_MEMORY); 5251356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 526bda42033SBlue Swirl 52788c034d5SAndreas Färber d = SUN4U_RAM(dev); 528bda42033SBlue Swirl d->size = RAM_size; 5293c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 530bda42033SBlue Swirl 531bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 532bda42033SBlue Swirl } 533bda42033SBlue Swirl 534999e12bbSAnthony Liguori static Property ram_properties[] = { 53532a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 53632a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 537999e12bbSAnthony Liguori }; 538999e12bbSAnthony Liguori 539999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 540999e12bbSAnthony Liguori { 54139bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 542999e12bbSAnthony Liguori 54378fb261dSxiaoqiang zhao dc->realize = ram_realize; 5444f67d30bSMarc-André Lureau device_class_set_props(dc, ram_properties); 545bda42033SBlue Swirl } 546999e12bbSAnthony Liguori 5478c43a6f0SAndreas Färber static const TypeInfo ram_info = { 54888c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 54939bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 55039bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 551999e12bbSAnthony Liguori .class_init = ram_class_init, 552bda42033SBlue Swirl }; 553bda42033SBlue Swirl 55438bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 5553ef96221SMarcel Apfelbaum MachineState *machine, 5567b833f5bSBlue Swirl const struct hwdef *hwdef) 5577b833f5bSBlue Swirl { 558f9d1465fSAndreas Färber SPARCCPU *cpu; 55931688246SHervé Poussineau Nvram *nvram; 5607b833f5bSBlue Swirl unsigned int i; 5615f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 5625795162aSMark Cave-Ayland SabreState *sabre; 563311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 5648d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 565f3b18f35SMark Cave-Ayland SysBusDevice *s; 566aea5b071SMark Cave-Ayland DeviceState *iommu, *dev; 567a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 5688d932971SMark Cave-Ayland NICInfo *nd; 5696864fa38SMark Cave-Ayland MACAddr macaddr; 5706864fa38SMark Cave-Ayland bool onboard_nic; 5717b833f5bSBlue Swirl 5727b833f5bSBlue Swirl /* init CPUs */ 57358530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 5747b833f5bSBlue Swirl 575aea5b071SMark Cave-Ayland /* IOMMU */ 5763e80f690SMarkus Armbruster iommu = qdev_new(TYPE_SUN4U_IOMMU); 5773c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(iommu), &error_fatal); 578aea5b071SMark Cave-Ayland 579bda42033SBlue Swirl /* set up devices */ 5803ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 5813475187dSbellard 582377ce9cbSPaolo Bonzini prom_init(hwdef->prom_addr, machine->firmware); 5833475187dSbellard 584b14dcaf4SMark Cave-Ayland /* Init sabre (PCI host bridge) */ 5855b07883cSEduardo Habkost sabre = SABRE(qdev_new(TYPE_SABRE)); 5865795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "special-base", PBM_SPECIAL_BASE); 5875795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "mem-base", PBM_MEM_BASE); 5885325cc34SMarkus Armbruster object_property_set_link(OBJECT(sabre), "iommu", OBJECT(iommu), 5895795162aSMark Cave-Ayland &error_abort); 5903c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(sabre), &error_fatal); 5912a4d6af5SMark Cave-Ayland 592e237e1c2SMark Cave-Ayland /* sabre_config */ 593e237e1c2SMark Cave-Ayland sysbus_mmio_map(SYS_BUS_DEVICE(sabre), 0, PBM_SPECIAL_BASE); 594e237e1c2SMark Cave-Ayland /* PCI configuration space */ 595e237e1c2SMark Cave-Ayland sysbus_mmio_map(SYS_BUS_DEVICE(sabre), 1, PBM_SPECIAL_BASE + 0x1000000ULL); 596e237e1c2SMark Cave-Ayland /* pci_ioport */ 597e237e1c2SMark Cave-Ayland sysbus_mmio_map(SYS_BUS_DEVICE(sabre), 2, PBM_SPECIAL_BASE + 0x2000000ULL); 598e237e1c2SMark Cave-Ayland 5992a4d6af5SMark Cave-Ayland /* Wire up PCI interrupts to CPU */ 6002a4d6af5SMark Cave-Ayland for (i = 0; i < IVEC_MAX; i++) { 6015795162aSMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(sabre), "ivec-irq", i, 6022a4d6af5SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i)); 6032a4d6af5SMark Cave-Ayland } 6042a4d6af5SMark Cave-Ayland 6055795162aSMark Cave-Ayland pci_bus = PCI_HOST_BRIDGE(sabre)->bus; 6065795162aSMark Cave-Ayland pci_busA = pci_bridge_get_sec_bus(sabre->bridgeA); 6075795162aSMark Cave-Ayland pci_busB = pci_bridge_get_sec_bus(sabre->bridgeB); 60883469015Sbellard 6095795162aSMark Cave-Ayland /* Only in-built Simba APBs can exist on the root bus, slot 0 on busA is 6106864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 6116864fa38SMark Cave-Ayland 0-3 are free on busB */ 6126864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 6136864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 6146864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 6156864fa38SMark Cave-Ayland 6169307d06dSMarkus Armbruster ebus = pci_new_multifunction(PCI_DEVFN(1, 0), true, TYPE_EBUS); 6170fe22ffbSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base", 6180fe22ffbSMark Cave-Ayland hwdef->console_serial_base); 6199307d06dSMarkus Armbruster pci_realize_and_unref(ebus, pci_busA, &error_fatal); 6206864fa38SMark Cave-Ayland 6215795162aSMark Cave-Ayland /* Wire up "well-known" ISA IRQs to PBM legacy obio IRQs */ 6224b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7, 6235795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_LPT_IRQ)); 6244b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6, 6255795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_FDD_IRQ)); 6264b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1, 6275795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_KBD_IRQ)); 6284b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12, 6295795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_MSE_IRQ)); 6304b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4, 6315795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_SER_IRQ)); 6324b10c8d7SMark Cave-Ayland 633c3019efcSThomas Huth switch (vga_interface_type) { 634c3019efcSThomas Huth case VGA_STD: 635c3019efcSThomas Huth pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 636c3019efcSThomas Huth break; 637c3019efcSThomas Huth case VGA_NONE: 638c3019efcSThomas Huth break; 639c3019efcSThomas Huth default: 640c3019efcSThomas Huth abort(); /* Should not happen - types are checked in vl.c already */ 641c3019efcSThomas Huth } 6426864fa38SMark Cave-Ayland 6436864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 6446864fa38SMark Cave-Ayland onboard_nic = false; 6458d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 646db232246SMarkus Armbruster PCIBus *bus; 6478d932971SMark Cave-Ayland nd = &nd_table[i]; 6488d932971SMark Cave-Ayland 6496864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 6506864fa38SMark Cave-Ayland if (!onboard_nic) { 651db232246SMarkus Armbruster pci_dev = pci_new_multifunction(PCI_DEVFN(1, 1), 6526864fa38SMark Cave-Ayland true, "sunhme"); 653db232246SMarkus Armbruster bus = pci_busA; 6546864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 6556864fa38SMark Cave-Ayland onboard_nic = true; 6566864fa38SMark Cave-Ayland } else { 657db232246SMarkus Armbruster pci_dev = pci_new(-1, "sunhme"); 658db232246SMarkus Armbruster bus = pci_busB; 6596864fa38SMark Cave-Ayland } 6606864fa38SMark Cave-Ayland } else { 661db232246SMarkus Armbruster pci_dev = pci_new(-1, nd->model); 662db232246SMarkus Armbruster bus = pci_busB; 6636864fa38SMark Cave-Ayland } 6646864fa38SMark Cave-Ayland 6658d932971SMark Cave-Ayland dev = &pci_dev->qdev; 6668d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 667db232246SMarkus Armbruster pci_realize_and_unref(pci_dev, bus, &error_fatal); 6686864fa38SMark Cave-Ayland } 6698d932971SMark Cave-Ayland 6706864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 6716864fa38SMark Cave-Ayland * we have a valid machine id */ 6726864fa38SMark Cave-Ayland if (!onboard_nic) { 6736864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 6748d932971SMark Cave-Ayland } 67583469015Sbellard 6769307d06dSMarkus Armbruster pci_dev = pci_new(PCI_DEVFN(3, 0), "cmd646-ide"); 6776864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 6789307d06dSMarkus Armbruster pci_realize_and_unref(pci_dev, pci_busA, &error_fatal); 679be1765f3SBALATON Zoltan pci_ide_create_devs(pci_dev); 6803b898ddaSblueswir1 681f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 682dc7a05daSMark Cave-Ayland dev = qdev_new("sysbus-m48t59"); 683dc7a05daSMark Cave-Ayland qdev_prop_set_int32(dev, "base-year", 1968); 684dc7a05daSMark Cave-Ayland s = SYS_BUS_DEVICE(dev); 685dc7a05daSMark Cave-Ayland sysbus_realize_and_unref(s, &error_fatal); 68607c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 687f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 688dc7a05daSMark Cave-Ayland nvram = NVRAM(dev); 689636aa70aSBlue Swirl 690636aa70aSBlue Swirl initrd_size = 0; 6915f2bf0feSBlue Swirl initrd_addr = 0; 6923ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 6933ef96221SMarcel Apfelbaum machine->initrd_filename, 69448c0b1e4SPaolo Bonzini machine->ram_size, &initrd_size, &initrd_addr, 6955f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 696636aa70aSBlue Swirl 6973ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 6983ef96221SMarcel Apfelbaum machine->boot_order, 6995f2bf0feSBlue Swirl kernel_addr, kernel_size, 7003ef96221SMarcel Apfelbaum machine->kernel_cmdline, 7015f2bf0feSBlue Swirl initrd_addr, initrd_size, 70283469015Sbellard /* XXX: need an option to load a NVRAM image */ 70383469015Sbellard 0, 7040d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 7056864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 70683469015Sbellard 7073e80f690SMarkus Armbruster dev = qdev_new(TYPE_FW_CFG_IO); 708d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 709d2623129SMarkus Armbruster object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev)); 7103c6ef471SMarkus Armbruster sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal); 71107c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 712d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 713d6acc8a5SMark Cave-Ayland 714d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 71533decbd2SLike Xu fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)machine->smp.cpus); 71633decbd2SLike Xu fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)machine->smp.max_cpus); 71748c0b1e4SPaolo Bonzini fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)machine->ram_size); 718905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 7195f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 7205f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 7213ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 7229c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 7233ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 7243ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 725513f789fSblueswir1 } else { 7269c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 727513f789fSblueswir1 } 7285f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 7295f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 7303ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 7317589690cSBlue Swirl 7327589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 7337589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 7347589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 7357589690cSBlue Swirl 736513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 7373475187dSbellard } 7383475187dSbellard 739905fdcb5Sblueswir1 enum { 740905fdcb5Sblueswir1 sun4u_id = 0, 741905fdcb5Sblueswir1 sun4v_id = 64, 742905fdcb5Sblueswir1 }; 743905fdcb5Sblueswir1 7440a1d5c45SMark Cave-Ayland /* 7450a1d5c45SMark Cave-Ayland * Implementation of an interface to adjust firmware path 7460a1d5c45SMark Cave-Ayland * for the bootindex property handling. 7470a1d5c45SMark Cave-Ayland */ 7480a1d5c45SMark Cave-Ayland static char *sun4u_fw_dev_path(FWPathProvider *p, BusState *bus, 7490a1d5c45SMark Cave-Ayland DeviceState *dev) 7500a1d5c45SMark Cave-Ayland { 7510a1d5c45SMark Cave-Ayland PCIDevice *pci; 7520a1d5c45SMark Cave-Ayland IDEBus *ide_bus; 7530a1d5c45SMark Cave-Ayland IDEState *ide_s; 7540a1d5c45SMark Cave-Ayland int bus_id; 7550a1d5c45SMark Cave-Ayland 7560a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "pbm-bridge")) { 7570a1d5c45SMark Cave-Ayland pci = PCI_DEVICE(dev); 7580a1d5c45SMark Cave-Ayland 7590a1d5c45SMark Cave-Ayland if (PCI_FUNC(pci->devfn)) { 7600a1d5c45SMark Cave-Ayland return g_strdup_printf("pci@%x,%x", PCI_SLOT(pci->devfn), 7610a1d5c45SMark Cave-Ayland PCI_FUNC(pci->devfn)); 7620a1d5c45SMark Cave-Ayland } else { 7630a1d5c45SMark Cave-Ayland return g_strdup_printf("pci@%x", PCI_SLOT(pci->devfn)); 7640a1d5c45SMark Cave-Ayland } 7650a1d5c45SMark Cave-Ayland } 7660a1d5c45SMark Cave-Ayland 7670a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-drive")) { 7680a1d5c45SMark Cave-Ayland ide_bus = IDE_BUS(qdev_get_parent_bus(dev)); 7690a1d5c45SMark Cave-Ayland ide_s = idebus_active_if(ide_bus); 7700a1d5c45SMark Cave-Ayland bus_id = ide_bus->bus_id; 7710a1d5c45SMark Cave-Ayland 7720a1d5c45SMark Cave-Ayland if (ide_s->drive_kind == IDE_CD) { 7730a1d5c45SMark Cave-Ayland return g_strdup_printf("ide@%x/cdrom", bus_id); 7740a1d5c45SMark Cave-Ayland } 7750a1d5c45SMark Cave-Ayland 7760a1d5c45SMark Cave-Ayland return g_strdup_printf("ide@%x/disk", bus_id); 7770a1d5c45SMark Cave-Ayland } 7780a1d5c45SMark Cave-Ayland 7790a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-hd")) { 7800a1d5c45SMark Cave-Ayland return g_strdup("disk"); 7810a1d5c45SMark Cave-Ayland } 7820a1d5c45SMark Cave-Ayland 7830a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "ide-cd")) { 7840a1d5c45SMark Cave-Ayland return g_strdup("cdrom"); 7850a1d5c45SMark Cave-Ayland } 7860a1d5c45SMark Cave-Ayland 7870a1d5c45SMark Cave-Ayland if (!strcmp(object_get_typename(OBJECT(dev)), "virtio-blk-device")) { 7880a1d5c45SMark Cave-Ayland return g_strdup("disk"); 7890a1d5c45SMark Cave-Ayland } 7900a1d5c45SMark Cave-Ayland 7910a1d5c45SMark Cave-Ayland return NULL; 7920a1d5c45SMark Cave-Ayland } 7930a1d5c45SMark Cave-Ayland 794c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 795c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 796c7ba218dSblueswir1 { 797905fdcb5Sblueswir1 .machine_id = sun4u_id, 798e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 799e87231d4Sblueswir1 .console_serial_base = 0, 800c7ba218dSblueswir1 }, 801c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 802c7ba218dSblueswir1 { 803905fdcb5Sblueswir1 .machine_id = sun4v_id, 804e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 805e87231d4Sblueswir1 .console_serial_base = 0, 806e87231d4Sblueswir1 }, 807c7ba218dSblueswir1 }; 808c7ba218dSblueswir1 809c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 8103ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 811c7ba218dSblueswir1 { 8123ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 813c7ba218dSblueswir1 } 814c7ba218dSblueswir1 815c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 8163ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 817c7ba218dSblueswir1 { 8183ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 819c7ba218dSblueswir1 } 820c7ba218dSblueswir1 8218a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 822e264d29dSEduardo Habkost { 8238a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 8240a1d5c45SMark Cave-Ayland FWPathProviderClass *fwc = FW_PATH_PROVIDER_CLASS(oc); 8258a661aeaSAndreas Färber 826e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 827e264d29dSEduardo Habkost mc->init = sun4u_init; 8282059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 829e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 830ea0ac7f6SPhilippe Mathieu-Daudé mc->is_default = true; 831e264d29dSEduardo Habkost mc->default_boot_order = "c"; 83258530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 8330a1d5c45SMark Cave-Ayland mc->ignore_boot_device_suffixes = true; 8349aed808eSThomas Huth mc->default_display = "std"; 8350a1d5c45SMark Cave-Ayland fwc->get_dev_path = sun4u_fw_dev_path; 836e264d29dSEduardo Habkost } 837c7ba218dSblueswir1 8388a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 8398a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 8408a661aeaSAndreas Färber .parent = TYPE_MACHINE, 8418a661aeaSAndreas Färber .class_init = sun4u_class_init, 8420a1d5c45SMark Cave-Ayland .interfaces = (InterfaceInfo[]) { 8430a1d5c45SMark Cave-Ayland { TYPE_FW_PATH_PROVIDER }, 8440a1d5c45SMark Cave-Ayland { } 8450a1d5c45SMark Cave-Ayland }, 8468a661aeaSAndreas Färber }; 847e87231d4Sblueswir1 8488a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 849e264d29dSEduardo Habkost { 8508a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 8518a661aeaSAndreas Färber 852e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 853e264d29dSEduardo Habkost mc->init = sun4v_init; 8542059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 855e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 856e264d29dSEduardo Habkost mc->default_boot_order = "c"; 85758530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 8589aed808eSThomas Huth mc->default_display = "std"; 859e264d29dSEduardo Habkost } 860e264d29dSEduardo Habkost 8618a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 8628a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 8638a661aeaSAndreas Färber .parent = TYPE_MACHINE, 8648a661aeaSAndreas Färber .class_init = sun4v_class_init, 8658a661aeaSAndreas Färber }; 866e264d29dSEduardo Habkost 86783f7d43aSAndreas Färber static void sun4u_register_types(void) 86883f7d43aSAndreas Färber { 86925c5d5acSMark Cave-Ayland type_register_static(&power_info); 87083f7d43aSAndreas Färber type_register_static(&ebus_info); 87183f7d43aSAndreas Färber type_register_static(&prom_info); 87283f7d43aSAndreas Färber type_register_static(&ram_info); 87383f7d43aSAndreas Färber 8748a661aeaSAndreas Färber type_register_static(&sun4u_type); 8758a661aeaSAndreas Färber type_register_static(&sun4v_type); 8768a661aeaSAndreas Färber } 8778a661aeaSAndreas Färber 87883f7d43aSAndreas Färber type_init(sun4u_register_types) 879