13475187dSbellard /* 2c7ba218dSblueswir1 * QEMU Sun4u/Sun4v System Emulator 33475187dSbellard * 43475187dSbellard * Copyright (c) 2005 Fabrice Bellard 53475187dSbellard * 63475187dSbellard * Permission is hereby granted, free of charge, to any person obtaining a copy 73475187dSbellard * of this software and associated documentation files (the "Software"), to deal 83475187dSbellard * in the Software without restriction, including without limitation the rights 93475187dSbellard * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 103475187dSbellard * copies of the Software, and to permit persons to whom the Software is 113475187dSbellard * furnished to do so, subject to the following conditions: 123475187dSbellard * 133475187dSbellard * The above copyright notice and this permission notice shall be included in 143475187dSbellard * all copies or substantial portions of the Software. 153475187dSbellard * 163475187dSbellard * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 173475187dSbellard * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 183475187dSbellard * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 193475187dSbellard * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 203475187dSbellard * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 213475187dSbellard * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 223475187dSbellard * THE SOFTWARE. 233475187dSbellard */ 24db5ebe5fSPeter Maydell #include "qemu/osdep.h" 25da34e65cSMarkus Armbruster #include "qapi/error.h" 264771d756SPaolo Bonzini #include "qemu-common.h" 274771d756SPaolo Bonzini #include "cpu.h" 2883c9f4caSPaolo Bonzini #include "hw/hw.h" 2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 304272ad40SMark Cave-Ayland #include "hw/pci/pci_bridge.h" 316864fa38SMark Cave-Ayland #include "hw/pci/pci_bus.h" 320ea833c2SMark Cave-Ayland #include "hw/pci/pci_host.h" 339b301794SMark Cave-Ayland #include "hw/pci-host/sabre.h" 340d09e41aSPaolo Bonzini #include "hw/i386/pc.h" 350d09e41aSPaolo Bonzini #include "hw/char/serial.h" 360d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 370d09e41aSPaolo Bonzini #include "hw/block/fdc.h" 381422e32dSPaolo Bonzini #include "net/net.h" 391de7afc9SPaolo Bonzini #include "qemu/timer.h" 409c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 4183c9f4caSPaolo Bonzini #include "hw/boards.h" 42c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h" 432024c014SThomas Huth #include "hw/nvram/chrp_nvram.h" 44fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h" 450d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h" 4683c9f4caSPaolo Bonzini #include "hw/sysbus.h" 4783c9f4caSPaolo Bonzini #include "hw/ide.h" 486864fa38SMark Cave-Ayland #include "hw/ide/pci.h" 4983c9f4caSPaolo Bonzini #include "hw/loader.h" 50ca20cf32SBlue Swirl #include "elf.h" 5169520948SMark Cave-Ayland #include "trace.h" 52f348b6d1SVeronia Bahaa #include "qemu/cutils.h" 533475187dSbellard 5483469015Sbellard #define KERNEL_LOAD_ADDR 0x00404000 5583469015Sbellard #define CMDLINE_ADDR 0x003ff000 56ac2e9d66Sblueswir1 #define PROM_SIZE_MAX (4 * 1024 * 1024) 57f19e918dSblueswir1 #define PROM_VADDR 0x000ffd00000ULL 585795162aSMark Cave-Ayland #define PBM_SPECIAL_BASE 0x1fe00000000ULL 595795162aSMark Cave-Ayland #define PBM_MEM_BASE 0x1ff00000000ULL 605795162aSMark Cave-Ayland #define PBM_PCI_IO_BASE (PBM_SPECIAL_BASE + 0x02000000ULL) 610986ac3bSbellard #define PROM_FILENAME "openbios-sparc64" 6283469015Sbellard #define NVRAM_SIZE 0x2000 63e4bcb14cSths #define MAX_IDE_BUS 2 643cce6243Sblueswir1 #define BIOS_CFG_IOPORT 0x510 657589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00) 667589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01) 677589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02) 683475187dSbellard 69852e82f3SArtyom Tarasenko #define IVEC_MAX 0x40 709d926598Sblueswir1 71c7ba218dSblueswir1 struct hwdef { 72905fdcb5Sblueswir1 uint16_t machine_id; 73e87231d4Sblueswir1 uint64_t prom_addr; 74e87231d4Sblueswir1 uint64_t console_serial_base; 75c7ba218dSblueswir1 }; 76c7ba218dSblueswir1 77c5e6fb7eSAvi Kivity typedef struct EbusState { 78ad6856e8SMark Cave-Ayland /*< private >*/ 79ad6856e8SMark Cave-Ayland PCIDevice parent_obj; 80ad6856e8SMark Cave-Ayland 818c40b8d9SMark Cave-Ayland ISABus *isa_bus; 824b10c8d7SMark Cave-Ayland qemu_irq isa_bus_irqs[ISA_NUM_IRQS]; 830fe22ffbSMark Cave-Ayland uint64_t console_serial_base; 84c5e6fb7eSAvi Kivity MemoryRegion bar0; 85c5e6fb7eSAvi Kivity MemoryRegion bar1; 86c5e6fb7eSAvi Kivity } EbusState; 87c5e6fb7eSAvi Kivity 88ad6856e8SMark Cave-Ayland #define TYPE_EBUS "ebus" 89ad6856e8SMark Cave-Ayland #define EBUS(obj) OBJECT_CHECK(EbusState, (obj), TYPE_EBUS) 90ad6856e8SMark Cave-Ayland 9157146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable) 924556bd8bSBlue Swirl { 934556bd8bSBlue Swirl } 944556bd8bSBlue Swirl 95ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device, 96ddcd5531SGonglei Error **errp) 9781864572Sblueswir1 { 9848779e50SGabriel L. Somlo fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]); 9981864572Sblueswir1 } 10081864572Sblueswir1 10131688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size, 10243a34704SBlue Swirl const char *arch, ram_addr_t RAM_size, 10377f193daSblueswir1 const char *boot_devices, 10483469015Sbellard uint32_t kernel_image, uint32_t kernel_size, 10583469015Sbellard const char *cmdline, 10683469015Sbellard uint32_t initrd_image, uint32_t initrd_size, 10783469015Sbellard uint32_t NVRAM_image, 1080d31cb99Sblueswir1 int width, int height, int depth, 1090d31cb99Sblueswir1 const uint8_t *macaddr) 1103475187dSbellard { 11166508601Sblueswir1 unsigned int i; 1122024c014SThomas Huth int sysp_end; 113d2c63fc1Sblueswir1 uint8_t image[0x1ff0]; 11431688246SHervé Poussineau NvramClass *k = NVRAM_GET_CLASS(nvram); 1153475187dSbellard 116d2c63fc1Sblueswir1 memset(image, '\0', sizeof(image)); 117d2c63fc1Sblueswir1 1182024c014SThomas Huth /* OpenBIOS nvram variables partition */ 1192024c014SThomas Huth sysp_end = chrp_nvram_create_system_partition(image, 0); 1203475187dSbellard 1212024c014SThomas Huth /* Free space partition */ 1222024c014SThomas Huth chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end); 123d2c63fc1Sblueswir1 1240d31cb99Sblueswir1 Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80); 1250d31cb99Sblueswir1 12631688246SHervé Poussineau for (i = 0; i < sizeof(image); i++) { 12731688246SHervé Poussineau (k->write)(nvram, i, image[i]); 12831688246SHervé Poussineau } 12966508601Sblueswir1 13083469015Sbellard return 0; 1313475187dSbellard } 1325f2bf0feSBlue Swirl 1335f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename, 134636aa70aSBlue Swirl const char *initrd_filename, 1355f2bf0feSBlue Swirl ram_addr_t RAM_size, uint64_t *initrd_size, 1365f2bf0feSBlue Swirl uint64_t *initrd_addr, uint64_t *kernel_addr, 1375f2bf0feSBlue Swirl uint64_t *kernel_entry) 138636aa70aSBlue Swirl { 139636aa70aSBlue Swirl int linux_boot; 140636aa70aSBlue Swirl unsigned int i; 141636aa70aSBlue Swirl long kernel_size; 1426908d9ceSBlue Swirl uint8_t *ptr; 1435f2bf0feSBlue Swirl uint64_t kernel_top; 144636aa70aSBlue Swirl 145636aa70aSBlue Swirl linux_boot = (kernel_filename != NULL); 146636aa70aSBlue Swirl 147636aa70aSBlue Swirl kernel_size = 0; 148636aa70aSBlue Swirl if (linux_boot) { 149ca20cf32SBlue Swirl int bswap_needed; 150ca20cf32SBlue Swirl 151ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED 152ca20cf32SBlue Swirl bswap_needed = 1; 153ca20cf32SBlue Swirl #else 154ca20cf32SBlue Swirl bswap_needed = 0; 155ca20cf32SBlue Swirl #endif 1565f2bf0feSBlue Swirl kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry, 1577ef295eaSPeter Crosthwaite kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0); 1585f2bf0feSBlue Swirl if (kernel_size < 0) { 1595f2bf0feSBlue Swirl *kernel_addr = KERNEL_LOAD_ADDR; 1605f2bf0feSBlue Swirl *kernel_entry = KERNEL_LOAD_ADDR; 161636aa70aSBlue Swirl kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR, 162ca20cf32SBlue Swirl RAM_size - KERNEL_LOAD_ADDR, bswap_needed, 163ca20cf32SBlue Swirl TARGET_PAGE_SIZE); 1645f2bf0feSBlue Swirl } 1655f2bf0feSBlue Swirl if (kernel_size < 0) { 166636aa70aSBlue Swirl kernel_size = load_image_targphys(kernel_filename, 167636aa70aSBlue Swirl KERNEL_LOAD_ADDR, 168636aa70aSBlue Swirl RAM_size - KERNEL_LOAD_ADDR); 1695f2bf0feSBlue Swirl } 170636aa70aSBlue Swirl if (kernel_size < 0) { 171636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load kernel '%s'\n", 172636aa70aSBlue Swirl kernel_filename); 173636aa70aSBlue Swirl exit(1); 174636aa70aSBlue Swirl } 1755f2bf0feSBlue Swirl /* load initrd above kernel */ 176636aa70aSBlue Swirl *initrd_size = 0; 177636aa70aSBlue Swirl if (initrd_filename) { 1785f2bf0feSBlue Swirl *initrd_addr = TARGET_PAGE_ALIGN(kernel_top); 1795f2bf0feSBlue Swirl 180636aa70aSBlue Swirl *initrd_size = load_image_targphys(initrd_filename, 1815f2bf0feSBlue Swirl *initrd_addr, 1825f2bf0feSBlue Swirl RAM_size - *initrd_addr); 1835f2bf0feSBlue Swirl if ((int)*initrd_size < 0) { 184636aa70aSBlue Swirl fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", 185636aa70aSBlue Swirl initrd_filename); 186636aa70aSBlue Swirl exit(1); 187636aa70aSBlue Swirl } 188636aa70aSBlue Swirl } 189636aa70aSBlue Swirl if (*initrd_size > 0) { 190636aa70aSBlue Swirl for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) { 1915f2bf0feSBlue Swirl ptr = rom_ptr(*kernel_addr + i); 1926908d9ceSBlue Swirl if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */ 1935f2bf0feSBlue Swirl stl_p(ptr + 24, *initrd_addr + *kernel_addr); 1946908d9ceSBlue Swirl stl_p(ptr + 28, *initrd_size); 195636aa70aSBlue Swirl break; 196636aa70aSBlue Swirl } 197636aa70aSBlue Swirl } 198636aa70aSBlue Swirl } 199636aa70aSBlue Swirl } 200636aa70aSBlue Swirl return kernel_size; 201636aa70aSBlue Swirl } 2023475187dSbellard 203e87231d4Sblueswir1 typedef struct ResetData { 204403d7a2dSAndreas Färber SPARCCPU *cpu; 20544a99354SBlue Swirl uint64_t prom_addr; 206e87231d4Sblueswir1 } ResetData; 207e87231d4Sblueswir1 208*25c5d5acSMark Cave-Ayland #define TYPE_SUN4U_POWER "power" 209*25c5d5acSMark Cave-Ayland #define SUN4U_POWER(obj) OBJECT_CHECK(PowerDevice, (obj), TYPE_SUN4U_POWER) 210*25c5d5acSMark Cave-Ayland 211*25c5d5acSMark Cave-Ayland typedef struct PowerDevice { 212*25c5d5acSMark Cave-Ayland SysBusDevice parent_obj; 213*25c5d5acSMark Cave-Ayland 214*25c5d5acSMark Cave-Ayland MemoryRegion power_mmio; 215*25c5d5acSMark Cave-Ayland } PowerDevice; 216*25c5d5acSMark Cave-Ayland 217*25c5d5acSMark Cave-Ayland /* Power */ 218*25c5d5acSMark Cave-Ayland static void power_mem_write(void *opaque, hwaddr addr, 219*25c5d5acSMark Cave-Ayland uint64_t val, unsigned size) 220*25c5d5acSMark Cave-Ayland { 221*25c5d5acSMark Cave-Ayland /* According to a real Ultra 5, bit 24 controls the power */ 222*25c5d5acSMark Cave-Ayland if (val & 0x1000000) { 223*25c5d5acSMark Cave-Ayland qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 224*25c5d5acSMark Cave-Ayland } 225*25c5d5acSMark Cave-Ayland } 226*25c5d5acSMark Cave-Ayland 227*25c5d5acSMark Cave-Ayland static const MemoryRegionOps power_mem_ops = { 228*25c5d5acSMark Cave-Ayland .write = power_mem_write, 229*25c5d5acSMark Cave-Ayland .endianness = DEVICE_NATIVE_ENDIAN, 230*25c5d5acSMark Cave-Ayland .valid = { 231*25c5d5acSMark Cave-Ayland .min_access_size = 4, 232*25c5d5acSMark Cave-Ayland .max_access_size = 4, 233*25c5d5acSMark Cave-Ayland }, 234*25c5d5acSMark Cave-Ayland }; 235*25c5d5acSMark Cave-Ayland 236*25c5d5acSMark Cave-Ayland static void power_realize(DeviceState *dev, Error **errp) 237*25c5d5acSMark Cave-Ayland { 238*25c5d5acSMark Cave-Ayland PowerDevice *d = SUN4U_POWER(dev); 239*25c5d5acSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 240*25c5d5acSMark Cave-Ayland 241*25c5d5acSMark Cave-Ayland memory_region_init_io(&d->power_mmio, OBJECT(dev), &power_mem_ops, d, 242*25c5d5acSMark Cave-Ayland "power", sizeof(uint32_t)); 243*25c5d5acSMark Cave-Ayland 244*25c5d5acSMark Cave-Ayland sysbus_init_mmio(sbd, &d->power_mmio); 245*25c5d5acSMark Cave-Ayland } 246*25c5d5acSMark Cave-Ayland 247*25c5d5acSMark Cave-Ayland static void power_class_init(ObjectClass *klass, void *data) 248*25c5d5acSMark Cave-Ayland { 249*25c5d5acSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 250*25c5d5acSMark Cave-Ayland 251*25c5d5acSMark Cave-Ayland dc->realize = power_realize; 252*25c5d5acSMark Cave-Ayland } 253*25c5d5acSMark Cave-Ayland 254*25c5d5acSMark Cave-Ayland static const TypeInfo power_info = { 255*25c5d5acSMark Cave-Ayland .name = TYPE_SUN4U_POWER, 256*25c5d5acSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE, 257*25c5d5acSMark Cave-Ayland .instance_size = sizeof(PowerDevice), 258*25c5d5acSMark Cave-Ayland .class_init = power_class_init, 259*25c5d5acSMark Cave-Ayland }; 260*25c5d5acSMark Cave-Ayland 2614b10c8d7SMark Cave-Ayland static void ebus_isa_irq_handler(void *opaque, int n, int level) 2621387fe4aSBlue Swirl { 2634b10c8d7SMark Cave-Ayland EbusState *s = EBUS(opaque); 2644b10c8d7SMark Cave-Ayland qemu_irq irq = s->isa_bus_irqs[n]; 265361dea40SBlue Swirl 2664b10c8d7SMark Cave-Ayland /* Pass ISA bus IRQs onto their gpio equivalent */ 26769520948SMark Cave-Ayland trace_ebus_isa_irq_handler(n, level); 2684b10c8d7SMark Cave-Ayland if (irq) { 2694b10c8d7SMark Cave-Ayland qemu_set_irq(irq, level); 270361dea40SBlue Swirl } 2711387fe4aSBlue Swirl } 2721387fe4aSBlue Swirl 273c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */ 274ad6856e8SMark Cave-Ayland static void ebus_realize(PCIDevice *pci_dev, Error **errp) 27553e3c4f9SBlue Swirl { 276ad6856e8SMark Cave-Ayland EbusState *s = EBUS(pci_dev); 277*25c5d5acSMark Cave-Ayland SysBusDevice *sbd; 2780fe22ffbSMark Cave-Ayland DeviceState *dev; 279c796eddaSMark Cave-Ayland qemu_irq *isa_irq; 2800fe22ffbSMark Cave-Ayland DriveInfo *fd[MAX_FD]; 2810fe22ffbSMark Cave-Ayland int i; 2820c5b8d83SBlue Swirl 2838c40b8d9SMark Cave-Ayland s->isa_bus = isa_bus_new(DEVICE(pci_dev), get_system_memory(), 2848c40b8d9SMark Cave-Ayland pci_address_space_io(pci_dev), errp); 2858c40b8d9SMark Cave-Ayland if (!s->isa_bus) { 2868c40b8d9SMark Cave-Ayland error_setg(errp, "unable to instantiate EBUS ISA bus"); 287d10e5432SMarkus Armbruster return; 288d10e5432SMarkus Armbruster } 289c190ea07Sblueswir1 2904b10c8d7SMark Cave-Ayland /* ISA bus */ 2914b10c8d7SMark Cave-Ayland isa_irq = qemu_allocate_irqs(ebus_isa_irq_handler, s, ISA_NUM_IRQS); 292c796eddaSMark Cave-Ayland isa_bus_irqs(s->isa_bus, isa_irq); 2934b10c8d7SMark Cave-Ayland qdev_init_gpio_out_named(DEVICE(s), s->isa_bus_irqs, "isa-irq", 2944b10c8d7SMark Cave-Ayland ISA_NUM_IRQS); 295c796eddaSMark Cave-Ayland 2960fe22ffbSMark Cave-Ayland /* Serial ports */ 2970fe22ffbSMark Cave-Ayland i = 0; 2980fe22ffbSMark Cave-Ayland if (s->console_serial_base) { 2990fe22ffbSMark Cave-Ayland serial_mm_init(pci_address_space(pci_dev), s->console_serial_base, 3000fe22ffbSMark Cave-Ayland 0, NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN); 3010fe22ffbSMark Cave-Ayland i++; 3020fe22ffbSMark Cave-Ayland } 3030fe22ffbSMark Cave-Ayland serial_hds_isa_init(s->isa_bus, i, MAX_SERIAL_PORTS); 3040fe22ffbSMark Cave-Ayland 3050fe22ffbSMark Cave-Ayland /* Parallel ports */ 3060fe22ffbSMark Cave-Ayland parallel_hds_isa_init(s->isa_bus, MAX_PARALLEL_PORTS); 3070fe22ffbSMark Cave-Ayland 3080fe22ffbSMark Cave-Ayland /* Keyboard */ 3090fe22ffbSMark Cave-Ayland isa_create_simple(s->isa_bus, "i8042"); 3100fe22ffbSMark Cave-Ayland 3110fe22ffbSMark Cave-Ayland /* Floppy */ 3120fe22ffbSMark Cave-Ayland for (i = 0; i < MAX_FD; i++) { 3130fe22ffbSMark Cave-Ayland fd[i] = drive_get(IF_FLOPPY, 0, i); 3140fe22ffbSMark Cave-Ayland } 3150fe22ffbSMark Cave-Ayland dev = DEVICE(isa_create(s->isa_bus, TYPE_ISA_FDC)); 3160fe22ffbSMark Cave-Ayland if (fd[0]) { 3170fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]), 3180fe22ffbSMark Cave-Ayland &error_abort); 3190fe22ffbSMark Cave-Ayland } 3200fe22ffbSMark Cave-Ayland if (fd[1]) { 3210fe22ffbSMark Cave-Ayland qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]), 3220fe22ffbSMark Cave-Ayland &error_abort); 3230fe22ffbSMark Cave-Ayland } 3240fe22ffbSMark Cave-Ayland qdev_prop_set_uint32(dev, "dma", -1); 3250fe22ffbSMark Cave-Ayland qdev_init_nofail(dev); 3260fe22ffbSMark Cave-Ayland 327*25c5d5acSMark Cave-Ayland /* Power */ 328*25c5d5acSMark Cave-Ayland dev = qdev_create(NULL, TYPE_SUN4U_POWER); 329*25c5d5acSMark Cave-Ayland qdev_init_nofail(dev); 330*25c5d5acSMark Cave-Ayland sbd = SYS_BUS_DEVICE(dev); 331*25c5d5acSMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(pci_dev), 0x7240, 332*25c5d5acSMark Cave-Ayland sysbus_mmio_get_region(sbd, 0)); 333*25c5d5acSMark Cave-Ayland 3340fe22ffbSMark Cave-Ayland /* PCI */ 335c5e6fb7eSAvi Kivity pci_dev->config[0x04] = 0x06; // command = bus master, pci mem 336c5e6fb7eSAvi Kivity pci_dev->config[0x05] = 0x00; 337c5e6fb7eSAvi Kivity pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error 338c5e6fb7eSAvi Kivity pci_dev->config[0x07] = 0x03; // status = medium devsel 339c5e6fb7eSAvi Kivity pci_dev->config[0x09] = 0x00; // programming i/f 340c5e6fb7eSAvi Kivity pci_dev->config[0x0D] = 0x0a; // latency_timer 341c5e6fb7eSAvi Kivity 3420a70e094SPaolo Bonzini memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(), 3430a70e094SPaolo Bonzini 0, 0x1000000); 344e824b2ccSAvi Kivity pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0); 3450a70e094SPaolo Bonzini memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(), 346*25c5d5acSMark Cave-Ayland 0, 0x8000); 347a1cf8be5SMark Cave-Ayland pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1); 348c190ea07Sblueswir1 } 349c190ea07Sblueswir1 3500fe22ffbSMark Cave-Ayland static Property ebus_properties[] = { 3510fe22ffbSMark Cave-Ayland DEFINE_PROP_UINT64("console-serial-base", EbusState, 3520fe22ffbSMark Cave-Ayland console_serial_base, 0), 3530fe22ffbSMark Cave-Ayland DEFINE_PROP_END_OF_LIST(), 3540fe22ffbSMark Cave-Ayland }; 3550fe22ffbSMark Cave-Ayland 35640021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data) 35740021f08SAnthony Liguori { 35840021f08SAnthony Liguori PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 3590fe22ffbSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass); 36040021f08SAnthony Liguori 361ad6856e8SMark Cave-Ayland k->realize = ebus_realize; 36240021f08SAnthony Liguori k->vendor_id = PCI_VENDOR_ID_SUN; 36340021f08SAnthony Liguori k->device_id = PCI_DEVICE_ID_SUN_EBUS; 36440021f08SAnthony Liguori k->revision = 0x01; 36540021f08SAnthony Liguori k->class_id = PCI_CLASS_BRIDGE_OTHER; 3660fe22ffbSMark Cave-Ayland dc->props = ebus_properties; 36740021f08SAnthony Liguori } 36840021f08SAnthony Liguori 3698c43a6f0SAndreas Färber static const TypeInfo ebus_info = { 370ad6856e8SMark Cave-Ayland .name = TYPE_EBUS, 37139bffca2SAnthony Liguori .parent = TYPE_PCI_DEVICE, 37240021f08SAnthony Liguori .class_init = ebus_class_init, 373ad6856e8SMark Cave-Ayland .instance_size = sizeof(EbusState), 374fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 375fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 376fd3b02c8SEduardo Habkost { }, 377fd3b02c8SEduardo Habkost }, 37853e3c4f9SBlue Swirl }; 37953e3c4f9SBlue Swirl 38013575cf6SAndreas Färber #define TYPE_OPENPROM "openprom" 38113575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM) 38213575cf6SAndreas Färber 383d4edce38SAvi Kivity typedef struct PROMState { 38413575cf6SAndreas Färber SysBusDevice parent_obj; 38513575cf6SAndreas Färber 386d4edce38SAvi Kivity MemoryRegion prom; 387d4edce38SAvi Kivity } PROMState; 388d4edce38SAvi Kivity 389409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr) 390409dbce5SAurelien Jarno { 391a8170e5eSAvi Kivity hwaddr *base_addr = (hwaddr *)opaque; 392409dbce5SAurelien Jarno return addr + *base_addr - PROM_VADDR; 393409dbce5SAurelien Jarno } 394409dbce5SAurelien Jarno 3951baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */ 396a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name) 3971baffa46SBlue Swirl { 3981baffa46SBlue Swirl DeviceState *dev; 3991baffa46SBlue Swirl SysBusDevice *s; 4001baffa46SBlue Swirl char *filename; 4011baffa46SBlue Swirl int ret; 4021baffa46SBlue Swirl 40313575cf6SAndreas Färber dev = qdev_create(NULL, TYPE_OPENPROM); 404e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 4051356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 4061baffa46SBlue Swirl 4071baffa46SBlue Swirl sysbus_mmio_map(s, 0, addr); 4081baffa46SBlue Swirl 4091baffa46SBlue Swirl /* load boot prom */ 4101baffa46SBlue Swirl if (bios_name == NULL) { 4111baffa46SBlue Swirl bios_name = PROM_FILENAME; 4121baffa46SBlue Swirl } 4131baffa46SBlue Swirl filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); 4141baffa46SBlue Swirl if (filename) { 415409dbce5SAurelien Jarno ret = load_elf(filename, translate_prom_address, &addr, 4167ef295eaSPeter Crosthwaite NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0); 4171baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 4181baffa46SBlue Swirl ret = load_image_targphys(filename, addr, PROM_SIZE_MAX); 4191baffa46SBlue Swirl } 4207267c094SAnthony Liguori g_free(filename); 4211baffa46SBlue Swirl } else { 4221baffa46SBlue Swirl ret = -1; 4231baffa46SBlue Swirl } 4241baffa46SBlue Swirl if (ret < 0 || ret > PROM_SIZE_MAX) { 4251baffa46SBlue Swirl fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name); 4261baffa46SBlue Swirl exit(1); 4271baffa46SBlue Swirl } 4281baffa46SBlue Swirl } 4291baffa46SBlue Swirl 43078fb261dSxiaoqiang zhao static void prom_init1(Object *obj) 4311baffa46SBlue Swirl { 43278fb261dSxiaoqiang zhao PROMState *s = OPENPROM(obj); 43378fb261dSxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj); 4341baffa46SBlue Swirl 4351cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX, 436f8ed85acSMarkus Armbruster &error_fatal); 437c5705a77SAvi Kivity vmstate_register_ram_global(&s->prom); 438d4edce38SAvi Kivity memory_region_set_readonly(&s->prom, true); 439750ecd44SAvi Kivity sysbus_init_mmio(dev, &s->prom); 4401baffa46SBlue Swirl } 4411baffa46SBlue Swirl 442999e12bbSAnthony Liguori static Property prom_properties[] = { 443999e12bbSAnthony Liguori {/* end of property list */}, 444999e12bbSAnthony Liguori }; 445999e12bbSAnthony Liguori 446999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data) 447999e12bbSAnthony Liguori { 44839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 449999e12bbSAnthony Liguori 45039bffca2SAnthony Liguori dc->props = prom_properties; 4511baffa46SBlue Swirl } 452999e12bbSAnthony Liguori 4538c43a6f0SAndreas Färber static const TypeInfo prom_info = { 45413575cf6SAndreas Färber .name = TYPE_OPENPROM, 45539bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 45639bffca2SAnthony Liguori .instance_size = sizeof(PROMState), 457999e12bbSAnthony Liguori .class_init = prom_class_init, 45878fb261dSxiaoqiang zhao .instance_init = prom_init1, 4591baffa46SBlue Swirl }; 4601baffa46SBlue Swirl 461bda42033SBlue Swirl 46288c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory" 46388c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY) 46488c034d5SAndreas Färber 46588c034d5SAndreas Färber typedef struct RamDevice { 46688c034d5SAndreas Färber SysBusDevice parent_obj; 46788c034d5SAndreas Färber 468d4edce38SAvi Kivity MemoryRegion ram; 46904843626SBlue Swirl uint64_t size; 470bda42033SBlue Swirl } RamDevice; 471bda42033SBlue Swirl 472bda42033SBlue Swirl /* System RAM */ 47378fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp) 474bda42033SBlue Swirl { 47588c034d5SAndreas Färber RamDevice *d = SUN4U_RAM(dev); 47678fb261dSxiaoqiang zhao SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 477bda42033SBlue Swirl 4781cfe48c1SPeter Maydell memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size, 479f8ed85acSMarkus Armbruster &error_fatal); 480c5705a77SAvi Kivity vmstate_register_ram_global(&d->ram); 48178fb261dSxiaoqiang zhao sysbus_init_mmio(sbd, &d->ram); 482bda42033SBlue Swirl } 483bda42033SBlue Swirl 484a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size) 485bda42033SBlue Swirl { 486bda42033SBlue Swirl DeviceState *dev; 487bda42033SBlue Swirl SysBusDevice *s; 488bda42033SBlue Swirl RamDevice *d; 489bda42033SBlue Swirl 490bda42033SBlue Swirl /* allocate RAM */ 49188c034d5SAndreas Färber dev = qdev_create(NULL, TYPE_SUN4U_MEMORY); 4921356b98dSAndreas Färber s = SYS_BUS_DEVICE(dev); 493bda42033SBlue Swirl 49488c034d5SAndreas Färber d = SUN4U_RAM(dev); 495bda42033SBlue Swirl d->size = RAM_size; 496e23a1b33SMarkus Armbruster qdev_init_nofail(dev); 497bda42033SBlue Swirl 498bda42033SBlue Swirl sysbus_mmio_map(s, 0, addr); 499bda42033SBlue Swirl } 500bda42033SBlue Swirl 501999e12bbSAnthony Liguori static Property ram_properties[] = { 50232a7ee98SGerd Hoffmann DEFINE_PROP_UINT64("size", RamDevice, size, 0), 50332a7ee98SGerd Hoffmann DEFINE_PROP_END_OF_LIST(), 504999e12bbSAnthony Liguori }; 505999e12bbSAnthony Liguori 506999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data) 507999e12bbSAnthony Liguori { 50839bffca2SAnthony Liguori DeviceClass *dc = DEVICE_CLASS(klass); 509999e12bbSAnthony Liguori 51078fb261dSxiaoqiang zhao dc->realize = ram_realize; 51139bffca2SAnthony Liguori dc->props = ram_properties; 512bda42033SBlue Swirl } 513999e12bbSAnthony Liguori 5148c43a6f0SAndreas Färber static const TypeInfo ram_info = { 51588c034d5SAndreas Färber .name = TYPE_SUN4U_MEMORY, 51639bffca2SAnthony Liguori .parent = TYPE_SYS_BUS_DEVICE, 51739bffca2SAnthony Liguori .instance_size = sizeof(RamDevice), 518999e12bbSAnthony Liguori .class_init = ram_class_init, 519bda42033SBlue Swirl }; 520bda42033SBlue Swirl 52138bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem, 5223ef96221SMarcel Apfelbaum MachineState *machine, 5237b833f5bSBlue Swirl const struct hwdef *hwdef) 5247b833f5bSBlue Swirl { 525f9d1465fSAndreas Färber SPARCCPU *cpu; 52631688246SHervé Poussineau Nvram *nvram; 5277b833f5bSBlue Swirl unsigned int i; 5285f2bf0feSBlue Swirl uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry; 5295795162aSMark Cave-Ayland SabreState *sabre; 530311f2b7aSMark Cave-Ayland PCIBus *pci_bus, *pci_busA, *pci_busB; 5318d932971SMark Cave-Ayland PCIDevice *ebus, *pci_dev; 532f3b18f35SMark Cave-Ayland SysBusDevice *s; 533f455e98cSGerd Hoffmann DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; 534aea5b071SMark Cave-Ayland DeviceState *iommu, *dev; 535a88b362cSLaszlo Ersek FWCfgState *fw_cfg; 5368d932971SMark Cave-Ayland NICInfo *nd; 5376864fa38SMark Cave-Ayland MACAddr macaddr; 5386864fa38SMark Cave-Ayland bool onboard_nic; 5397b833f5bSBlue Swirl 5407b833f5bSBlue Swirl /* init CPUs */ 54158530461SIgor Mammedov cpu = sparc64_cpu_devinit(machine->cpu_type, hwdef->prom_addr); 5427b833f5bSBlue Swirl 543aea5b071SMark Cave-Ayland /* IOMMU */ 544aea5b071SMark Cave-Ayland iommu = qdev_create(NULL, TYPE_SUN4U_IOMMU); 545aea5b071SMark Cave-Ayland qdev_init_nofail(iommu); 546aea5b071SMark Cave-Ayland 547bda42033SBlue Swirl /* set up devices */ 5483ef96221SMarcel Apfelbaum ram_init(0, machine->ram_size); 5493475187dSbellard 5501baffa46SBlue Swirl prom_init(hwdef->prom_addr, bios_name); 5513475187dSbellard 552b14dcaf4SMark Cave-Ayland /* Init sabre (PCI host bridge) */ 5535795162aSMark Cave-Ayland sabre = SABRE_DEVICE(qdev_create(NULL, TYPE_SABRE)); 5545795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "special-base", PBM_SPECIAL_BASE); 5555795162aSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(sabre), "mem-base", PBM_MEM_BASE); 5565795162aSMark Cave-Ayland object_property_set_link(OBJECT(sabre), OBJECT(iommu), "iommu", 5575795162aSMark Cave-Ayland &error_abort); 5585795162aSMark Cave-Ayland qdev_init_nofail(DEVICE(sabre)); 5592a4d6af5SMark Cave-Ayland 5602a4d6af5SMark Cave-Ayland /* Wire up PCI interrupts to CPU */ 5612a4d6af5SMark Cave-Ayland for (i = 0; i < IVEC_MAX; i++) { 5625795162aSMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(sabre), "ivec-irq", i, 5632a4d6af5SMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(cpu), "ivec-irq", i)); 5642a4d6af5SMark Cave-Ayland } 5652a4d6af5SMark Cave-Ayland 5665795162aSMark Cave-Ayland pci_bus = PCI_HOST_BRIDGE(sabre)->bus; 5675795162aSMark Cave-Ayland pci_busA = pci_bridge_get_sec_bus(sabre->bridgeA); 5685795162aSMark Cave-Ayland pci_busB = pci_bridge_get_sec_bus(sabre->bridgeB); 56983469015Sbellard 5705795162aSMark Cave-Ayland /* Only in-built Simba APBs can exist on the root bus, slot 0 on busA is 5716864fa38SMark Cave-Ayland reserved (leaving no slots free after on-board devices) however slots 5726864fa38SMark Cave-Ayland 0-3 are free on busB */ 5736864fa38SMark Cave-Ayland pci_bus->slot_reserved_mask = 0xfffffffc; 5746864fa38SMark Cave-Ayland pci_busA->slot_reserved_mask = 0xfffffff1; 5756864fa38SMark Cave-Ayland pci_busB->slot_reserved_mask = 0xfffffff0; 5766864fa38SMark Cave-Ayland 577ad6856e8SMark Cave-Ayland ebus = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 0), true, TYPE_EBUS); 5780fe22ffbSMark Cave-Ayland qdev_prop_set_uint64(DEVICE(ebus), "console-serial-base", 5790fe22ffbSMark Cave-Ayland hwdef->console_serial_base); 5806864fa38SMark Cave-Ayland qdev_init_nofail(DEVICE(ebus)); 5816864fa38SMark Cave-Ayland 5825795162aSMark Cave-Ayland /* Wire up "well-known" ISA IRQs to PBM legacy obio IRQs */ 5834b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 7, 5845795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_LPT_IRQ)); 5854b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 6, 5865795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_FDD_IRQ)); 5874b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 1, 5885795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_KBD_IRQ)); 5894b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 12, 5905795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_MSE_IRQ)); 5914b10c8d7SMark Cave-Ayland qdev_connect_gpio_out_named(DEVICE(ebus), "isa-irq", 4, 5925795162aSMark Cave-Ayland qdev_get_gpio_in_named(DEVICE(sabre), "pbm-irq", OBIO_SER_IRQ)); 5934b10c8d7SMark Cave-Ayland 5946864fa38SMark Cave-Ayland pci_dev = pci_create_simple(pci_busA, PCI_DEVFN(2, 0), "VGA"); 5956864fa38SMark Cave-Ayland 5966864fa38SMark Cave-Ayland memset(&macaddr, 0, sizeof(MACAddr)); 5976864fa38SMark Cave-Ayland onboard_nic = false; 5988d932971SMark Cave-Ayland for (i = 0; i < nb_nics; i++) { 5998d932971SMark Cave-Ayland nd = &nd_table[i]; 6008d932971SMark Cave-Ayland 6016864fa38SMark Cave-Ayland if (!nd->model || strcmp(nd->model, "sunhme") == 0) { 6026864fa38SMark Cave-Ayland if (!onboard_nic) { 6036864fa38SMark Cave-Ayland pci_dev = pci_create_multifunction(pci_busA, PCI_DEVFN(1, 1), 6046864fa38SMark Cave-Ayland true, "sunhme"); 6056864fa38SMark Cave-Ayland memcpy(&macaddr, &nd->macaddr.a, sizeof(MACAddr)); 6066864fa38SMark Cave-Ayland onboard_nic = true; 6076864fa38SMark Cave-Ayland } else { 608bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, "sunhme"); 6096864fa38SMark Cave-Ayland } 6106864fa38SMark Cave-Ayland } else { 611bcf9e2c2SMark Cave-Ayland pci_dev = pci_create(pci_busB, -1, nd->model); 6126864fa38SMark Cave-Ayland } 6136864fa38SMark Cave-Ayland 6148d932971SMark Cave-Ayland dev = &pci_dev->qdev; 6158d932971SMark Cave-Ayland qdev_set_nic_properties(dev, nd); 6168d932971SMark Cave-Ayland qdev_init_nofail(dev); 6176864fa38SMark Cave-Ayland } 6188d932971SMark Cave-Ayland 6196864fa38SMark Cave-Ayland /* If we don't have an onboard NIC, grab a default MAC address so that 6206864fa38SMark Cave-Ayland * we have a valid machine id */ 6216864fa38SMark Cave-Ayland if (!onboard_nic) { 6226864fa38SMark Cave-Ayland qemu_macaddr_default_if_unset(&macaddr); 6238d932971SMark Cave-Ayland } 62483469015Sbellard 625d8f94e1bSJohn Snow ide_drive_get(hd, ARRAY_SIZE(hd)); 626e4bcb14cSths 6276864fa38SMark Cave-Ayland pci_dev = pci_create(pci_busA, PCI_DEVFN(3, 0), "cmd646-ide"); 6286864fa38SMark Cave-Ayland qdev_prop_set_uint32(&pci_dev->qdev, "secondary", 1); 6296864fa38SMark Cave-Ayland qdev_init_nofail(&pci_dev->qdev); 6306864fa38SMark Cave-Ayland pci_ide_create_devs(pci_dev, hd); 6313b898ddaSblueswir1 632f3b18f35SMark Cave-Ayland /* Map NVRAM into I/O (ebus) space */ 633f3b18f35SMark Cave-Ayland nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59); 634f3b18f35SMark Cave-Ayland s = SYS_BUS_DEVICE(nvram); 63507c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), 0x2000, 636f3b18f35SMark Cave-Ayland sysbus_mmio_get_region(s, 0)); 637636aa70aSBlue Swirl 638636aa70aSBlue Swirl initrd_size = 0; 6395f2bf0feSBlue Swirl initrd_addr = 0; 6403ef96221SMarcel Apfelbaum kernel_size = sun4u_load_kernel(machine->kernel_filename, 6413ef96221SMarcel Apfelbaum machine->initrd_filename, 6425f2bf0feSBlue Swirl ram_size, &initrd_size, &initrd_addr, 6435f2bf0feSBlue Swirl &kernel_addr, &kernel_entry); 644636aa70aSBlue Swirl 6453ef96221SMarcel Apfelbaum sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size, 6463ef96221SMarcel Apfelbaum machine->boot_order, 6475f2bf0feSBlue Swirl kernel_addr, kernel_size, 6483ef96221SMarcel Apfelbaum machine->kernel_cmdline, 6495f2bf0feSBlue Swirl initrd_addr, initrd_size, 65083469015Sbellard /* XXX: need an option to load a NVRAM image */ 65183469015Sbellard 0, 6520d31cb99Sblueswir1 graphic_width, graphic_height, graphic_depth, 6536864fa38SMark Cave-Ayland (uint8_t *)&macaddr); 65483469015Sbellard 655d6acc8a5SMark Cave-Ayland dev = qdev_create(NULL, TYPE_FW_CFG_IO); 656d6acc8a5SMark Cave-Ayland qdev_prop_set_bit(dev, "dma_enabled", false); 65707c84741SMark Cave-Ayland object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL); 658d6acc8a5SMark Cave-Ayland qdev_init_nofail(dev); 65907c84741SMark Cave-Ayland memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT, 660d6acc8a5SMark Cave-Ayland &FW_CFG_IO(dev)->comb_iomem); 661d6acc8a5SMark Cave-Ayland 662d6acc8a5SMark Cave-Ayland fw_cfg = FW_CFG(dev); 6635836d168SIgor Mammedov fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus); 66470db9222SEduardo Habkost fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus); 665905fdcb5Sblueswir1 fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size); 666905fdcb5Sblueswir1 fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id); 6675f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry); 6685f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size); 6693ef96221SMarcel Apfelbaum if (machine->kernel_cmdline) { 6709c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 6713ef96221SMarcel Apfelbaum strlen(machine->kernel_cmdline) + 1); 6723ef96221SMarcel Apfelbaum fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline); 673513f789fSblueswir1 } else { 6749c9b0512SBlue Swirl fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0); 675513f789fSblueswir1 } 6765f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr); 6775f2bf0feSBlue Swirl fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size); 6783ef96221SMarcel Apfelbaum fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]); 6797589690cSBlue Swirl 6807589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width); 6817589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height); 6827589690cSBlue Swirl fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth); 6837589690cSBlue Swirl 684513f789fSblueswir1 qemu_register_boot_set(fw_cfg_boot_set, fw_cfg); 6853475187dSbellard } 6863475187dSbellard 687905fdcb5Sblueswir1 enum { 688905fdcb5Sblueswir1 sun4u_id = 0, 689905fdcb5Sblueswir1 sun4v_id = 64, 690905fdcb5Sblueswir1 }; 691905fdcb5Sblueswir1 692c7ba218dSblueswir1 static const struct hwdef hwdefs[] = { 693c7ba218dSblueswir1 /* Sun4u generic PC-like machine */ 694c7ba218dSblueswir1 { 695905fdcb5Sblueswir1 .machine_id = sun4u_id, 696e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 697e87231d4Sblueswir1 .console_serial_base = 0, 698c7ba218dSblueswir1 }, 699c7ba218dSblueswir1 /* Sun4v generic PC-like machine */ 700c7ba218dSblueswir1 { 701905fdcb5Sblueswir1 .machine_id = sun4v_id, 702e87231d4Sblueswir1 .prom_addr = 0x1fff0000000ULL, 703e87231d4Sblueswir1 .console_serial_base = 0, 704e87231d4Sblueswir1 }, 705c7ba218dSblueswir1 }; 706c7ba218dSblueswir1 707c7ba218dSblueswir1 /* Sun4u hardware initialisation */ 7083ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine) 709c7ba218dSblueswir1 { 7103ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[0]); 711c7ba218dSblueswir1 } 712c7ba218dSblueswir1 713c7ba218dSblueswir1 /* Sun4v hardware initialisation */ 7143ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine) 715c7ba218dSblueswir1 { 7163ef96221SMarcel Apfelbaum sun4uv_init(get_system_memory(), machine, &hwdefs[1]); 717c7ba218dSblueswir1 } 718c7ba218dSblueswir1 7198a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data) 720e264d29dSEduardo Habkost { 7218a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 7228a661aeaSAndreas Färber 723e264d29dSEduardo Habkost mc->desc = "Sun4u platform"; 724e264d29dSEduardo Habkost mc->init = sun4u_init; 7252059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 726e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 727e264d29dSEduardo Habkost mc->is_default = 1; 728e264d29dSEduardo Habkost mc->default_boot_order = "c"; 72958530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("TI-UltraSparc-IIi"); 730e264d29dSEduardo Habkost } 731c7ba218dSblueswir1 7328a661aeaSAndreas Färber static const TypeInfo sun4u_type = { 7338a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4u"), 7348a661aeaSAndreas Färber .parent = TYPE_MACHINE, 7358a661aeaSAndreas Färber .class_init = sun4u_class_init, 7368a661aeaSAndreas Färber }; 737e87231d4Sblueswir1 7388a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data) 739e264d29dSEduardo Habkost { 7408a661aeaSAndreas Färber MachineClass *mc = MACHINE_CLASS(oc); 7418a661aeaSAndreas Färber 742e264d29dSEduardo Habkost mc->desc = "Sun4v platform"; 743e264d29dSEduardo Habkost mc->init = sun4v_init; 7442059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 745e264d29dSEduardo Habkost mc->max_cpus = 1; /* XXX for now */ 746e264d29dSEduardo Habkost mc->default_boot_order = "c"; 74758530461SIgor Mammedov mc->default_cpu_type = SPARC_CPU_TYPE_NAME("Sun-UltraSparc-T1"); 748e264d29dSEduardo Habkost } 749e264d29dSEduardo Habkost 7508a661aeaSAndreas Färber static const TypeInfo sun4v_type = { 7518a661aeaSAndreas Färber .name = MACHINE_TYPE_NAME("sun4v"), 7528a661aeaSAndreas Färber .parent = TYPE_MACHINE, 7538a661aeaSAndreas Färber .class_init = sun4v_class_init, 7548a661aeaSAndreas Färber }; 755e264d29dSEduardo Habkost 75683f7d43aSAndreas Färber static void sun4u_register_types(void) 75783f7d43aSAndreas Färber { 758*25c5d5acSMark Cave-Ayland type_register_static(&power_info); 75983f7d43aSAndreas Färber type_register_static(&ebus_info); 76083f7d43aSAndreas Färber type_register_static(&prom_info); 76183f7d43aSAndreas Färber type_register_static(&ram_info); 76283f7d43aSAndreas Färber 7638a661aeaSAndreas Färber type_register_static(&sun4u_type); 7648a661aeaSAndreas Färber type_register_static(&sun4v_type); 7658a661aeaSAndreas Färber } 7668a661aeaSAndreas Färber 76783f7d43aSAndreas Färber type_init(sun4u_register_types) 768