xref: /qemu/hw/sparc64/sun4u.c (revision 07c847413b8e3776f2f2c4375b2838d4ee0008ed)
13475187dSbellard /*
2c7ba218dSblueswir1  * QEMU Sun4u/Sun4v System Emulator
33475187dSbellard  *
43475187dSbellard  * Copyright (c) 2005 Fabrice Bellard
53475187dSbellard  *
63475187dSbellard  * Permission is hereby granted, free of charge, to any person obtaining a copy
73475187dSbellard  * of this software and associated documentation files (the "Software"), to deal
83475187dSbellard  * in the Software without restriction, including without limitation the rights
93475187dSbellard  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
103475187dSbellard  * copies of the Software, and to permit persons to whom the Software is
113475187dSbellard  * furnished to do so, subject to the following conditions:
123475187dSbellard  *
133475187dSbellard  * The above copyright notice and this permission notice shall be included in
143475187dSbellard  * all copies or substantial portions of the Software.
153475187dSbellard  *
163475187dSbellard  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173475187dSbellard  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183475187dSbellard  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
193475187dSbellard  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
203475187dSbellard  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
213475187dSbellard  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
223475187dSbellard  * THE SOFTWARE.
233475187dSbellard  */
24db5ebe5fSPeter Maydell #include "qemu/osdep.h"
25da34e65cSMarkus Armbruster #include "qapi/error.h"
264771d756SPaolo Bonzini #include "qemu-common.h"
274771d756SPaolo Bonzini #include "cpu.h"
2883c9f4caSPaolo Bonzini #include "hw/hw.h"
2983c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
300d09e41aSPaolo Bonzini #include "hw/pci-host/apb.h"
310d09e41aSPaolo Bonzini #include "hw/i386/pc.h"
320d09e41aSPaolo Bonzini #include "hw/char/serial.h"
330d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h"
340d09e41aSPaolo Bonzini #include "hw/block/fdc.h"
351422e32dSPaolo Bonzini #include "net/net.h"
361de7afc9SPaolo Bonzini #include "qemu/timer.h"
379c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3883c9f4caSPaolo Bonzini #include "hw/boards.h"
39c6363baeSThomas Huth #include "hw/nvram/sun_nvram.h"
402024c014SThomas Huth #include "hw/nvram/chrp_nvram.h"
41fff54d22SArtyom Tarasenko #include "hw/sparc/sparc64.h"
420d09e41aSPaolo Bonzini #include "hw/nvram/fw_cfg.h"
4383c9f4caSPaolo Bonzini #include "hw/sysbus.h"
4483c9f4caSPaolo Bonzini #include "hw/ide.h"
4583c9f4caSPaolo Bonzini #include "hw/loader.h"
46ca20cf32SBlue Swirl #include "elf.h"
47f348b6d1SVeronia Bahaa #include "qemu/cutils.h"
483475187dSbellard 
49b430a225SBlue Swirl //#define DEBUG_EBUS
50b430a225SBlue Swirl 
51b430a225SBlue Swirl #ifdef DEBUG_EBUS
52b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)                                  \
53b430a225SBlue Swirl     do { printf("EBUS: " fmt , ## __VA_ARGS__); } while (0)
54b430a225SBlue Swirl #else
55b430a225SBlue Swirl #define EBUS_DPRINTF(fmt, ...)
569d926598Sblueswir1 #endif
579d926598Sblueswir1 
5883469015Sbellard #define KERNEL_LOAD_ADDR     0x00404000
5983469015Sbellard #define CMDLINE_ADDR         0x003ff000
60ac2e9d66Sblueswir1 #define PROM_SIZE_MAX        (4 * 1024 * 1024)
61f19e918dSblueswir1 #define PROM_VADDR           0x000ffd00000ULL
6283469015Sbellard #define APB_SPECIAL_BASE     0x1fe00000000ULL
6383469015Sbellard #define APB_MEM_BASE         0x1ff00000000ULL
64d63baf92SIgor V. Kovalenko #define APB_PCI_IO_BASE      (APB_SPECIAL_BASE + 0x02000000ULL)
650986ac3bSbellard #define PROM_FILENAME        "openbios-sparc64"
6683469015Sbellard #define NVRAM_SIZE           0x2000
67e4bcb14cSths #define MAX_IDE_BUS          2
683cce6243Sblueswir1 #define BIOS_CFG_IOPORT      0x510
697589690cSBlue Swirl #define FW_CFG_SPARC64_WIDTH (FW_CFG_ARCH_LOCAL + 0x00)
707589690cSBlue Swirl #define FW_CFG_SPARC64_HEIGHT (FW_CFG_ARCH_LOCAL + 0x01)
717589690cSBlue Swirl #define FW_CFG_SPARC64_DEPTH (FW_CFG_ARCH_LOCAL + 0x02)
723475187dSbellard 
73852e82f3SArtyom Tarasenko #define IVEC_MAX             0x40
749d926598Sblueswir1 
75c7ba218dSblueswir1 struct hwdef {
76c7ba218dSblueswir1     const char * const default_cpu_model;
77905fdcb5Sblueswir1     uint16_t machine_id;
78e87231d4Sblueswir1     uint64_t prom_addr;
79e87231d4Sblueswir1     uint64_t console_serial_base;
80c7ba218dSblueswir1 };
81c7ba218dSblueswir1 
82c5e6fb7eSAvi Kivity typedef struct EbusState {
83c5e6fb7eSAvi Kivity     PCIDevice pci_dev;
84c5e6fb7eSAvi Kivity     MemoryRegion bar0;
85c5e6fb7eSAvi Kivity     MemoryRegion bar1;
86c5e6fb7eSAvi Kivity } EbusState;
87c5e6fb7eSAvi Kivity 
8857146941SHervé Poussineau void DMA_init(ISABus *bus, int high_page_enable)
894556bd8bSBlue Swirl {
904556bd8bSBlue Swirl }
914556bd8bSBlue Swirl 
92ddcd5531SGonglei static void fw_cfg_boot_set(void *opaque, const char *boot_device,
93ddcd5531SGonglei                             Error **errp)
9481864572Sblueswir1 {
9548779e50SGabriel L. Somlo     fw_cfg_modify_i16(opaque, FW_CFG_BOOT_DEVICE, boot_device[0]);
9681864572Sblueswir1 }
9781864572Sblueswir1 
9831688246SHervé Poussineau static int sun4u_NVRAM_set_params(Nvram *nvram, uint16_t NVRAM_size,
9943a34704SBlue Swirl                                   const char *arch, ram_addr_t RAM_size,
10077f193daSblueswir1                                   const char *boot_devices,
10183469015Sbellard                                   uint32_t kernel_image, uint32_t kernel_size,
10283469015Sbellard                                   const char *cmdline,
10383469015Sbellard                                   uint32_t initrd_image, uint32_t initrd_size,
10483469015Sbellard                                   uint32_t NVRAM_image,
1050d31cb99Sblueswir1                                   int width, int height, int depth,
1060d31cb99Sblueswir1                                   const uint8_t *macaddr)
1073475187dSbellard {
10866508601Sblueswir1     unsigned int i;
1092024c014SThomas Huth     int sysp_end;
110d2c63fc1Sblueswir1     uint8_t image[0x1ff0];
11131688246SHervé Poussineau     NvramClass *k = NVRAM_GET_CLASS(nvram);
1123475187dSbellard 
113d2c63fc1Sblueswir1     memset(image, '\0', sizeof(image));
114d2c63fc1Sblueswir1 
1152024c014SThomas Huth     /* OpenBIOS nvram variables partition */
1162024c014SThomas Huth     sysp_end = chrp_nvram_create_system_partition(image, 0);
1173475187dSbellard 
1182024c014SThomas Huth     /* Free space partition */
1192024c014SThomas Huth     chrp_nvram_create_free_partition(&image[sysp_end], 0x1fd0 - sysp_end);
120d2c63fc1Sblueswir1 
1210d31cb99Sblueswir1     Sun_init_header((struct Sun_nvram *)&image[0x1fd8], macaddr, 0x80);
1220d31cb99Sblueswir1 
12331688246SHervé Poussineau     for (i = 0; i < sizeof(image); i++) {
12431688246SHervé Poussineau         (k->write)(nvram, i, image[i]);
12531688246SHervé Poussineau     }
12666508601Sblueswir1 
12783469015Sbellard     return 0;
1283475187dSbellard }
1295f2bf0feSBlue Swirl 
1305f2bf0feSBlue Swirl static uint64_t sun4u_load_kernel(const char *kernel_filename,
131636aa70aSBlue Swirl                                   const char *initrd_filename,
1325f2bf0feSBlue Swirl                                   ram_addr_t RAM_size, uint64_t *initrd_size,
1335f2bf0feSBlue Swirl                                   uint64_t *initrd_addr, uint64_t *kernel_addr,
1345f2bf0feSBlue Swirl                                   uint64_t *kernel_entry)
135636aa70aSBlue Swirl {
136636aa70aSBlue Swirl     int linux_boot;
137636aa70aSBlue Swirl     unsigned int i;
138636aa70aSBlue Swirl     long kernel_size;
1396908d9ceSBlue Swirl     uint8_t *ptr;
1405f2bf0feSBlue Swirl     uint64_t kernel_top;
141636aa70aSBlue Swirl 
142636aa70aSBlue Swirl     linux_boot = (kernel_filename != NULL);
143636aa70aSBlue Swirl 
144636aa70aSBlue Swirl     kernel_size = 0;
145636aa70aSBlue Swirl     if (linux_boot) {
146ca20cf32SBlue Swirl         int bswap_needed;
147ca20cf32SBlue Swirl 
148ca20cf32SBlue Swirl #ifdef BSWAP_NEEDED
149ca20cf32SBlue Swirl         bswap_needed = 1;
150ca20cf32SBlue Swirl #else
151ca20cf32SBlue Swirl         bswap_needed = 0;
152ca20cf32SBlue Swirl #endif
1535f2bf0feSBlue Swirl         kernel_size = load_elf(kernel_filename, NULL, NULL, kernel_entry,
1547ef295eaSPeter Crosthwaite                                kernel_addr, &kernel_top, 1, EM_SPARCV9, 0, 0);
1555f2bf0feSBlue Swirl         if (kernel_size < 0) {
1565f2bf0feSBlue Swirl             *kernel_addr = KERNEL_LOAD_ADDR;
1575f2bf0feSBlue Swirl             *kernel_entry = KERNEL_LOAD_ADDR;
158636aa70aSBlue Swirl             kernel_size = load_aout(kernel_filename, KERNEL_LOAD_ADDR,
159ca20cf32SBlue Swirl                                     RAM_size - KERNEL_LOAD_ADDR, bswap_needed,
160ca20cf32SBlue Swirl                                     TARGET_PAGE_SIZE);
1615f2bf0feSBlue Swirl         }
1625f2bf0feSBlue Swirl         if (kernel_size < 0) {
163636aa70aSBlue Swirl             kernel_size = load_image_targphys(kernel_filename,
164636aa70aSBlue Swirl                                               KERNEL_LOAD_ADDR,
165636aa70aSBlue Swirl                                               RAM_size - KERNEL_LOAD_ADDR);
1665f2bf0feSBlue Swirl         }
167636aa70aSBlue Swirl         if (kernel_size < 0) {
168636aa70aSBlue Swirl             fprintf(stderr, "qemu: could not load kernel '%s'\n",
169636aa70aSBlue Swirl                     kernel_filename);
170636aa70aSBlue Swirl             exit(1);
171636aa70aSBlue Swirl         }
1725f2bf0feSBlue Swirl         /* load initrd above kernel */
173636aa70aSBlue Swirl         *initrd_size = 0;
174636aa70aSBlue Swirl         if (initrd_filename) {
1755f2bf0feSBlue Swirl             *initrd_addr = TARGET_PAGE_ALIGN(kernel_top);
1765f2bf0feSBlue Swirl 
177636aa70aSBlue Swirl             *initrd_size = load_image_targphys(initrd_filename,
1785f2bf0feSBlue Swirl                                                *initrd_addr,
1795f2bf0feSBlue Swirl                                                RAM_size - *initrd_addr);
1805f2bf0feSBlue Swirl             if ((int)*initrd_size < 0) {
181636aa70aSBlue Swirl                 fprintf(stderr, "qemu: could not load initial ram disk '%s'\n",
182636aa70aSBlue Swirl                         initrd_filename);
183636aa70aSBlue Swirl                 exit(1);
184636aa70aSBlue Swirl             }
185636aa70aSBlue Swirl         }
186636aa70aSBlue Swirl         if (*initrd_size > 0) {
187636aa70aSBlue Swirl             for (i = 0; i < 64 * TARGET_PAGE_SIZE; i += TARGET_PAGE_SIZE) {
1885f2bf0feSBlue Swirl                 ptr = rom_ptr(*kernel_addr + i);
1896908d9ceSBlue Swirl                 if (ldl_p(ptr + 8) == 0x48647253) { /* HdrS */
1905f2bf0feSBlue Swirl                     stl_p(ptr + 24, *initrd_addr + *kernel_addr);
1916908d9ceSBlue Swirl                     stl_p(ptr + 28, *initrd_size);
192636aa70aSBlue Swirl                     break;
193636aa70aSBlue Swirl                 }
194636aa70aSBlue Swirl             }
195636aa70aSBlue Swirl         }
196636aa70aSBlue Swirl     }
197636aa70aSBlue Swirl     return kernel_size;
198636aa70aSBlue Swirl }
1993475187dSbellard 
200e87231d4Sblueswir1 typedef struct ResetData {
201403d7a2dSAndreas Färber     SPARCCPU *cpu;
20244a99354SBlue Swirl     uint64_t prom_addr;
203e87231d4Sblueswir1 } ResetData;
204e87231d4Sblueswir1 
205361dea40SBlue Swirl static void isa_irq_handler(void *opaque, int n, int level)
2061387fe4aSBlue Swirl {
207361dea40SBlue Swirl     static const int isa_irq_to_ivec[16] = {
208361dea40SBlue Swirl         [1] = 0x29, /* keyboard */
209361dea40SBlue Swirl         [4] = 0x2b, /* serial */
210361dea40SBlue Swirl         [6] = 0x27, /* floppy */
211361dea40SBlue Swirl         [7] = 0x22, /* parallel */
212361dea40SBlue Swirl         [12] = 0x2a, /* mouse */
213361dea40SBlue Swirl     };
214361dea40SBlue Swirl     qemu_irq *irqs = opaque;
215361dea40SBlue Swirl     int ivec;
216361dea40SBlue Swirl 
2171f6fb58dSPhilippe Mathieu-Daudé     assert(n < ARRAY_SIZE(isa_irq_to_ivec));
218361dea40SBlue Swirl     ivec = isa_irq_to_ivec[n];
219361dea40SBlue Swirl     EBUS_DPRINTF("Set ISA IRQ %d level %d -> ivec 0x%x\n", n, level, ivec);
220361dea40SBlue Swirl     if (ivec) {
221361dea40SBlue Swirl         qemu_set_irq(irqs[ivec], level);
222361dea40SBlue Swirl     }
2231387fe4aSBlue Swirl }
2241387fe4aSBlue Swirl 
225c190ea07Sblueswir1 /* EBUS (Eight bit bus) bridge */
22648a18b3cSHervé Poussineau static ISABus *
227e1030ca5SMark Cave-Ayland pci_ebus_init(PCIDevice *pci_dev, qemu_irq *irqs)
228c190ea07Sblueswir1 {
2291387fe4aSBlue Swirl     qemu_irq *isa_irq;
23048a18b3cSHervé Poussineau     ISABus *isa_bus;
2311387fe4aSBlue Swirl 
2322ae0e48dSAndreas Färber     isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(pci_dev), "isa.0"));
233361dea40SBlue Swirl     isa_irq = qemu_allocate_irqs(isa_irq_handler, irqs, 16);
23448a18b3cSHervé Poussineau     isa_bus_irqs(isa_bus, isa_irq);
23548a18b3cSHervé Poussineau     return isa_bus;
23653e3c4f9SBlue Swirl }
237c190ea07Sblueswir1 
2383a80ceadSMarkus Armbruster static void pci_ebus_realize(PCIDevice *pci_dev, Error **errp)
23953e3c4f9SBlue Swirl {
240c5e6fb7eSAvi Kivity     EbusState *s = DO_UPCAST(EbusState, pci_dev, pci_dev);
2410c5b8d83SBlue Swirl 
242d10e5432SMarkus Armbruster     if (!isa_bus_new(DEVICE(pci_dev), get_system_memory(),
243d10e5432SMarkus Armbruster                      pci_address_space_io(pci_dev), errp)) {
244d10e5432SMarkus Armbruster         return;
245d10e5432SMarkus Armbruster     }
246c190ea07Sblueswir1 
247c5e6fb7eSAvi Kivity     pci_dev->config[0x04] = 0x06; // command = bus master, pci mem
248c5e6fb7eSAvi Kivity     pci_dev->config[0x05] = 0x00;
249c5e6fb7eSAvi Kivity     pci_dev->config[0x06] = 0xa0; // status = fast back-to-back, 66MHz, no error
250c5e6fb7eSAvi Kivity     pci_dev->config[0x07] = 0x03; // status = medium devsel
251c5e6fb7eSAvi Kivity     pci_dev->config[0x09] = 0x00; // programming i/f
252c5e6fb7eSAvi Kivity     pci_dev->config[0x0D] = 0x0a; // latency_timer
253c5e6fb7eSAvi Kivity 
2540a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar0, OBJECT(s), "bar0", get_system_io(),
2550a70e094SPaolo Bonzini                              0, 0x1000000);
256e824b2ccSAvi Kivity     pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar0);
2570a70e094SPaolo Bonzini     memory_region_init_alias(&s->bar1, OBJECT(s), "bar1", get_system_io(),
258f3b18f35SMark Cave-Ayland                              0, 0x4000);
259a1cf8be5SMark Cave-Ayland     pci_register_bar(pci_dev, 1, PCI_BASE_ADDRESS_SPACE_IO, &s->bar1);
260c190ea07Sblueswir1 }
261c190ea07Sblueswir1 
26240021f08SAnthony Liguori static void ebus_class_init(ObjectClass *klass, void *data)
26340021f08SAnthony Liguori {
26440021f08SAnthony Liguori     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
26540021f08SAnthony Liguori 
2663a80ceadSMarkus Armbruster     k->realize = pci_ebus_realize;
26740021f08SAnthony Liguori     k->vendor_id = PCI_VENDOR_ID_SUN;
26840021f08SAnthony Liguori     k->device_id = PCI_DEVICE_ID_SUN_EBUS;
26940021f08SAnthony Liguori     k->revision = 0x01;
27040021f08SAnthony Liguori     k->class_id = PCI_CLASS_BRIDGE_OTHER;
27140021f08SAnthony Liguori }
27240021f08SAnthony Liguori 
2738c43a6f0SAndreas Färber static const TypeInfo ebus_info = {
27440021f08SAnthony Liguori     .name          = "ebus",
27539bffca2SAnthony Liguori     .parent        = TYPE_PCI_DEVICE,
27639bffca2SAnthony Liguori     .instance_size = sizeof(EbusState),
27740021f08SAnthony Liguori     .class_init    = ebus_class_init,
27853e3c4f9SBlue Swirl };
27953e3c4f9SBlue Swirl 
28013575cf6SAndreas Färber #define TYPE_OPENPROM "openprom"
28113575cf6SAndreas Färber #define OPENPROM(obj) OBJECT_CHECK(PROMState, (obj), TYPE_OPENPROM)
28213575cf6SAndreas Färber 
283d4edce38SAvi Kivity typedef struct PROMState {
28413575cf6SAndreas Färber     SysBusDevice parent_obj;
28513575cf6SAndreas Färber 
286d4edce38SAvi Kivity     MemoryRegion prom;
287d4edce38SAvi Kivity } PROMState;
288d4edce38SAvi Kivity 
289409dbce5SAurelien Jarno static uint64_t translate_prom_address(void *opaque, uint64_t addr)
290409dbce5SAurelien Jarno {
291a8170e5eSAvi Kivity     hwaddr *base_addr = (hwaddr *)opaque;
292409dbce5SAurelien Jarno     return addr + *base_addr - PROM_VADDR;
293409dbce5SAurelien Jarno }
294409dbce5SAurelien Jarno 
2951baffa46SBlue Swirl /* Boot PROM (OpenBIOS) */
296a8170e5eSAvi Kivity static void prom_init(hwaddr addr, const char *bios_name)
2971baffa46SBlue Swirl {
2981baffa46SBlue Swirl     DeviceState *dev;
2991baffa46SBlue Swirl     SysBusDevice *s;
3001baffa46SBlue Swirl     char *filename;
3011baffa46SBlue Swirl     int ret;
3021baffa46SBlue Swirl 
30313575cf6SAndreas Färber     dev = qdev_create(NULL, TYPE_OPENPROM);
304e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
3051356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
3061baffa46SBlue Swirl 
3071baffa46SBlue Swirl     sysbus_mmio_map(s, 0, addr);
3081baffa46SBlue Swirl 
3091baffa46SBlue Swirl     /* load boot prom */
3101baffa46SBlue Swirl     if (bios_name == NULL) {
3111baffa46SBlue Swirl         bios_name = PROM_FILENAME;
3121baffa46SBlue Swirl     }
3131baffa46SBlue Swirl     filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name);
3141baffa46SBlue Swirl     if (filename) {
315409dbce5SAurelien Jarno         ret = load_elf(filename, translate_prom_address, &addr,
3167ef295eaSPeter Crosthwaite                        NULL, NULL, NULL, 1, EM_SPARCV9, 0, 0);
3171baffa46SBlue Swirl         if (ret < 0 || ret > PROM_SIZE_MAX) {
3181baffa46SBlue Swirl             ret = load_image_targphys(filename, addr, PROM_SIZE_MAX);
3191baffa46SBlue Swirl         }
3207267c094SAnthony Liguori         g_free(filename);
3211baffa46SBlue Swirl     } else {
3221baffa46SBlue Swirl         ret = -1;
3231baffa46SBlue Swirl     }
3241baffa46SBlue Swirl     if (ret < 0 || ret > PROM_SIZE_MAX) {
3251baffa46SBlue Swirl         fprintf(stderr, "qemu: could not load prom '%s'\n", bios_name);
3261baffa46SBlue Swirl         exit(1);
3271baffa46SBlue Swirl     }
3281baffa46SBlue Swirl }
3291baffa46SBlue Swirl 
33078fb261dSxiaoqiang zhao static void prom_init1(Object *obj)
3311baffa46SBlue Swirl {
33278fb261dSxiaoqiang zhao     PROMState *s = OPENPROM(obj);
33378fb261dSxiaoqiang zhao     SysBusDevice *dev = SYS_BUS_DEVICE(obj);
3341baffa46SBlue Swirl 
3351cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&s->prom, obj, "sun4u.prom", PROM_SIZE_MAX,
336f8ed85acSMarkus Armbruster                            &error_fatal);
337c5705a77SAvi Kivity     vmstate_register_ram_global(&s->prom);
338d4edce38SAvi Kivity     memory_region_set_readonly(&s->prom, true);
339750ecd44SAvi Kivity     sysbus_init_mmio(dev, &s->prom);
3401baffa46SBlue Swirl }
3411baffa46SBlue Swirl 
342999e12bbSAnthony Liguori static Property prom_properties[] = {
343999e12bbSAnthony Liguori     {/* end of property list */},
344999e12bbSAnthony Liguori };
345999e12bbSAnthony Liguori 
346999e12bbSAnthony Liguori static void prom_class_init(ObjectClass *klass, void *data)
347999e12bbSAnthony Liguori {
34839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
349999e12bbSAnthony Liguori 
35039bffca2SAnthony Liguori     dc->props = prom_properties;
3511baffa46SBlue Swirl }
352999e12bbSAnthony Liguori 
3538c43a6f0SAndreas Färber static const TypeInfo prom_info = {
35413575cf6SAndreas Färber     .name          = TYPE_OPENPROM,
35539bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
35639bffca2SAnthony Liguori     .instance_size = sizeof(PROMState),
357999e12bbSAnthony Liguori     .class_init    = prom_class_init,
35878fb261dSxiaoqiang zhao     .instance_init = prom_init1,
3591baffa46SBlue Swirl };
3601baffa46SBlue Swirl 
361bda42033SBlue Swirl 
36288c034d5SAndreas Färber #define TYPE_SUN4U_MEMORY "memory"
36388c034d5SAndreas Färber #define SUN4U_RAM(obj) OBJECT_CHECK(RamDevice, (obj), TYPE_SUN4U_MEMORY)
36488c034d5SAndreas Färber 
36588c034d5SAndreas Färber typedef struct RamDevice {
36688c034d5SAndreas Färber     SysBusDevice parent_obj;
36788c034d5SAndreas Färber 
368d4edce38SAvi Kivity     MemoryRegion ram;
36904843626SBlue Swirl     uint64_t size;
370bda42033SBlue Swirl } RamDevice;
371bda42033SBlue Swirl 
372bda42033SBlue Swirl /* System RAM */
37378fb261dSxiaoqiang zhao static void ram_realize(DeviceState *dev, Error **errp)
374bda42033SBlue Swirl {
37588c034d5SAndreas Färber     RamDevice *d = SUN4U_RAM(dev);
37678fb261dSxiaoqiang zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
377bda42033SBlue Swirl 
3781cfe48c1SPeter Maydell     memory_region_init_ram_nomigrate(&d->ram, OBJECT(d), "sun4u.ram", d->size,
379f8ed85acSMarkus Armbruster                            &error_fatal);
380c5705a77SAvi Kivity     vmstate_register_ram_global(&d->ram);
38178fb261dSxiaoqiang zhao     sysbus_init_mmio(sbd, &d->ram);
382bda42033SBlue Swirl }
383bda42033SBlue Swirl 
384a8170e5eSAvi Kivity static void ram_init(hwaddr addr, ram_addr_t RAM_size)
385bda42033SBlue Swirl {
386bda42033SBlue Swirl     DeviceState *dev;
387bda42033SBlue Swirl     SysBusDevice *s;
388bda42033SBlue Swirl     RamDevice *d;
389bda42033SBlue Swirl 
390bda42033SBlue Swirl     /* allocate RAM */
39188c034d5SAndreas Färber     dev = qdev_create(NULL, TYPE_SUN4U_MEMORY);
3921356b98dSAndreas Färber     s = SYS_BUS_DEVICE(dev);
393bda42033SBlue Swirl 
39488c034d5SAndreas Färber     d = SUN4U_RAM(dev);
395bda42033SBlue Swirl     d->size = RAM_size;
396e23a1b33SMarkus Armbruster     qdev_init_nofail(dev);
397bda42033SBlue Swirl 
398bda42033SBlue Swirl     sysbus_mmio_map(s, 0, addr);
399bda42033SBlue Swirl }
400bda42033SBlue Swirl 
401999e12bbSAnthony Liguori static Property ram_properties[] = {
40232a7ee98SGerd Hoffmann     DEFINE_PROP_UINT64("size", RamDevice, size, 0),
40332a7ee98SGerd Hoffmann     DEFINE_PROP_END_OF_LIST(),
404999e12bbSAnthony Liguori };
405999e12bbSAnthony Liguori 
406999e12bbSAnthony Liguori static void ram_class_init(ObjectClass *klass, void *data)
407999e12bbSAnthony Liguori {
40839bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
409999e12bbSAnthony Liguori 
41078fb261dSxiaoqiang zhao     dc->realize = ram_realize;
41139bffca2SAnthony Liguori     dc->props = ram_properties;
412bda42033SBlue Swirl }
413999e12bbSAnthony Liguori 
4148c43a6f0SAndreas Färber static const TypeInfo ram_info = {
41588c034d5SAndreas Färber     .name          = TYPE_SUN4U_MEMORY,
41639bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
41739bffca2SAnthony Liguori     .instance_size = sizeof(RamDevice),
418999e12bbSAnthony Liguori     .class_init    = ram_class_init,
419bda42033SBlue Swirl };
420bda42033SBlue Swirl 
42138bc50f7SRichard Henderson static void sun4uv_init(MemoryRegion *address_space_mem,
4223ef96221SMarcel Apfelbaum                         MachineState *machine,
4237b833f5bSBlue Swirl                         const struct hwdef *hwdef)
4247b833f5bSBlue Swirl {
425f9d1465fSAndreas Färber     SPARCCPU *cpu;
42631688246SHervé Poussineau     Nvram *nvram;
4277b833f5bSBlue Swirl     unsigned int i;
4285f2bf0feSBlue Swirl     uint64_t initrd_addr, initrd_size, kernel_addr, kernel_size, kernel_entry;
4297b833f5bSBlue Swirl     PCIBus *pci_bus, *pci_bus2, *pci_bus3;
430e1030ca5SMark Cave-Ayland     PCIDevice *ebus;
43148a18b3cSHervé Poussineau     ISABus *isa_bus;
432f3b18f35SMark Cave-Ayland     SysBusDevice *s;
433361dea40SBlue Swirl     qemu_irq *ivec_irqs, *pbm_irqs;
434f455e98cSGerd Hoffmann     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS];
435fd8014e1SGerd Hoffmann     DriveInfo *fd[MAX_FD];
436c3ae40e1SHervé Poussineau     DeviceState *dev;
437a88b362cSLaszlo Ersek     FWCfgState *fw_cfg;
4387b833f5bSBlue Swirl 
4397b833f5bSBlue Swirl     /* init CPUs */
440fff54d22SArtyom Tarasenko     cpu = sparc64_cpu_devinit(machine->cpu_model, hwdef->default_cpu_model,
441fff54d22SArtyom Tarasenko                               hwdef->prom_addr);
4427b833f5bSBlue Swirl 
443bda42033SBlue Swirl     /* set up devices */
4443ef96221SMarcel Apfelbaum     ram_init(0, machine->ram_size);
4453475187dSbellard 
4461baffa46SBlue Swirl     prom_init(hwdef->prom_addr, bios_name);
4473475187dSbellard 
448fff54d22SArtyom Tarasenko     ivec_irqs = qemu_allocate_irqs(sparc64_cpu_set_ivec_irq, cpu, IVEC_MAX);
449361dea40SBlue Swirl     pci_bus = pci_apb_init(APB_SPECIAL_BASE, APB_MEM_BASE, ivec_irqs, &pci_bus2,
450361dea40SBlue Swirl                            &pci_bus3, &pbm_irqs);
451f2898771SAurelien Jarno     pci_vga_init(pci_bus);
45283469015Sbellard 
453*07c84741SMark Cave-Ayland     /* XXX Should be pci_bus3 */
454e1030ca5SMark Cave-Ayland     ebus = pci_create_simple(pci_bus, -1, "ebus");
455e1030ca5SMark Cave-Ayland     isa_bus = pci_ebus_init(ebus, pbm_irqs);
456c190ea07Sblueswir1 
457e87231d4Sblueswir1     i = 0;
458e87231d4Sblueswir1     if (hwdef->console_serial_base) {
45938bc50f7SRichard Henderson         serial_mm_init(address_space_mem, hwdef->console_serial_base, 0,
46039186d8aSRichard Henderson                        NULL, 115200, serial_hds[i], DEVICE_BIG_ENDIAN);
461e87231d4Sblueswir1         i++;
462e87231d4Sblueswir1     }
46383469015Sbellard 
4644496dc49SMarc-André Lureau     serial_hds_isa_init(isa_bus, i, MAX_SERIAL_PORTS);
46507dc7880SMarkus Armbruster     parallel_hds_isa_init(isa_bus, MAX_PARALLEL_PORTS);
46683469015Sbellard 
467cb457d76Saliguori     for(i = 0; i < nb_nics; i++)
46829b358f9SDavid Gibson         pci_nic_init_nofail(&nd_table[i], pci_bus, "ne2k_pci", NULL);
46983469015Sbellard 
470d8f94e1bSJohn Snow     ide_drive_get(hd, ARRAY_SIZE(hd));
471e4bcb14cSths 
4723b898ddaSblueswir1     pci_cmd646_ide_init(pci_bus, hd, 1);
4733b898ddaSblueswir1 
47448a18b3cSHervé Poussineau     isa_create_simple(isa_bus, "i8042");
475c3ae40e1SHervé Poussineau 
476c3ae40e1SHervé Poussineau     /* Floppy */
477e4bcb14cSths     for(i = 0; i < MAX_FD; i++) {
478fd8014e1SGerd Hoffmann         fd[i] = drive_get(IF_FLOPPY, 0, i);
479e4bcb14cSths     }
480c3ae40e1SHervé Poussineau     dev = DEVICE(isa_create(isa_bus, TYPE_ISA_FDC));
481c3ae40e1SHervé Poussineau     if (fd[0]) {
482c3ae40e1SHervé Poussineau         qdev_prop_set_drive(dev, "driveA", blk_by_legacy_dinfo(fd[0]),
483c3ae40e1SHervé Poussineau                             &error_abort);
484c3ae40e1SHervé Poussineau     }
485c3ae40e1SHervé Poussineau     if (fd[1]) {
486c3ae40e1SHervé Poussineau         qdev_prop_set_drive(dev, "driveB", blk_by_legacy_dinfo(fd[1]),
487c3ae40e1SHervé Poussineau                             &error_abort);
488c3ae40e1SHervé Poussineau     }
489c3ae40e1SHervé Poussineau     qdev_prop_set_uint32(dev, "dma", -1);
490c3ae40e1SHervé Poussineau     qdev_init_nofail(dev);
491f3b18f35SMark Cave-Ayland 
492f3b18f35SMark Cave-Ayland     /* Map NVRAM into I/O (ebus) space */
493f3b18f35SMark Cave-Ayland     nvram = m48t59_init(NULL, 0, 0, NVRAM_SIZE, 1968, 59);
494f3b18f35SMark Cave-Ayland     s = SYS_BUS_DEVICE(nvram);
495*07c84741SMark Cave-Ayland     memory_region_add_subregion(pci_address_space_io(ebus), 0x2000,
496f3b18f35SMark Cave-Ayland                                 sysbus_mmio_get_region(s, 0));
497636aa70aSBlue Swirl 
498636aa70aSBlue Swirl     initrd_size = 0;
4995f2bf0feSBlue Swirl     initrd_addr = 0;
5003ef96221SMarcel Apfelbaum     kernel_size = sun4u_load_kernel(machine->kernel_filename,
5013ef96221SMarcel Apfelbaum                                     machine->initrd_filename,
5025f2bf0feSBlue Swirl                                     ram_size, &initrd_size, &initrd_addr,
5035f2bf0feSBlue Swirl                                     &kernel_addr, &kernel_entry);
504636aa70aSBlue Swirl 
5053ef96221SMarcel Apfelbaum     sun4u_NVRAM_set_params(nvram, NVRAM_SIZE, "Sun4u", machine->ram_size,
5063ef96221SMarcel Apfelbaum                            machine->boot_order,
5075f2bf0feSBlue Swirl                            kernel_addr, kernel_size,
5083ef96221SMarcel Apfelbaum                            machine->kernel_cmdline,
5095f2bf0feSBlue Swirl                            initrd_addr, initrd_size,
51083469015Sbellard                            /* XXX: need an option to load a NVRAM image */
51183469015Sbellard                            0,
5120d31cb99Sblueswir1                            graphic_width, graphic_height, graphic_depth,
5130d31cb99Sblueswir1                            (uint8_t *)&nd_table[0].macaddr);
51483469015Sbellard 
515d6acc8a5SMark Cave-Ayland     dev = qdev_create(NULL, TYPE_FW_CFG_IO);
516d6acc8a5SMark Cave-Ayland     qdev_prop_set_bit(dev, "dma_enabled", false);
517*07c84741SMark Cave-Ayland     object_property_add_child(OBJECT(ebus), TYPE_FW_CFG, OBJECT(dev), NULL);
518d6acc8a5SMark Cave-Ayland     qdev_init_nofail(dev);
519*07c84741SMark Cave-Ayland     memory_region_add_subregion(pci_address_space_io(ebus), BIOS_CFG_IOPORT,
520d6acc8a5SMark Cave-Ayland                                 &FW_CFG_IO(dev)->comb_iomem);
521d6acc8a5SMark Cave-Ayland 
522d6acc8a5SMark Cave-Ayland     fw_cfg = FW_CFG(dev);
5235836d168SIgor Mammedov     fw_cfg_add_i16(fw_cfg, FW_CFG_NB_CPUS, (uint16_t)smp_cpus);
52470db9222SEduardo Habkost     fw_cfg_add_i16(fw_cfg, FW_CFG_MAX_CPUS, (uint16_t)max_cpus);
525905fdcb5Sblueswir1     fw_cfg_add_i64(fw_cfg, FW_CFG_RAM_SIZE, (uint64_t)ram_size);
526905fdcb5Sblueswir1     fw_cfg_add_i16(fw_cfg, FW_CFG_MACHINE_ID, hwdef->machine_id);
5275f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_ADDR, kernel_entry);
5285f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_KERNEL_SIZE, kernel_size);
5293ef96221SMarcel Apfelbaum     if (machine->kernel_cmdline) {
5309c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE,
5313ef96221SMarcel Apfelbaum                        strlen(machine->kernel_cmdline) + 1);
5323ef96221SMarcel Apfelbaum         fw_cfg_add_string(fw_cfg, FW_CFG_CMDLINE_DATA, machine->kernel_cmdline);
533513f789fSblueswir1     } else {
5349c9b0512SBlue Swirl         fw_cfg_add_i32(fw_cfg, FW_CFG_CMDLINE_SIZE, 0);
535513f789fSblueswir1     }
5365f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_ADDR, initrd_addr);
5375f2bf0feSBlue Swirl     fw_cfg_add_i64(fw_cfg, FW_CFG_INITRD_SIZE, initrd_size);
5383ef96221SMarcel Apfelbaum     fw_cfg_add_i16(fw_cfg, FW_CFG_BOOT_DEVICE, machine->boot_order[0]);
5397589690cSBlue Swirl 
5407589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_WIDTH, graphic_width);
5417589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_HEIGHT, graphic_height);
5427589690cSBlue Swirl     fw_cfg_add_i16(fw_cfg, FW_CFG_SPARC64_DEPTH, graphic_depth);
5437589690cSBlue Swirl 
544513f789fSblueswir1     qemu_register_boot_set(fw_cfg_boot_set, fw_cfg);
5453475187dSbellard }
5463475187dSbellard 
547905fdcb5Sblueswir1 enum {
548905fdcb5Sblueswir1     sun4u_id = 0,
549905fdcb5Sblueswir1     sun4v_id = 64,
550905fdcb5Sblueswir1 };
551905fdcb5Sblueswir1 
552c7ba218dSblueswir1 static const struct hwdef hwdefs[] = {
553c7ba218dSblueswir1     /* Sun4u generic PC-like machine */
554c7ba218dSblueswir1     {
5555910b047SIgor V. Kovalenko         .default_cpu_model = "TI UltraSparc IIi",
556905fdcb5Sblueswir1         .machine_id = sun4u_id,
557e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
558e87231d4Sblueswir1         .console_serial_base = 0,
559c7ba218dSblueswir1     },
560c7ba218dSblueswir1     /* Sun4v generic PC-like machine */
561c7ba218dSblueswir1     {
562c7ba218dSblueswir1         .default_cpu_model = "Sun UltraSparc T1",
563905fdcb5Sblueswir1         .machine_id = sun4v_id,
564e87231d4Sblueswir1         .prom_addr = 0x1fff0000000ULL,
565e87231d4Sblueswir1         .console_serial_base = 0,
566e87231d4Sblueswir1     },
567c7ba218dSblueswir1 };
568c7ba218dSblueswir1 
569c7ba218dSblueswir1 /* Sun4u hardware initialisation */
5703ef96221SMarcel Apfelbaum static void sun4u_init(MachineState *machine)
571c7ba218dSblueswir1 {
5723ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[0]);
573c7ba218dSblueswir1 }
574c7ba218dSblueswir1 
575c7ba218dSblueswir1 /* Sun4v hardware initialisation */
5763ef96221SMarcel Apfelbaum static void sun4v_init(MachineState *machine)
577c7ba218dSblueswir1 {
5783ef96221SMarcel Apfelbaum     sun4uv_init(get_system_memory(), machine, &hwdefs[1]);
579c7ba218dSblueswir1 }
580c7ba218dSblueswir1 
5818a661aeaSAndreas Färber static void sun4u_class_init(ObjectClass *oc, void *data)
582e264d29dSEduardo Habkost {
5838a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
5848a661aeaSAndreas Färber 
585e264d29dSEduardo Habkost     mc->desc = "Sun4u platform";
586e264d29dSEduardo Habkost     mc->init = sun4u_init;
5872059839bSMarkus Armbruster     mc->block_default_type = IF_IDE;
588e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
589e264d29dSEduardo Habkost     mc->is_default = 1;
590e264d29dSEduardo Habkost     mc->default_boot_order = "c";
591e264d29dSEduardo Habkost }
592c7ba218dSblueswir1 
5938a661aeaSAndreas Färber static const TypeInfo sun4u_type = {
5948a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4u"),
5958a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
5968a661aeaSAndreas Färber     .class_init = sun4u_class_init,
5978a661aeaSAndreas Färber };
598e87231d4Sblueswir1 
5998a661aeaSAndreas Färber static void sun4v_class_init(ObjectClass *oc, void *data)
600e264d29dSEduardo Habkost {
6018a661aeaSAndreas Färber     MachineClass *mc = MACHINE_CLASS(oc);
6028a661aeaSAndreas Färber 
603e264d29dSEduardo Habkost     mc->desc = "Sun4v platform";
604e264d29dSEduardo Habkost     mc->init = sun4v_init;
6052059839bSMarkus Armbruster     mc->block_default_type = IF_IDE;
606e264d29dSEduardo Habkost     mc->max_cpus = 1; /* XXX for now */
607e264d29dSEduardo Habkost     mc->default_boot_order = "c";
608e264d29dSEduardo Habkost }
609e264d29dSEduardo Habkost 
6108a661aeaSAndreas Färber static const TypeInfo sun4v_type = {
6118a661aeaSAndreas Färber     .name = MACHINE_TYPE_NAME("sun4v"),
6128a661aeaSAndreas Färber     .parent = TYPE_MACHINE,
6138a661aeaSAndreas Färber     .class_init = sun4v_class_init,
6148a661aeaSAndreas Färber };
615e264d29dSEduardo Habkost 
61683f7d43aSAndreas Färber static void sun4u_register_types(void)
61783f7d43aSAndreas Färber {
61883f7d43aSAndreas Färber     type_register_static(&ebus_info);
61983f7d43aSAndreas Färber     type_register_static(&prom_info);
62083f7d43aSAndreas Färber     type_register_static(&ram_info);
62183f7d43aSAndreas Färber 
6228a661aeaSAndreas Färber     type_register_static(&sun4u_type);
6238a661aeaSAndreas Färber     type_register_static(&sun4v_type);
6248a661aeaSAndreas Färber }
6258a661aeaSAndreas Färber 
62683f7d43aSAndreas Färber type_init(sun4u_register_types)
627