xref: /qemu/hw/sh4/r2d.c (revision cf83f140059f21d4629ae4b61d468c3baef2bb4c)
10d78f544Sths /*
20d78f544Sths  * Renesas SH7751R R2D-PLUS emulation
30d78f544Sths  *
40d78f544Sths  * Copyright (c) 2007 Magnus Damm
5b319feb7Saurel32  * Copyright (c) 2008 Paul Mundt
60d78f544Sths  *
70d78f544Sths  * Permission is hereby granted, free of charge, to any person obtaining a copy
80d78f544Sths  * of this software and associated documentation files (the "Software"), to deal
90d78f544Sths  * in the Software without restriction, including without limitation the rights
100d78f544Sths  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
110d78f544Sths  * copies of the Software, and to permit persons to whom the Software is
120d78f544Sths  * furnished to do so, subject to the following conditions:
130d78f544Sths  *
140d78f544Sths  * The above copyright notice and this permission notice shall be included in
150d78f544Sths  * all copies or substantial portions of the Software.
160d78f544Sths  *
170d78f544Sths  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
180d78f544Sths  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
190d78f544Sths  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
200d78f544Sths  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
210d78f544Sths  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
220d78f544Sths  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
230d78f544Sths  * THE SOFTWARE.
240d78f544Sths  */
250d78f544Sths 
269d4c9946SPeter Maydell #include "qemu/osdep.h"
27da34e65cSMarkus Armbruster #include "qapi/error.h"
284771d756SPaolo Bonzini #include "qemu-common.h"
294771d756SPaolo Bonzini #include "cpu.h"
3083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
3183c9f4caSPaolo Bonzini #include "hw/hw.h"
320d09e41aSPaolo Bonzini #include "hw/sh4/sh.h"
33bd2be150SPeter Maydell #include "hw/devices.h"
349c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3583c9f4caSPaolo Bonzini #include "hw/boards.h"
3683c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
371422e32dSPaolo Bonzini #include "net/net.h"
3847b43a1fSPaolo Bonzini #include "sh7750_regs.h"
3983c9f4caSPaolo Bonzini #include "hw/ide.h"
4083c9f4caSPaolo Bonzini #include "hw/loader.h"
4183c9f4caSPaolo Bonzini #include "hw/usb.h"
420d09e41aSPaolo Bonzini #include "hw/block/flash.h"
43fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
44022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
4556839a19SAurelien Jarno 
4656839a19SAurelien Jarno #define FLASH_BASE 0x00000000
4756839a19SAurelien Jarno #define FLASH_SIZE 0x02000000
480d78f544Sths 
490d78f544Sths #define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */
500d78f544Sths #define SDRAM_SIZE 0x04000000
510d78f544Sths 
52ffd39257Sblueswir1 #define SM501_VRAM_SIZE 0x800000
53ffd39257Sblueswir1 
5473f19035SAurelien Jarno #define BOOT_PARAMS_OFFSET 0x0010000
55e8afa065Saurel32 /* CONFIG_BOOT_LINK_OFFSET of Linux kernel */
5673f19035SAurelien Jarno #define LINUX_LOAD_OFFSET  0x0800000
5773f19035SAurelien Jarno #define INITRD_LOAD_OFFSET 0x1800000
58e8afa065Saurel32 
59d47ede60Sbalrog #define PA_IRLMSK	0x00
60b319feb7Saurel32 #define PA_POWOFF	0x30
61b319feb7Saurel32 #define PA_VERREG	0x32
62b319feb7Saurel32 #define PA_OUTPORT	0x36
63b319feb7Saurel32 
64b319feb7Saurel32 typedef struct {
65b319feb7Saurel32     uint16_t bcr;
66d47ede60Sbalrog     uint16_t irlmsk;
67b319feb7Saurel32     uint16_t irlmon;
68b319feb7Saurel32     uint16_t cfctl;
69b319feb7Saurel32     uint16_t cfpow;
70b319feb7Saurel32     uint16_t dispctl;
71b319feb7Saurel32     uint16_t sdmpow;
72b319feb7Saurel32     uint16_t rtcce;
73b319feb7Saurel32     uint16_t pcicd;
74b319feb7Saurel32     uint16_t voyagerrts;
75b319feb7Saurel32     uint16_t cfrst;
76b319feb7Saurel32     uint16_t admrts;
77b319feb7Saurel32     uint16_t extrst;
78b319feb7Saurel32     uint16_t cfcdintclr;
79b319feb7Saurel32     uint16_t keyctlclr;
80b319feb7Saurel32     uint16_t pad0;
81b319feb7Saurel32     uint16_t pad1;
82b319feb7Saurel32     uint16_t verreg;
83b319feb7Saurel32     uint16_t inport;
84b319feb7Saurel32     uint16_t outport;
85b319feb7Saurel32     uint16_t bverreg;
86d47ede60Sbalrog 
87d47ede60Sbalrog /* output pin */
88d47ede60Sbalrog     qemu_irq irl;
895dea2efbSAvi Kivity     MemoryRegion iomem;
90c227f099SAnthony Liguori } r2d_fpga_t;
91b319feb7Saurel32 
92d47ede60Sbalrog enum r2d_fpga_irq {
93d47ede60Sbalrog     PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T,
94d47ede60Sbalrog     SDCARD, PCI_INTA, PCI_INTB, EXT, TP,
95d47ede60Sbalrog     NR_IRQS
96d47ede60Sbalrog };
97d47ede60Sbalrog 
98d47ede60Sbalrog static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = {
99d47ede60Sbalrog     [CF_IDE]	= {  1, 1<<9 },
100d47ede60Sbalrog     [CF_CD]	= {  2, 1<<8 },
101d47ede60Sbalrog     [PCI_INTA]	= {  9, 1<<14 },
102d47ede60Sbalrog     [PCI_INTB]	= { 10, 1<<13 },
103d47ede60Sbalrog     [PCI_INTC]	= {  3, 1<<12 },
104d47ede60Sbalrog     [PCI_INTD]	= {  0, 1<<11 },
105d47ede60Sbalrog     [SM501]	= {  4, 1<<10 },
106d47ede60Sbalrog     [KEY]	= {  5, 1<<6 },
107d47ede60Sbalrog     [RTC_A]	= {  6, 1<<5 },
108d47ede60Sbalrog     [RTC_T]	= {  7, 1<<4 },
109d47ede60Sbalrog     [SDCARD]	= {  8, 1<<7 },
110d47ede60Sbalrog     [EXT]	= { 11, 1<<0 },
111d47ede60Sbalrog     [TP]	= { 12, 1<<15 },
112d47ede60Sbalrog };
113d47ede60Sbalrog 
114c227f099SAnthony Liguori static void update_irl(r2d_fpga_t *fpga)
115d47ede60Sbalrog {
116d47ede60Sbalrog     int i, irl = 15;
117d47ede60Sbalrog     for (i = 0; i < NR_IRQS; i++)
118d47ede60Sbalrog         if (fpga->irlmon & fpga->irlmsk & irqtab[i].msk)
119d47ede60Sbalrog             if (irqtab[i].irl < irl)
120d47ede60Sbalrog                 irl = irqtab[i].irl;
121d47ede60Sbalrog     qemu_set_irq(fpga->irl, irl ^ 15);
122d47ede60Sbalrog }
123d47ede60Sbalrog 
124d47ede60Sbalrog static void r2d_fpga_irq_set(void *opaque, int n, int level)
125d47ede60Sbalrog {
126c227f099SAnthony Liguori     r2d_fpga_t *fpga = opaque;
127d47ede60Sbalrog     if (level)
128d47ede60Sbalrog         fpga->irlmon |= irqtab[n].msk;
129d47ede60Sbalrog     else
130d47ede60Sbalrog         fpga->irlmon &= ~irqtab[n].msk;
131d47ede60Sbalrog     update_irl(fpga);
132d47ede60Sbalrog }
133d47ede60Sbalrog 
13456380752SAurelien Jarno static uint64_t r2d_fpga_read(void *opaque, hwaddr addr, unsigned int size)
135b319feb7Saurel32 {
136c227f099SAnthony Liguori     r2d_fpga_t *s = opaque;
137b319feb7Saurel32 
138b319feb7Saurel32     switch (addr) {
139d47ede60Sbalrog     case PA_IRLMSK:
140d47ede60Sbalrog         return s->irlmsk;
141b319feb7Saurel32     case PA_OUTPORT:
142b319feb7Saurel32 	return s->outport;
143b319feb7Saurel32     case PA_POWOFF:
14437cc0b44SAurelien Jarno 	return 0x00;
145b319feb7Saurel32     case PA_VERREG:
146b319feb7Saurel32 	return 0x10;
147b319feb7Saurel32     }
148b319feb7Saurel32 
149b319feb7Saurel32     return 0;
150b319feb7Saurel32 }
151b319feb7Saurel32 
152b319feb7Saurel32 static void
15356380752SAurelien Jarno r2d_fpga_write(void *opaque, hwaddr addr, uint64_t value, unsigned int size)
154b319feb7Saurel32 {
155c227f099SAnthony Liguori     r2d_fpga_t *s = opaque;
156b319feb7Saurel32 
157b319feb7Saurel32     switch (addr) {
158d47ede60Sbalrog     case PA_IRLMSK:
159d47ede60Sbalrog         s->irlmsk = value;
160d47ede60Sbalrog         update_irl(s);
161d47ede60Sbalrog 	break;
162b319feb7Saurel32     case PA_OUTPORT:
163b319feb7Saurel32 	s->outport = value;
164b319feb7Saurel32 	break;
165b319feb7Saurel32     case PA_POWOFF:
16637cc0b44SAurelien Jarno         if (value & 1) {
167*cf83f140SEric Blake             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
16837cc0b44SAurelien Jarno         }
169b319feb7Saurel32         break;
170b319feb7Saurel32     case PA_VERREG:
171b319feb7Saurel32 	/* Discard writes */
172b319feb7Saurel32 	break;
173b319feb7Saurel32     }
174b319feb7Saurel32 }
175b319feb7Saurel32 
1765dea2efbSAvi Kivity static const MemoryRegionOps r2d_fpga_ops = {
17756380752SAurelien Jarno     .read = r2d_fpga_read,
17856380752SAurelien Jarno     .write = r2d_fpga_write,
17956380752SAurelien Jarno     .impl.min_access_size = 2,
18056380752SAurelien Jarno     .impl.max_access_size = 2,
1815dea2efbSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
182b319feb7Saurel32 };
183b319feb7Saurel32 
1845dea2efbSAvi Kivity static qemu_irq *r2d_fpga_init(MemoryRegion *sysmem,
185a8170e5eSAvi Kivity                                hwaddr base, qemu_irq irl)
186b319feb7Saurel32 {
187c227f099SAnthony Liguori     r2d_fpga_t *s;
188b319feb7Saurel32 
1897267c094SAnthony Liguori     s = g_malloc0(sizeof(r2d_fpga_t));
190d47ede60Sbalrog 
191d47ede60Sbalrog     s->irl = irl;
192b319feb7Saurel32 
1932c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &r2d_fpga_ops, s, "r2d-fpga", 0x40);
1945dea2efbSAvi Kivity     memory_region_add_subregion(sysmem, base, &s->iomem);
195d47ede60Sbalrog     return qemu_allocate_irqs(r2d_fpga_irq_set, s, NR_IRQS);
196b319feb7Saurel32 }
197b319feb7Saurel32 
1984f6493ffSAurelien Jarno typedef struct ResetData {
199868bac81SAndreas Färber     SuperHCPU *cpu;
2004f6493ffSAurelien Jarno     uint32_t vector;
2014f6493ffSAurelien Jarno } ResetData;
2024f6493ffSAurelien Jarno 
2034f6493ffSAurelien Jarno static void main_cpu_reset(void *opaque)
2044f6493ffSAurelien Jarno {
2054f6493ffSAurelien Jarno     ResetData *s = (ResetData *)opaque;
206868bac81SAndreas Färber     CPUSH4State *env = &s->cpu->env;
2074f6493ffSAurelien Jarno 
208868bac81SAndreas Färber     cpu_reset(CPU(s->cpu));
2094f6493ffSAurelien Jarno     env->pc = s->vector;
2104f6493ffSAurelien Jarno }
2114f6493ffSAurelien Jarno 
212541dc0d4SStefan Weil static struct QEMU_PACKED
21373f19035SAurelien Jarno {
21473f19035SAurelien Jarno     int mount_root_rdonly;
21573f19035SAurelien Jarno     int ramdisk_flags;
21673f19035SAurelien Jarno     int orig_root_dev;
21773f19035SAurelien Jarno     int loader_type;
21873f19035SAurelien Jarno     int initrd_start;
21973f19035SAurelien Jarno     int initrd_size;
22073f19035SAurelien Jarno 
22173f19035SAurelien Jarno     char pad[232];
22273f19035SAurelien Jarno 
22373f19035SAurelien Jarno     char kernel_cmdline[256];
22473f19035SAurelien Jarno } boot_params;
22573f19035SAurelien Jarno 
2263ef96221SMarcel Apfelbaum static void r2d_init(MachineState *machine)
2270d78f544Sths {
2283ef96221SMarcel Apfelbaum     const char *cpu_model = machine->cpu_model;
2293ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
2303ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
2313ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
232fd2f410bSAndreas Färber     SuperHCPU *cpu;
2330b7ade1dSAndreas Färber     CPUSH4State *env;
2344f6493ffSAurelien Jarno     ResetData *reset_info;
2350d78f544Sths     struct SH7750State *s;
2365dea2efbSAvi Kivity     MemoryRegion *sdram = g_new(MemoryRegion, 1);
237d47ede60Sbalrog     qemu_irq *irq;
238751c6a17SGerd Hoffmann     DriveInfo *dinfo;
239c2f01775Sbalrog     int i;
2408c106233SBenoît Canet     DeviceState *dev;
2418c106233SBenoît Canet     SysBusDevice *busdev;
24227a9d2eaSRichard Henderson     MemoryRegion *address_space_mem = get_system_memory();
24329b358f9SDavid Gibson     PCIBus *pci_bus;
2440d78f544Sths 
245fd2f410bSAndreas Färber     if (cpu_model == NULL) {
2460fd3ca30Saurel32         cpu_model = "SH7751R";
247fd2f410bSAndreas Färber     }
248aaed909aSbellard 
249fd2f410bSAndreas Färber     cpu = cpu_sh4_init(cpu_model);
250fd2f410bSAndreas Färber     if (cpu == NULL) {
251aaed909aSbellard         fprintf(stderr, "Unable to find CPU definition\n");
252aaed909aSbellard         exit(1);
253aaed909aSbellard     }
254fd2f410bSAndreas Färber     env = &cpu->env;
255fd2f410bSAndreas Färber 
2567267c094SAnthony Liguori     reset_info = g_malloc0(sizeof(ResetData));
257868bac81SAndreas Färber     reset_info->cpu = cpu;
2584f6493ffSAurelien Jarno     reset_info->vector = env->pc;
2594f6493ffSAurelien Jarno     qemu_register_reset(main_cpu_reset, reset_info);
2600d78f544Sths 
2610d78f544Sths     /* Allocate memory space */
262f8ed85acSMarkus Armbruster     memory_region_init_ram(sdram, NULL, "r2d.sdram", SDRAM_SIZE, &error_fatal);
263c5705a77SAvi Kivity     vmstate_register_ram_global(sdram);
2645dea2efbSAvi Kivity     memory_region_add_subregion(address_space_mem, SDRAM_BASE, sdram);
2650d78f544Sths     /* Register peripherals */
2662f493feeSAndreas Färber     s = sh7750_init(cpu, address_space_mem);
2675dea2efbSAvi Kivity     irq = r2d_fpga_init(address_space_mem, 0x04000000, sh7750_irl(s));
2688c106233SBenoît Canet 
2698c106233SBenoît Canet     dev = qdev_create(NULL, "sh_pci");
2701356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
2718c106233SBenoît Canet     qdev_init_nofail(dev);
27229b358f9SDavid Gibson     pci_bus = PCI_BUS(qdev_get_child_bus(dev, "pci"));
2738c106233SBenoît Canet     sysbus_mmio_map(busdev, 0, P4ADDR(0x1e200000));
2748c106233SBenoît Canet     sysbus_mmio_map(busdev, 1, A7ADDR(0x1e200000));
2758c106233SBenoît Canet     sysbus_connect_irq(busdev, 0, irq[PCI_INTA]);
2768c106233SBenoît Canet     sysbus_connect_irq(busdev, 1, irq[PCI_INTB]);
2778c106233SBenoît Canet     sysbus_connect_irq(busdev, 2, irq[PCI_INTC]);
2788c106233SBenoît Canet     sysbus_connect_irq(busdev, 3, irq[PCI_INTD]);
279d47ede60Sbalrog 
280ca8a1104SBALATON Zoltan     dev = qdev_create(NULL, "sysbus-sm501");
281ca8a1104SBALATON Zoltan     busdev = SYS_BUS_DEVICE(dev);
282ca8a1104SBALATON Zoltan     qdev_prop_set_uint32(dev, "vram-size", SM501_VRAM_SIZE);
283ca8a1104SBALATON Zoltan     qdev_prop_set_uint32(dev, "base", 0x10000000);
284ca8a1104SBALATON Zoltan     qdev_prop_set_ptr(dev, "chr-state", serial_hds[2]);
285ca8a1104SBALATON Zoltan     qdev_init_nofail(dev);
286ca8a1104SBALATON Zoltan     sysbus_mmio_map(busdev, 0, 0x10000000);
287ca8a1104SBALATON Zoltan     sysbus_mmio_map(busdev, 1, 0x13e00000);
288ca8a1104SBALATON Zoltan     sysbus_connect_irq(busdev, 0, irq[SM501]);
289a4a771c0Sbalrog 
290a4a771c0Sbalrog     /* onboard CF (True IDE mode, Master only). */
291612b2bd0SAurelien Jarno     dinfo = drive_get(IF_IDE, 0, 0);
2926b2578d6SAndreas Färber     dev = qdev_create(NULL, "mmio-ide");
2936b2578d6SAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
2946b2578d6SAndreas Färber     sysbus_connect_irq(busdev, 0, irq[CF_IDE]);
2956b2578d6SAndreas Färber     qdev_prop_set_uint32(dev, "shift", 1);
2966b2578d6SAndreas Färber     qdev_init_nofail(dev);
2976b2578d6SAndreas Färber     sysbus_mmio_map(busdev, 0, 0x14001000);
2986b2578d6SAndreas Färber     sysbus_mmio_map(busdev, 1, 0x1400080c);
2996b2578d6SAndreas Färber     mmio_ide_init_drives(dev, dinfo, NULL);
300a4a771c0Sbalrog 
30156839a19SAurelien Jarno     /* onboard flash memory */
30245e7e4bcSAurelien Jarno     dinfo = drive_get(IF_PFLASH, 0, 0);
303cfe5f011SAvi Kivity     pflash_cfi02_register(0x0, NULL, "r2d.flash", FLASH_SIZE,
3044be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
305fa1d36dfSMarkus Armbruster                           (16 * 1024), FLASH_SIZE >> 16,
30656839a19SAurelien Jarno                           1, 4, 0x0000, 0x0000, 0x0000, 0x0000,
30701e0451aSAnthony Liguori                           0x555, 0x2aa, 0);
30856839a19SAurelien Jarno 
309c2f01775Sbalrog     /* NIC: rtl8139 on-board, and 2 slots. */
310ab2da564Saurel32     for (i = 0; i < nb_nics; i++)
31129b358f9SDavid Gibson         pci_nic_init_nofail(&nd_table[i], pci_bus,
31229b358f9SDavid Gibson                             "rtl8139", i==0 ? "2" : NULL);
313c2f01775Sbalrog 
3149caa3ec1SAurelien Jarno     /* USB keyboard */
315456dcd8aSMarkus Armbruster     usb_create_simple(usb_bus_find(-1), "usb-kbd");
3169caa3ec1SAurelien Jarno 
3170d78f544Sths     /* Todo: register on board registers */
31873f19035SAurelien Jarno     memset(&boot_params, 0, sizeof(boot_params));
31973f19035SAurelien Jarno 
320e8afa065Saurel32     if (kernel_filename) {
3210d78f544Sths         int kernel_size;
3220d78f544Sths 
323e8afa065Saurel32         kernel_size = load_image_targphys(kernel_filename,
324e8afa065Saurel32                                           SDRAM_BASE + LINUX_LOAD_OFFSET,
32573f19035SAurelien Jarno                                           INITRD_LOAD_OFFSET - LINUX_LOAD_OFFSET);
3260d78f544Sths         if (kernel_size < 0) {
3270d78f544Sths           fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
3280d78f544Sths           exit(1);
3290d78f544Sths         }
33073f19035SAurelien Jarno 
33173f19035SAurelien Jarno         /* initialization which should be done by firmware */
33242874d3aSPeter Maydell         address_space_stl(&address_space_memory, SH7750_BCR1, 1 << 3,
33342874d3aSPeter Maydell                           MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 SDRAM */
33442874d3aSPeter Maydell         address_space_stw(&address_space_memory, SH7750_BCR2, 3 << (3 * 2),
33542874d3aSPeter Maydell                           MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 32bit */
3364f6493ffSAurelien Jarno         reset_info->vector = (SDRAM_BASE + LINUX_LOAD_OFFSET) | 0xa0000000; /* Start from P2 area */
3370d78f544Sths     }
33873f19035SAurelien Jarno 
33973f19035SAurelien Jarno     if (initrd_filename) {
34073f19035SAurelien Jarno         int initrd_size;
34173f19035SAurelien Jarno 
34273f19035SAurelien Jarno         initrd_size = load_image_targphys(initrd_filename,
34373f19035SAurelien Jarno                                           SDRAM_BASE + INITRD_LOAD_OFFSET,
34473f19035SAurelien Jarno                                           SDRAM_SIZE - INITRD_LOAD_OFFSET);
34573f19035SAurelien Jarno 
34673f19035SAurelien Jarno         if (initrd_size < 0) {
34773f19035SAurelien Jarno           fprintf(stderr, "qemu: could not load initrd '%s'\n", initrd_filename);
34873f19035SAurelien Jarno           exit(1);
34973f19035SAurelien Jarno         }
35073f19035SAurelien Jarno 
35173f19035SAurelien Jarno         /* initialization which should be done by firmware */
352cdd14a8cSGuenter Roeck         boot_params.loader_type = tswap32(1);
353cdd14a8cSGuenter Roeck         boot_params.initrd_start = tswap32(INITRD_LOAD_OFFSET);
354cdd14a8cSGuenter Roeck         boot_params.initrd_size = tswap32(initrd_size);
35573f19035SAurelien Jarno     }
35673f19035SAurelien Jarno 
35773f19035SAurelien Jarno     if (kernel_cmdline) {
3589310b9beSJim Meyering         /* I see no evidence that this .kernel_cmdline buffer requires
3599310b9beSJim Meyering            NUL-termination, so using strncpy should be ok. */
36073f19035SAurelien Jarno         strncpy(boot_params.kernel_cmdline, kernel_cmdline,
36173f19035SAurelien Jarno                 sizeof(boot_params.kernel_cmdline));
36273f19035SAurelien Jarno     }
36373f19035SAurelien Jarno 
36473f19035SAurelien Jarno     rom_add_blob_fixed("boot_params", &boot_params, sizeof(boot_params),
36573f19035SAurelien Jarno                        SDRAM_BASE + BOOT_PARAMS_OFFSET);
3660d78f544Sths }
3670d78f544Sths 
368e264d29dSEduardo Habkost static void r2d_machine_init(MachineClass *mc)
369f80f9ec9SAnthony Liguori {
370e264d29dSEduardo Habkost     mc->desc = "r2d-plus board";
371e264d29dSEduardo Habkost     mc->init = r2d_init;
3722059839bSMarkus Armbruster     mc->block_default_type = IF_IDE;
373f80f9ec9SAnthony Liguori }
374f80f9ec9SAnthony Liguori 
375e264d29dSEduardo Habkost DEFINE_MACHINE("r2d", r2d_machine_init)
376