10d78f544Sths /* 20d78f544Sths * Renesas SH7751R R2D-PLUS emulation 30d78f544Sths * 40d78f544Sths * Copyright (c) 2007 Magnus Damm 5b319feb7Saurel32 * Copyright (c) 2008 Paul Mundt 60d78f544Sths * 70d78f544Sths * Permission is hereby granted, free of charge, to any person obtaining a copy 80d78f544Sths * of this software and associated documentation files (the "Software"), to deal 90d78f544Sths * in the Software without restriction, including without limitation the rights 100d78f544Sths * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 110d78f544Sths * copies of the Software, and to permit persons to whom the Software is 120d78f544Sths * furnished to do so, subject to the following conditions: 130d78f544Sths * 140d78f544Sths * The above copyright notice and this permission notice shall be included in 150d78f544Sths * all copies or substantial portions of the Software. 160d78f544Sths * 170d78f544Sths * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 180d78f544Sths * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 190d78f544Sths * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 200d78f544Sths * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 210d78f544Sths * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 220d78f544Sths * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 230d78f544Sths * THE SOFTWARE. 240d78f544Sths */ 250d78f544Sths 269d4c9946SPeter Maydell #include "qemu/osdep.h" 27e7dd191cSPhilippe Mathieu-Daudé #include "qemu/units.h" 28da34e65cSMarkus Armbruster #include "qapi/error.h" 296e5dd76fSBALATON Zoltan #include "qemu/error-report.h" 304771d756SPaolo Bonzini #include "cpu.h" 3183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 320d09e41aSPaolo Bonzini #include "hw/sh4/sh.h" 3371e8a915SMarkus Armbruster #include "sysemu/reset.h" 3454d31236SMarkus Armbruster #include "sysemu/runstate.h" 359c17d615SPaolo Bonzini #include "sysemu/sysemu.h" 3683c9f4caSPaolo Bonzini #include "hw/boards.h" 3783c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 38a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 391422e32dSPaolo Bonzini #include "net/net.h" 4047b43a1fSPaolo Bonzini #include "sh7750_regs.h" 4101c43405SPhilippe Mathieu-Daudé #include "hw/ide/mmio.h" 4264552b6bSMarkus Armbruster #include "hw/irq.h" 4383c9f4caSPaolo Bonzini #include "hw/loader.h" 4483c9f4caSPaolo Bonzini #include "hw/usb.h" 450d09e41aSPaolo Bonzini #include "hw/block/flash.h" 46*ccc76731SPhilippe Mathieu-Daudé #include "exec/tswap.h" 4756839a19SAurelien Jarno 4856839a19SAurelien Jarno #define FLASH_BASE 0x00000000 4984687134SMarkus Armbruster #define FLASH_SIZE (16 * MiB) 500d78f544Sths 510d78f544Sths #define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */ 520d78f544Sths #define SDRAM_SIZE 0x04000000 530d78f544Sths 54ffd39257Sblueswir1 #define SM501_VRAM_SIZE 0x800000 55ffd39257Sblueswir1 5673f19035SAurelien Jarno #define BOOT_PARAMS_OFFSET 0x0010000 57e8afa065Saurel32 /* CONFIG_BOOT_LINK_OFFSET of Linux kernel */ 5873f19035SAurelien Jarno #define LINUX_LOAD_OFFSET 0x0800000 5973f19035SAurelien Jarno #define INITRD_LOAD_OFFSET 0x1800000 60e8afa065Saurel32 61d47ede60Sbalrog #define PA_IRLMSK 0x00 62b319feb7Saurel32 #define PA_POWOFF 0x30 63b319feb7Saurel32 #define PA_VERREG 0x32 64b319feb7Saurel32 #define PA_OUTPORT 0x36 65b319feb7Saurel32 66b319feb7Saurel32 typedef struct { 67b319feb7Saurel32 uint16_t bcr; 68d47ede60Sbalrog uint16_t irlmsk; 69b319feb7Saurel32 uint16_t irlmon; 70b319feb7Saurel32 uint16_t cfctl; 71b319feb7Saurel32 uint16_t cfpow; 72b319feb7Saurel32 uint16_t dispctl; 73b319feb7Saurel32 uint16_t sdmpow; 74b319feb7Saurel32 uint16_t rtcce; 75b319feb7Saurel32 uint16_t pcicd; 76b319feb7Saurel32 uint16_t voyagerrts; 77b319feb7Saurel32 uint16_t cfrst; 78b319feb7Saurel32 uint16_t admrts; 79b319feb7Saurel32 uint16_t extrst; 80b319feb7Saurel32 uint16_t cfcdintclr; 81b319feb7Saurel32 uint16_t keyctlclr; 82b319feb7Saurel32 uint16_t pad0; 83b319feb7Saurel32 uint16_t pad1; 84b319feb7Saurel32 uint16_t verreg; 85b319feb7Saurel32 uint16_t inport; 86b319feb7Saurel32 uint16_t outport; 87b319feb7Saurel32 uint16_t bverreg; 88d47ede60Sbalrog 89d47ede60Sbalrog /* output pin */ 90d47ede60Sbalrog qemu_irq irl; 915dea2efbSAvi Kivity MemoryRegion iomem; 92c227f099SAnthony Liguori } r2d_fpga_t; 93b319feb7Saurel32 94d47ede60Sbalrog enum r2d_fpga_irq { 95d47ede60Sbalrog PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T, 96d47ede60Sbalrog SDCARD, PCI_INTA, PCI_INTB, EXT, TP, 97d47ede60Sbalrog NR_IRQS 98d47ede60Sbalrog }; 99d47ede60Sbalrog 100d47ede60Sbalrog static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = { 101d47ede60Sbalrog [CF_IDE] = { 1, 1 << 9 }, 102d47ede60Sbalrog [CF_CD] = { 2, 1 << 8 }, 103d47ede60Sbalrog [PCI_INTA] = { 9, 1 << 14 }, 104d47ede60Sbalrog [PCI_INTB] = { 10, 1 << 13 }, 105d47ede60Sbalrog [PCI_INTC] = { 3, 1 << 12 }, 106d47ede60Sbalrog [PCI_INTD] = { 0, 1 << 11 }, 107d47ede60Sbalrog [SM501] = { 4, 1 << 10 }, 108d47ede60Sbalrog [KEY] = { 5, 1 << 6 }, 109d47ede60Sbalrog [RTC_A] = { 6, 1 << 5 }, 110d47ede60Sbalrog [RTC_T] = { 7, 1 << 4 }, 111d47ede60Sbalrog [SDCARD] = { 8, 1 << 7 }, 112d47ede60Sbalrog [EXT] = { 11, 1 << 0 }, 113d47ede60Sbalrog [TP] = { 12, 1 << 15 }, 114d47ede60Sbalrog }; 115d47ede60Sbalrog 116c227f099SAnthony Liguori static void update_irl(r2d_fpga_t *fpga) 117d47ede60Sbalrog { 118d47ede60Sbalrog int i, irl = 15; 119ac3c9e74SBALATON Zoltan for (i = 0; i < NR_IRQS; i++) { 120ac3c9e74SBALATON Zoltan if ((fpga->irlmon & fpga->irlmsk & irqtab[i].msk) && 121ac3c9e74SBALATON Zoltan irqtab[i].irl < irl) { 122d47ede60Sbalrog irl = irqtab[i].irl; 123ac3c9e74SBALATON Zoltan } 124ac3c9e74SBALATON Zoltan } 125d47ede60Sbalrog qemu_set_irq(fpga->irl, irl ^ 15); 126d47ede60Sbalrog } 127d47ede60Sbalrog 128d47ede60Sbalrog static void r2d_fpga_irq_set(void *opaque, int n, int level) 129d47ede60Sbalrog { 130c227f099SAnthony Liguori r2d_fpga_t *fpga = opaque; 131ac3c9e74SBALATON Zoltan if (level) { 132d47ede60Sbalrog fpga->irlmon |= irqtab[n].msk; 133ac3c9e74SBALATON Zoltan } else { 134d47ede60Sbalrog fpga->irlmon &= ~irqtab[n].msk; 135ac3c9e74SBALATON Zoltan } 136d47ede60Sbalrog update_irl(fpga); 137d47ede60Sbalrog } 138d47ede60Sbalrog 13956380752SAurelien Jarno static uint64_t r2d_fpga_read(void *opaque, hwaddr addr, unsigned int size) 140b319feb7Saurel32 { 141c227f099SAnthony Liguori r2d_fpga_t *s = opaque; 142b319feb7Saurel32 143b319feb7Saurel32 switch (addr) { 144d47ede60Sbalrog case PA_IRLMSK: 145d47ede60Sbalrog return s->irlmsk; 146b319feb7Saurel32 case PA_OUTPORT: 147b319feb7Saurel32 return s->outport; 148b319feb7Saurel32 case PA_POWOFF: 14937cc0b44SAurelien Jarno return 0x00; 150b319feb7Saurel32 case PA_VERREG: 151b319feb7Saurel32 return 0x10; 152b319feb7Saurel32 } 153b319feb7Saurel32 154b319feb7Saurel32 return 0; 155b319feb7Saurel32 } 156b319feb7Saurel32 157b319feb7Saurel32 static void 15856380752SAurelien Jarno r2d_fpga_write(void *opaque, hwaddr addr, uint64_t value, unsigned int size) 159b319feb7Saurel32 { 160c227f099SAnthony Liguori r2d_fpga_t *s = opaque; 161b319feb7Saurel32 162b319feb7Saurel32 switch (addr) { 163d47ede60Sbalrog case PA_IRLMSK: 164d47ede60Sbalrog s->irlmsk = value; 165d47ede60Sbalrog update_irl(s); 166d47ede60Sbalrog break; 167b319feb7Saurel32 case PA_OUTPORT: 168b319feb7Saurel32 s->outport = value; 169b319feb7Saurel32 break; 170b319feb7Saurel32 case PA_POWOFF: 17137cc0b44SAurelien Jarno if (value & 1) { 172cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 17337cc0b44SAurelien Jarno } 174b319feb7Saurel32 break; 175b319feb7Saurel32 case PA_VERREG: 176b319feb7Saurel32 /* Discard writes */ 177b319feb7Saurel32 break; 178b319feb7Saurel32 } 179b319feb7Saurel32 } 180b319feb7Saurel32 1815dea2efbSAvi Kivity static const MemoryRegionOps r2d_fpga_ops = { 18256380752SAurelien Jarno .read = r2d_fpga_read, 18356380752SAurelien Jarno .write = r2d_fpga_write, 18456380752SAurelien Jarno .impl.min_access_size = 2, 18556380752SAurelien Jarno .impl.max_access_size = 2, 1865dea2efbSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 187b319feb7Saurel32 }; 188b319feb7Saurel32 1895dea2efbSAvi Kivity static qemu_irq *r2d_fpga_init(MemoryRegion *sysmem, 190a8170e5eSAvi Kivity hwaddr base, qemu_irq irl) 191b319feb7Saurel32 { 192c227f099SAnthony Liguori r2d_fpga_t *s; 193b319feb7Saurel32 194b21e2380SMarkus Armbruster s = g_new0(r2d_fpga_t, 1); 195d47ede60Sbalrog 196d47ede60Sbalrog s->irl = irl; 197b319feb7Saurel32 1982c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &r2d_fpga_ops, s, "r2d-fpga", 0x40); 1995dea2efbSAvi Kivity memory_region_add_subregion(sysmem, base, &s->iomem); 200d47ede60Sbalrog return qemu_allocate_irqs(r2d_fpga_irq_set, s, NR_IRQS); 201b319feb7Saurel32 } 202b319feb7Saurel32 2034f6493ffSAurelien Jarno typedef struct ResetData { 204868bac81SAndreas Färber SuperHCPU *cpu; 2054f6493ffSAurelien Jarno uint32_t vector; 2064f6493ffSAurelien Jarno } ResetData; 2074f6493ffSAurelien Jarno 2084f6493ffSAurelien Jarno static void main_cpu_reset(void *opaque) 2094f6493ffSAurelien Jarno { 2104f6493ffSAurelien Jarno ResetData *s = (ResetData *)opaque; 211868bac81SAndreas Färber CPUSH4State *env = &s->cpu->env; 2124f6493ffSAurelien Jarno 213868bac81SAndreas Färber cpu_reset(CPU(s->cpu)); 2144f6493ffSAurelien Jarno env->pc = s->vector; 2154f6493ffSAurelien Jarno } 2164f6493ffSAurelien Jarno 217541dc0d4SStefan Weil static struct QEMU_PACKED 21873f19035SAurelien Jarno { 21973f19035SAurelien Jarno int mount_root_rdonly; 22073f19035SAurelien Jarno int ramdisk_flags; 22173f19035SAurelien Jarno int orig_root_dev; 22273f19035SAurelien Jarno int loader_type; 22373f19035SAurelien Jarno int initrd_start; 22473f19035SAurelien Jarno int initrd_size; 22573f19035SAurelien Jarno 22673f19035SAurelien Jarno char pad[232]; 22773f19035SAurelien Jarno 2287de7b608SMichael S. Tsirkin char kernel_cmdline[256] QEMU_NONSTRING; 22973f19035SAurelien Jarno } boot_params; 23073f19035SAurelien Jarno 2313ef96221SMarcel Apfelbaum static void r2d_init(MachineState *machine) 2320d78f544Sths { 2333ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 2343ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 2353ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 236cf2528a5SThomas Huth MachineClass *mc = MACHINE_GET_CLASS(machine); 237fd2f410bSAndreas Färber SuperHCPU *cpu; 2380b7ade1dSAndreas Färber CPUSH4State *env; 2394f6493ffSAurelien Jarno ResetData *reset_info; 2400d78f544Sths struct SH7750State *s; 2415dea2efbSAvi Kivity MemoryRegion *sdram = g_new(MemoryRegion, 1); 242d47ede60Sbalrog qemu_irq *irq; 243751c6a17SGerd Hoffmann DriveInfo *dinfo; 2448c106233SBenoît Canet DeviceState *dev; 2458c106233SBenoît Canet SysBusDevice *busdev; 24627a9d2eaSRichard Henderson MemoryRegion *address_space_mem = get_system_memory(); 24729b358f9SDavid Gibson PCIBus *pci_bus; 2481b31b677SPaolo Bonzini USBBus *usb_bus; 2490d78f544Sths 25078f60b82SIgor Mammedov cpu = SUPERH_CPU(cpu_create(machine->cpu_type)); 251fd2f410bSAndreas Färber env = &cpu->env; 252fd2f410bSAndreas Färber 253b21e2380SMarkus Armbruster reset_info = g_new0(ResetData, 1); 254868bac81SAndreas Färber reset_info->cpu = cpu; 2554f6493ffSAurelien Jarno reset_info->vector = env->pc; 2564f6493ffSAurelien Jarno qemu_register_reset(main_cpu_reset, reset_info); 2570d78f544Sths 2580d78f544Sths /* Allocate memory space */ 25998a99ce0SPeter Maydell memory_region_init_ram(sdram, NULL, "r2d.sdram", SDRAM_SIZE, &error_fatal); 2605dea2efbSAvi Kivity memory_region_add_subregion(address_space_mem, SDRAM_BASE, sdram); 2610d78f544Sths /* Register peripherals */ 2622f493feeSAndreas Färber s = sh7750_init(cpu, address_space_mem); 2635dea2efbSAvi Kivity irq = r2d_fpga_init(address_space_mem, 0x04000000, sh7750_irl(s)); 2648c106233SBenoît Canet 2653e80f690SMarkus Armbruster dev = qdev_new("sh_pci"); 2661356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2673c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 26829b358f9SDavid Gibson pci_bus = PCI_BUS(qdev_get_child_bus(dev, "pci")); 2698c106233SBenoît Canet sysbus_mmio_map(busdev, 0, P4ADDR(0x1e200000)); 2708c106233SBenoît Canet sysbus_mmio_map(busdev, 1, A7ADDR(0x1e200000)); 2718c106233SBenoît Canet sysbus_connect_irq(busdev, 0, irq[PCI_INTA]); 2728c106233SBenoît Canet sysbus_connect_irq(busdev, 1, irq[PCI_INTB]); 2738c106233SBenoît Canet sysbus_connect_irq(busdev, 2, irq[PCI_INTC]); 2748c106233SBenoît Canet sysbus_connect_irq(busdev, 3, irq[PCI_INTD]); 275d47ede60Sbalrog 2763e80f690SMarkus Armbruster dev = qdev_new("sysbus-sm501"); 277ca8a1104SBALATON Zoltan busdev = SYS_BUS_DEVICE(dev); 278ca8a1104SBALATON Zoltan qdev_prop_set_uint32(dev, "vram-size", SM501_VRAM_SIZE); 2796a015046SPhilippe Mathieu-Daudé qdev_prop_set_uint64(dev, "dma-offset", 0x10000000); 2800ed40f16SMarc-André Lureau qdev_prop_set_chr(dev, "chardev", serial_hd(2)); 2813c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 282ca8a1104SBALATON Zoltan sysbus_mmio_map(busdev, 0, 0x10000000); 283ca8a1104SBALATON Zoltan sysbus_mmio_map(busdev, 1, 0x13e00000); 284ca8a1104SBALATON Zoltan sysbus_connect_irq(busdev, 0, irq[SM501]); 285a4a771c0Sbalrog 286a4a771c0Sbalrog /* onboard CF (True IDE mode, Master only). */ 287612b2bd0SAurelien Jarno dinfo = drive_get(IF_IDE, 0, 0); 2883e80f690SMarkus Armbruster dev = qdev_new("mmio-ide"); 2896b2578d6SAndreas Färber busdev = SYS_BUS_DEVICE(dev); 29068ad89b7SThomas Huth sysbus_connect_irq(busdev, 0, irq[CF_IDE]); 2916b2578d6SAndreas Färber qdev_prop_set_uint32(dev, "shift", 1); 2923c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2936b2578d6SAndreas Färber sysbus_mmio_map(busdev, 0, 0x14001000); 2946b2578d6SAndreas Färber sysbus_mmio_map(busdev, 1, 0x1400080c); 2956b2578d6SAndreas Färber mmio_ide_init_drives(dev, dinfo, NULL); 296a4a771c0Sbalrog 29784687134SMarkus Armbruster /* 29884687134SMarkus Armbruster * Onboard flash memory 29984687134SMarkus Armbruster * According to the old board user document in Japanese (under 30084687134SMarkus Armbruster * NDA) what is referred to as FROM (Area0) is connected via a 30184687134SMarkus Armbruster * 32-bit bus and CS0 to CN8. The docs mention a Cypress 30284687134SMarkus Armbruster * S29PL127J60TFI130 chipsset. Per the 'S29PL-J 002-00615 30384687134SMarkus Armbruster * Rev. *E' datasheet, it is a 128Mbit NOR parallel flash 30484687134SMarkus Armbruster * addressable in words of 16bit. 30584687134SMarkus Armbruster */ 30645e7e4bcSAurelien Jarno dinfo = drive_get(IF_PFLASH, 0, 0); 307940d5b13SMarkus Armbruster pflash_cfi02_register(0x0, "r2d.flash", FLASH_SIZE, 3084be74634SMarkus Armbruster dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, 309ce14710fSMarkus Armbruster 64 * KiB, 1, 2, 0x0001, 0x227e, 0x2220, 0x2200, 31001e0451aSAnthony Liguori 0x555, 0x2aa, 0); 31156839a19SAurelien Jarno 312c2f01775Sbalrog /* NIC: rtl8139 on-board, and 2 slots. */ 3132d89ae0cSDavid Woodhouse pci_init_nic_in_slot(pci_bus, mc->default_nic, NULL, "2"); 3142d89ae0cSDavid Woodhouse pci_init_nic_devices(pci_bus, mc->default_nic); 315c2f01775Sbalrog 3169caa3ec1SAurelien Jarno /* USB keyboard */ 3171b31b677SPaolo Bonzini usb_bus = USB_BUS(object_resolve_type_unambiguous(TYPE_USB_BUS, 3181b31b677SPaolo Bonzini &error_abort)); 3191b31b677SPaolo Bonzini usb_create_simple(usb_bus, "usb-kbd"); 3209caa3ec1SAurelien Jarno 3210d78f544Sths /* Todo: register on board registers */ 32273f19035SAurelien Jarno memset(&boot_params, 0, sizeof(boot_params)); 32373f19035SAurelien Jarno 324e8afa065Saurel32 if (kernel_filename) { 3250d78f544Sths int kernel_size; 3260d78f544Sths 327e8afa065Saurel32 kernel_size = load_image_targphys(kernel_filename, 328e8afa065Saurel32 SDRAM_BASE + LINUX_LOAD_OFFSET, 32973f19035SAurelien Jarno INITRD_LOAD_OFFSET - LINUX_LOAD_OFFSET); 3300d78f544Sths if (kernel_size < 0) { 3316e5dd76fSBALATON Zoltan error_report("qemu: could not load kernel '%s'", kernel_filename); 3320d78f544Sths exit(1); 3330d78f544Sths } 33473f19035SAurelien Jarno 33573f19035SAurelien Jarno /* initialization which should be done by firmware */ 33642874d3aSPeter Maydell address_space_stl(&address_space_memory, SH7750_BCR1, 1 << 3, 33742874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 SDRAM */ 33842874d3aSPeter Maydell address_space_stw(&address_space_memory, SH7750_BCR2, 3 << (3 * 2), 33942874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 32bit */ 340f94bff13SBALATON Zoltan /* Start from P2 area */ 341f94bff13SBALATON Zoltan reset_info->vector = (SDRAM_BASE + LINUX_LOAD_OFFSET) | 0xa0000000; 3420d78f544Sths } 34373f19035SAurelien Jarno 34473f19035SAurelien Jarno if (initrd_filename) { 34573f19035SAurelien Jarno int initrd_size; 34673f19035SAurelien Jarno 34773f19035SAurelien Jarno initrd_size = load_image_targphys(initrd_filename, 34873f19035SAurelien Jarno SDRAM_BASE + INITRD_LOAD_OFFSET, 34973f19035SAurelien Jarno SDRAM_SIZE - INITRD_LOAD_OFFSET); 35073f19035SAurelien Jarno 35173f19035SAurelien Jarno if (initrd_size < 0) { 3526e5dd76fSBALATON Zoltan error_report("qemu: could not load initrd '%s'", initrd_filename); 35373f19035SAurelien Jarno exit(1); 35473f19035SAurelien Jarno } 35573f19035SAurelien Jarno 35673f19035SAurelien Jarno /* initialization which should be done by firmware */ 357cdd14a8cSGuenter Roeck boot_params.loader_type = tswap32(1); 358cdd14a8cSGuenter Roeck boot_params.initrd_start = tswap32(INITRD_LOAD_OFFSET); 359cdd14a8cSGuenter Roeck boot_params.initrd_size = tswap32(initrd_size); 36073f19035SAurelien Jarno } 36173f19035SAurelien Jarno 36273f19035SAurelien Jarno if (kernel_cmdline) { 36322138965SBALATON Zoltan /* 36422138965SBALATON Zoltan * I see no evidence that this .kernel_cmdline buffer requires 36522138965SBALATON Zoltan * NUL-termination, so using strncpy should be ok. 36622138965SBALATON Zoltan */ 36773f19035SAurelien Jarno strncpy(boot_params.kernel_cmdline, kernel_cmdline, 36873f19035SAurelien Jarno sizeof(boot_params.kernel_cmdline)); 36973f19035SAurelien Jarno } 37073f19035SAurelien Jarno 37173f19035SAurelien Jarno rom_add_blob_fixed("boot_params", &boot_params, sizeof(boot_params), 37273f19035SAurelien Jarno SDRAM_BASE + BOOT_PARAMS_OFFSET); 3730d78f544Sths } 3740d78f544Sths 375e264d29dSEduardo Habkost static void r2d_machine_init(MachineClass *mc) 376f80f9ec9SAnthony Liguori { 377e264d29dSEduardo Habkost mc->desc = "r2d-plus board"; 378e264d29dSEduardo Habkost mc->init = r2d_init; 3792059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 38078f60b82SIgor Mammedov mc->default_cpu_type = TYPE_SH7751R_CPU; 381cf2528a5SThomas Huth mc->default_nic = "rtl8139"; 382f80f9ec9SAnthony Liguori } 383f80f9ec9SAnthony Liguori 384e264d29dSEduardo Habkost DEFINE_MACHINE("r2d", r2d_machine_init) 385