10d78f544Sths /* 20d78f544Sths * Renesas SH7751R R2D-PLUS emulation 30d78f544Sths * 40d78f544Sths * Copyright (c) 2007 Magnus Damm 5b319feb7Saurel32 * Copyright (c) 2008 Paul Mundt 60d78f544Sths * 70d78f544Sths * Permission is hereby granted, free of charge, to any person obtaining a copy 80d78f544Sths * of this software and associated documentation files (the "Software"), to deal 90d78f544Sths * in the Software without restriction, including without limitation the rights 100d78f544Sths * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 110d78f544Sths * copies of the Software, and to permit persons to whom the Software is 120d78f544Sths * furnished to do so, subject to the following conditions: 130d78f544Sths * 140d78f544Sths * The above copyright notice and this permission notice shall be included in 150d78f544Sths * all copies or substantial portions of the Software. 160d78f544Sths * 170d78f544Sths * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 180d78f544Sths * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 190d78f544Sths * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 200d78f544Sths * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 210d78f544Sths * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 220d78f544Sths * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 230d78f544Sths * THE SOFTWARE. 240d78f544Sths */ 250d78f544Sths 269d4c9946SPeter Maydell #include "qemu/osdep.h" 27e7dd191cSPhilippe Mathieu-Daudé #include "qemu/units.h" 28da34e65cSMarkus Armbruster #include "qapi/error.h" 296e5dd76fSBALATON Zoltan #include "qemu/error-report.h" 304771d756SPaolo Bonzini #include "cpu.h" 3183c9f4caSPaolo Bonzini #include "hw/sysbus.h" 320d09e41aSPaolo Bonzini #include "hw/sh4/sh.h" 3332cad1ffSPhilippe Mathieu-Daudé #include "system/reset.h" 3432cad1ffSPhilippe Mathieu-Daudé #include "system/runstate.h" 3532cad1ffSPhilippe Mathieu-Daudé #include "system/system.h" 3683c9f4caSPaolo Bonzini #include "hw/boards.h" 3783c9f4caSPaolo Bonzini #include "hw/pci/pci.h" 38a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 391422e32dSPaolo Bonzini #include "net/net.h" 4047b43a1fSPaolo Bonzini #include "sh7750_regs.h" 4101c43405SPhilippe Mathieu-Daudé #include "hw/ide/mmio.h" 4264552b6bSMarkus Armbruster #include "hw/irq.h" 4383c9f4caSPaolo Bonzini #include "hw/loader.h" 4483c9f4caSPaolo Bonzini #include "hw/usb.h" 450d09e41aSPaolo Bonzini #include "hw/block/flash.h" 46ccc76731SPhilippe Mathieu-Daudé #include "exec/tswap.h" 4756839a19SAurelien Jarno 4856839a19SAurelien Jarno #define FLASH_BASE 0x00000000 4984687134SMarkus Armbruster #define FLASH_SIZE (16 * MiB) 500d78f544Sths 510d78f544Sths #define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */ 520d78f544Sths #define SDRAM_SIZE 0x04000000 530d78f544Sths 54ffd39257Sblueswir1 #define SM501_VRAM_SIZE 0x800000 55ffd39257Sblueswir1 5673f19035SAurelien Jarno #define BOOT_PARAMS_OFFSET 0x0010000 57e8afa065Saurel32 /* CONFIG_BOOT_LINK_OFFSET of Linux kernel */ 5873f19035SAurelien Jarno #define LINUX_LOAD_OFFSET 0x0800000 5973f19035SAurelien Jarno #define INITRD_LOAD_OFFSET 0x1800000 60e8afa065Saurel32 61d47ede60Sbalrog #define PA_IRLMSK 0x00 62b319feb7Saurel32 #define PA_POWOFF 0x30 63b319feb7Saurel32 #define PA_VERREG 0x32 64b319feb7Saurel32 #define PA_OUTPORT 0x36 65b319feb7Saurel32 66*6b8f40c6SPhilippe Mathieu-Daudé enum r2d_fpga_irq { 67*6b8f40c6SPhilippe Mathieu-Daudé PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T, 68*6b8f40c6SPhilippe Mathieu-Daudé SDCARD, PCI_INTA, PCI_INTB, EXT, TP, 69*6b8f40c6SPhilippe Mathieu-Daudé NR_IRQS 70*6b8f40c6SPhilippe Mathieu-Daudé }; 71*6b8f40c6SPhilippe Mathieu-Daudé 72b319feb7Saurel32 typedef struct { 73b319feb7Saurel32 uint16_t bcr; 74d47ede60Sbalrog uint16_t irlmsk; 75b319feb7Saurel32 uint16_t irlmon; 76b319feb7Saurel32 uint16_t cfctl; 77b319feb7Saurel32 uint16_t cfpow; 78b319feb7Saurel32 uint16_t dispctl; 79b319feb7Saurel32 uint16_t sdmpow; 80b319feb7Saurel32 uint16_t rtcce; 81b319feb7Saurel32 uint16_t pcicd; 82b319feb7Saurel32 uint16_t voyagerrts; 83b319feb7Saurel32 uint16_t cfrst; 84b319feb7Saurel32 uint16_t admrts; 85b319feb7Saurel32 uint16_t extrst; 86b319feb7Saurel32 uint16_t cfcdintclr; 87b319feb7Saurel32 uint16_t keyctlclr; 88b319feb7Saurel32 uint16_t pad0; 89b319feb7Saurel32 uint16_t pad1; 90b319feb7Saurel32 uint16_t verreg; 91b319feb7Saurel32 uint16_t inport; 92b319feb7Saurel32 uint16_t outport; 93b319feb7Saurel32 uint16_t bverreg; 94d47ede60Sbalrog 95d47ede60Sbalrog /* output pin */ 96d47ede60Sbalrog qemu_irq irl; 97*6b8f40c6SPhilippe Mathieu-Daudé IRQState irq[NR_IRQS]; 985dea2efbSAvi Kivity MemoryRegion iomem; 99c227f099SAnthony Liguori } r2d_fpga_t; 100b319feb7Saurel32 101d47ede60Sbalrog static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = { 102d47ede60Sbalrog [CF_IDE] = { 1, 1 << 9 }, 103d47ede60Sbalrog [CF_CD] = { 2, 1 << 8 }, 104d47ede60Sbalrog [PCI_INTA] = { 9, 1 << 14 }, 105d47ede60Sbalrog [PCI_INTB] = { 10, 1 << 13 }, 106d47ede60Sbalrog [PCI_INTC] = { 3, 1 << 12 }, 107d47ede60Sbalrog [PCI_INTD] = { 0, 1 << 11 }, 108d47ede60Sbalrog [SM501] = { 4, 1 << 10 }, 109d47ede60Sbalrog [KEY] = { 5, 1 << 6 }, 110d47ede60Sbalrog [RTC_A] = { 6, 1 << 5 }, 111d47ede60Sbalrog [RTC_T] = { 7, 1 << 4 }, 112d47ede60Sbalrog [SDCARD] = { 8, 1 << 7 }, 113d47ede60Sbalrog [EXT] = { 11, 1 << 0 }, 114d47ede60Sbalrog [TP] = { 12, 1 << 15 }, 115d47ede60Sbalrog }; 116d47ede60Sbalrog 117c227f099SAnthony Liguori static void update_irl(r2d_fpga_t *fpga) 118d47ede60Sbalrog { 119d47ede60Sbalrog int i, irl = 15; 120ac3c9e74SBALATON Zoltan for (i = 0; i < NR_IRQS; i++) { 121ac3c9e74SBALATON Zoltan if ((fpga->irlmon & fpga->irlmsk & irqtab[i].msk) && 122ac3c9e74SBALATON Zoltan irqtab[i].irl < irl) { 123d47ede60Sbalrog irl = irqtab[i].irl; 124ac3c9e74SBALATON Zoltan } 125ac3c9e74SBALATON Zoltan } 126d47ede60Sbalrog qemu_set_irq(fpga->irl, irl ^ 15); 127d47ede60Sbalrog } 128d47ede60Sbalrog 129d47ede60Sbalrog static void r2d_fpga_irq_set(void *opaque, int n, int level) 130d47ede60Sbalrog { 131c227f099SAnthony Liguori r2d_fpga_t *fpga = opaque; 132ac3c9e74SBALATON Zoltan if (level) { 133d47ede60Sbalrog fpga->irlmon |= irqtab[n].msk; 134ac3c9e74SBALATON Zoltan } else { 135d47ede60Sbalrog fpga->irlmon &= ~irqtab[n].msk; 136ac3c9e74SBALATON Zoltan } 137d47ede60Sbalrog update_irl(fpga); 138d47ede60Sbalrog } 139d47ede60Sbalrog 14056380752SAurelien Jarno static uint64_t r2d_fpga_read(void *opaque, hwaddr addr, unsigned int size) 141b319feb7Saurel32 { 142c227f099SAnthony Liguori r2d_fpga_t *s = opaque; 143b319feb7Saurel32 144b319feb7Saurel32 switch (addr) { 145d47ede60Sbalrog case PA_IRLMSK: 146d47ede60Sbalrog return s->irlmsk; 147b319feb7Saurel32 case PA_OUTPORT: 148b319feb7Saurel32 return s->outport; 149b319feb7Saurel32 case PA_POWOFF: 15037cc0b44SAurelien Jarno return 0x00; 151b319feb7Saurel32 case PA_VERREG: 152b319feb7Saurel32 return 0x10; 153b319feb7Saurel32 } 154b319feb7Saurel32 155b319feb7Saurel32 return 0; 156b319feb7Saurel32 } 157b319feb7Saurel32 158b319feb7Saurel32 static void 15956380752SAurelien Jarno r2d_fpga_write(void *opaque, hwaddr addr, uint64_t value, unsigned int size) 160b319feb7Saurel32 { 161c227f099SAnthony Liguori r2d_fpga_t *s = opaque; 162b319feb7Saurel32 163b319feb7Saurel32 switch (addr) { 164d47ede60Sbalrog case PA_IRLMSK: 165d47ede60Sbalrog s->irlmsk = value; 166d47ede60Sbalrog update_irl(s); 167d47ede60Sbalrog break; 168b319feb7Saurel32 case PA_OUTPORT: 169b319feb7Saurel32 s->outport = value; 170b319feb7Saurel32 break; 171b319feb7Saurel32 case PA_POWOFF: 17237cc0b44SAurelien Jarno if (value & 1) { 173cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); 17437cc0b44SAurelien Jarno } 175b319feb7Saurel32 break; 176b319feb7Saurel32 case PA_VERREG: 177b319feb7Saurel32 /* Discard writes */ 178b319feb7Saurel32 break; 179b319feb7Saurel32 } 180b319feb7Saurel32 } 181b319feb7Saurel32 1825dea2efbSAvi Kivity static const MemoryRegionOps r2d_fpga_ops = { 18356380752SAurelien Jarno .read = r2d_fpga_read, 18456380752SAurelien Jarno .write = r2d_fpga_write, 18556380752SAurelien Jarno .impl.min_access_size = 2, 18656380752SAurelien Jarno .impl.max_access_size = 2, 1875dea2efbSAvi Kivity .endianness = DEVICE_NATIVE_ENDIAN, 188b319feb7Saurel32 }; 189b319feb7Saurel32 190*6b8f40c6SPhilippe Mathieu-Daudé static r2d_fpga_t *r2d_fpga_init(MemoryRegion *sysmem, 191a8170e5eSAvi Kivity hwaddr base, qemu_irq irl) 192b319feb7Saurel32 { 193c227f099SAnthony Liguori r2d_fpga_t *s; 194b319feb7Saurel32 195b21e2380SMarkus Armbruster s = g_new0(r2d_fpga_t, 1); 196d47ede60Sbalrog 197d47ede60Sbalrog s->irl = irl; 198b319feb7Saurel32 1992c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &r2d_fpga_ops, s, "r2d-fpga", 0x40); 2005dea2efbSAvi Kivity memory_region_add_subregion(sysmem, base, &s->iomem); 201*6b8f40c6SPhilippe Mathieu-Daudé 202*6b8f40c6SPhilippe Mathieu-Daudé qemu_init_irqs(s->irq, NR_IRQS, r2d_fpga_irq_set, s); 203*6b8f40c6SPhilippe Mathieu-Daudé 204*6b8f40c6SPhilippe Mathieu-Daudé return s; 205b319feb7Saurel32 } 206b319feb7Saurel32 2074f6493ffSAurelien Jarno typedef struct ResetData { 208868bac81SAndreas Färber SuperHCPU *cpu; 2094f6493ffSAurelien Jarno uint32_t vector; 2104f6493ffSAurelien Jarno } ResetData; 2114f6493ffSAurelien Jarno 2124f6493ffSAurelien Jarno static void main_cpu_reset(void *opaque) 2134f6493ffSAurelien Jarno { 2144f6493ffSAurelien Jarno ResetData *s = (ResetData *)opaque; 215868bac81SAndreas Färber CPUSH4State *env = &s->cpu->env; 2164f6493ffSAurelien Jarno 217868bac81SAndreas Färber cpu_reset(CPU(s->cpu)); 2184f6493ffSAurelien Jarno env->pc = s->vector; 2194f6493ffSAurelien Jarno } 2204f6493ffSAurelien Jarno 221541dc0d4SStefan Weil static struct QEMU_PACKED 22273f19035SAurelien Jarno { 22373f19035SAurelien Jarno int mount_root_rdonly; 22473f19035SAurelien Jarno int ramdisk_flags; 22573f19035SAurelien Jarno int orig_root_dev; 22673f19035SAurelien Jarno int loader_type; 22773f19035SAurelien Jarno int initrd_start; 22873f19035SAurelien Jarno int initrd_size; 22973f19035SAurelien Jarno 23073f19035SAurelien Jarno char pad[232]; 23173f19035SAurelien Jarno 2327de7b608SMichael S. Tsirkin char kernel_cmdline[256] QEMU_NONSTRING; 23373f19035SAurelien Jarno } boot_params; 23473f19035SAurelien Jarno 2353ef96221SMarcel Apfelbaum static void r2d_init(MachineState *machine) 2360d78f544Sths { 2373ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename; 2383ef96221SMarcel Apfelbaum const char *kernel_cmdline = machine->kernel_cmdline; 2393ef96221SMarcel Apfelbaum const char *initrd_filename = machine->initrd_filename; 240cf2528a5SThomas Huth MachineClass *mc = MACHINE_GET_CLASS(machine); 241fd2f410bSAndreas Färber SuperHCPU *cpu; 2420b7ade1dSAndreas Färber CPUSH4State *env; 2434f6493ffSAurelien Jarno ResetData *reset_info; 2440d78f544Sths struct SH7750State *s; 2455dea2efbSAvi Kivity MemoryRegion *sdram = g_new(MemoryRegion, 1); 246751c6a17SGerd Hoffmann DriveInfo *dinfo; 2478c106233SBenoît Canet DeviceState *dev; 2488c106233SBenoît Canet SysBusDevice *busdev; 24927a9d2eaSRichard Henderson MemoryRegion *address_space_mem = get_system_memory(); 25029b358f9SDavid Gibson PCIBus *pci_bus; 2511b31b677SPaolo Bonzini USBBus *usb_bus; 252*6b8f40c6SPhilippe Mathieu-Daudé r2d_fpga_t *fpga; 2530d78f544Sths 25478f60b82SIgor Mammedov cpu = SUPERH_CPU(cpu_create(machine->cpu_type)); 255fd2f410bSAndreas Färber env = &cpu->env; 256fd2f410bSAndreas Färber 257b21e2380SMarkus Armbruster reset_info = g_new0(ResetData, 1); 258868bac81SAndreas Färber reset_info->cpu = cpu; 2594f6493ffSAurelien Jarno reset_info->vector = env->pc; 2604f6493ffSAurelien Jarno qemu_register_reset(main_cpu_reset, reset_info); 2610d78f544Sths 2620d78f544Sths /* Allocate memory space */ 26398a99ce0SPeter Maydell memory_region_init_ram(sdram, NULL, "r2d.sdram", SDRAM_SIZE, &error_fatal); 2645dea2efbSAvi Kivity memory_region_add_subregion(address_space_mem, SDRAM_BASE, sdram); 2650d78f544Sths /* Register peripherals */ 2662f493feeSAndreas Färber s = sh7750_init(cpu, address_space_mem); 267*6b8f40c6SPhilippe Mathieu-Daudé fpga = r2d_fpga_init(address_space_mem, 0x04000000, sh7750_irl(s)); 2688c106233SBenoît Canet 2693e80f690SMarkus Armbruster dev = qdev_new("sh_pci"); 2701356b98dSAndreas Färber busdev = SYS_BUS_DEVICE(dev); 2713c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 27229b358f9SDavid Gibson pci_bus = PCI_BUS(qdev_get_child_bus(dev, "pci")); 2738c106233SBenoît Canet sysbus_mmio_map(busdev, 0, P4ADDR(0x1e200000)); 2748c106233SBenoît Canet sysbus_mmio_map(busdev, 1, A7ADDR(0x1e200000)); 275*6b8f40c6SPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 0, &fpga->irq[PCI_INTA]); 276*6b8f40c6SPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 1, &fpga->irq[PCI_INTB]); 277*6b8f40c6SPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 2, &fpga->irq[PCI_INTC]); 278*6b8f40c6SPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 3, &fpga->irq[PCI_INTD]); 279d47ede60Sbalrog 2803e80f690SMarkus Armbruster dev = qdev_new("sysbus-sm501"); 281ca8a1104SBALATON Zoltan busdev = SYS_BUS_DEVICE(dev); 282ca8a1104SBALATON Zoltan qdev_prop_set_uint32(dev, "vram-size", SM501_VRAM_SIZE); 2836a015046SPhilippe Mathieu-Daudé qdev_prop_set_uint64(dev, "dma-offset", 0x10000000); 2840ed40f16SMarc-André Lureau qdev_prop_set_chr(dev, "chardev", serial_hd(2)); 2853c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 286ca8a1104SBALATON Zoltan sysbus_mmio_map(busdev, 0, 0x10000000); 287ca8a1104SBALATON Zoltan sysbus_mmio_map(busdev, 1, 0x13e00000); 288*6b8f40c6SPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 0, &fpga->irq[SM501]); 289a4a771c0Sbalrog 290a4a771c0Sbalrog /* onboard CF (True IDE mode, Master only). */ 291612b2bd0SAurelien Jarno dinfo = drive_get(IF_IDE, 0, 0); 2923e80f690SMarkus Armbruster dev = qdev_new("mmio-ide"); 2936b2578d6SAndreas Färber busdev = SYS_BUS_DEVICE(dev); 294*6b8f40c6SPhilippe Mathieu-Daudé sysbus_connect_irq(busdev, 0, &fpga->irq[CF_IDE]); 2956b2578d6SAndreas Färber qdev_prop_set_uint32(dev, "shift", 1); 2963c6ef471SMarkus Armbruster sysbus_realize_and_unref(busdev, &error_fatal); 2976b2578d6SAndreas Färber sysbus_mmio_map(busdev, 0, 0x14001000); 2986b2578d6SAndreas Färber sysbus_mmio_map(busdev, 1, 0x1400080c); 2996b2578d6SAndreas Färber mmio_ide_init_drives(dev, dinfo, NULL); 300a4a771c0Sbalrog 30184687134SMarkus Armbruster /* 30284687134SMarkus Armbruster * Onboard flash memory 30384687134SMarkus Armbruster * According to the old board user document in Japanese (under 30484687134SMarkus Armbruster * NDA) what is referred to as FROM (Area0) is connected via a 30584687134SMarkus Armbruster * 32-bit bus and CS0 to CN8. The docs mention a Cypress 30684687134SMarkus Armbruster * S29PL127J60TFI130 chipsset. Per the 'S29PL-J 002-00615 30784687134SMarkus Armbruster * Rev. *E' datasheet, it is a 128Mbit NOR parallel flash 30884687134SMarkus Armbruster * addressable in words of 16bit. 30984687134SMarkus Armbruster */ 31045e7e4bcSAurelien Jarno dinfo = drive_get(IF_PFLASH, 0, 0); 311940d5b13SMarkus Armbruster pflash_cfi02_register(0x0, "r2d.flash", FLASH_SIZE, 3124be74634SMarkus Armbruster dinfo ? blk_by_legacy_dinfo(dinfo) : NULL, 313ce14710fSMarkus Armbruster 64 * KiB, 1, 2, 0x0001, 0x227e, 0x2220, 0x2200, 31401e0451aSAnthony Liguori 0x555, 0x2aa, 0); 31556839a19SAurelien Jarno 316c2f01775Sbalrog /* NIC: rtl8139 on-board, and 2 slots. */ 3172d89ae0cSDavid Woodhouse pci_init_nic_in_slot(pci_bus, mc->default_nic, NULL, "2"); 3182d89ae0cSDavid Woodhouse pci_init_nic_devices(pci_bus, mc->default_nic); 319c2f01775Sbalrog 3209caa3ec1SAurelien Jarno /* USB keyboard */ 3211b31b677SPaolo Bonzini usb_bus = USB_BUS(object_resolve_type_unambiguous(TYPE_USB_BUS, 3221b31b677SPaolo Bonzini &error_abort)); 3231b31b677SPaolo Bonzini usb_create_simple(usb_bus, "usb-kbd"); 3249caa3ec1SAurelien Jarno 3250d78f544Sths /* Todo: register on board registers */ 32673f19035SAurelien Jarno memset(&boot_params, 0, sizeof(boot_params)); 32773f19035SAurelien Jarno 328e8afa065Saurel32 if (kernel_filename) { 3290d78f544Sths int kernel_size; 3300d78f544Sths 331e8afa065Saurel32 kernel_size = load_image_targphys(kernel_filename, 332e8afa065Saurel32 SDRAM_BASE + LINUX_LOAD_OFFSET, 33373f19035SAurelien Jarno INITRD_LOAD_OFFSET - LINUX_LOAD_OFFSET); 3340d78f544Sths if (kernel_size < 0) { 3356e5dd76fSBALATON Zoltan error_report("qemu: could not load kernel '%s'", kernel_filename); 3360d78f544Sths exit(1); 3370d78f544Sths } 33873f19035SAurelien Jarno 33973f19035SAurelien Jarno /* initialization which should be done by firmware */ 34042874d3aSPeter Maydell address_space_stl(&address_space_memory, SH7750_BCR1, 1 << 3, 34142874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 SDRAM */ 34242874d3aSPeter Maydell address_space_stw(&address_space_memory, SH7750_BCR2, 3 << (3 * 2), 34342874d3aSPeter Maydell MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 32bit */ 344f94bff13SBALATON Zoltan /* Start from P2 area */ 345f94bff13SBALATON Zoltan reset_info->vector = (SDRAM_BASE + LINUX_LOAD_OFFSET) | 0xa0000000; 3460d78f544Sths } 34773f19035SAurelien Jarno 34873f19035SAurelien Jarno if (initrd_filename) { 34973f19035SAurelien Jarno int initrd_size; 35073f19035SAurelien Jarno 35173f19035SAurelien Jarno initrd_size = load_image_targphys(initrd_filename, 35273f19035SAurelien Jarno SDRAM_BASE + INITRD_LOAD_OFFSET, 35373f19035SAurelien Jarno SDRAM_SIZE - INITRD_LOAD_OFFSET); 35473f19035SAurelien Jarno 35573f19035SAurelien Jarno if (initrd_size < 0) { 3566e5dd76fSBALATON Zoltan error_report("qemu: could not load initrd '%s'", initrd_filename); 35773f19035SAurelien Jarno exit(1); 35873f19035SAurelien Jarno } 35973f19035SAurelien Jarno 36073f19035SAurelien Jarno /* initialization which should be done by firmware */ 361cdd14a8cSGuenter Roeck boot_params.loader_type = tswap32(1); 362cdd14a8cSGuenter Roeck boot_params.initrd_start = tswap32(INITRD_LOAD_OFFSET); 363cdd14a8cSGuenter Roeck boot_params.initrd_size = tswap32(initrd_size); 36473f19035SAurelien Jarno } 36573f19035SAurelien Jarno 36673f19035SAurelien Jarno if (kernel_cmdline) { 36722138965SBALATON Zoltan /* 36822138965SBALATON Zoltan * I see no evidence that this .kernel_cmdline buffer requires 36922138965SBALATON Zoltan * NUL-termination, so using strncpy should be ok. 37022138965SBALATON Zoltan */ 37173f19035SAurelien Jarno strncpy(boot_params.kernel_cmdline, kernel_cmdline, 37273f19035SAurelien Jarno sizeof(boot_params.kernel_cmdline)); 37373f19035SAurelien Jarno } 37473f19035SAurelien Jarno 37573f19035SAurelien Jarno rom_add_blob_fixed("boot_params", &boot_params, sizeof(boot_params), 37673f19035SAurelien Jarno SDRAM_BASE + BOOT_PARAMS_OFFSET); 3770d78f544Sths } 3780d78f544Sths 379e264d29dSEduardo Habkost static void r2d_machine_init(MachineClass *mc) 380f80f9ec9SAnthony Liguori { 381e264d29dSEduardo Habkost mc->desc = "r2d-plus board"; 382e264d29dSEduardo Habkost mc->init = r2d_init; 3832059839bSMarkus Armbruster mc->block_default_type = IF_IDE; 38478f60b82SIgor Mammedov mc->default_cpu_type = TYPE_SH7751R_CPU; 385cf2528a5SThomas Huth mc->default_nic = "rtl8139"; 386f80f9ec9SAnthony Liguori } 387f80f9ec9SAnthony Liguori 388e264d29dSEduardo Habkost DEFINE_MACHINE("r2d", r2d_machine_init) 389