xref: /qemu/hw/sh4/r2d.c (revision 3e80f6902c13f6edb6675c0f33edcbbf0163ec32)
10d78f544Sths /*
20d78f544Sths  * Renesas SH7751R R2D-PLUS emulation
30d78f544Sths  *
40d78f544Sths  * Copyright (c) 2007 Magnus Damm
5b319feb7Saurel32  * Copyright (c) 2008 Paul Mundt
60d78f544Sths  *
70d78f544Sths  * Permission is hereby granted, free of charge, to any person obtaining a copy
80d78f544Sths  * of this software and associated documentation files (the "Software"), to deal
90d78f544Sths  * in the Software without restriction, including without limitation the rights
100d78f544Sths  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
110d78f544Sths  * copies of the Software, and to permit persons to whom the Software is
120d78f544Sths  * furnished to do so, subject to the following conditions:
130d78f544Sths  *
140d78f544Sths  * The above copyright notice and this permission notice shall be included in
150d78f544Sths  * all copies or substantial portions of the Software.
160d78f544Sths  *
170d78f544Sths  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
180d78f544Sths  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
190d78f544Sths  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
200d78f544Sths  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
210d78f544Sths  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
220d78f544Sths  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
230d78f544Sths  * THE SOFTWARE.
240d78f544Sths  */
250d78f544Sths 
269d4c9946SPeter Maydell #include "qemu/osdep.h"
27e7dd191cSPhilippe Mathieu-Daudé #include "qemu/units.h"
28da34e65cSMarkus Armbruster #include "qapi/error.h"
294771d756SPaolo Bonzini #include "cpu.h"
3083c9f4caSPaolo Bonzini #include "hw/sysbus.h"
310d09e41aSPaolo Bonzini #include "hw/sh4/sh.h"
3271e8a915SMarkus Armbruster #include "sysemu/reset.h"
3354d31236SMarkus Armbruster #include "sysemu/runstate.h"
349c17d615SPaolo Bonzini #include "sysemu/sysemu.h"
3583c9f4caSPaolo Bonzini #include "hw/boards.h"
3683c9f4caSPaolo Bonzini #include "hw/pci/pci.h"
37a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
381422e32dSPaolo Bonzini #include "net/net.h"
3947b43a1fSPaolo Bonzini #include "sh7750_regs.h"
4083c9f4caSPaolo Bonzini #include "hw/ide.h"
4164552b6bSMarkus Armbruster #include "hw/irq.h"
4283c9f4caSPaolo Bonzini #include "hw/loader.h"
4383c9f4caSPaolo Bonzini #include "hw/usb.h"
440d09e41aSPaolo Bonzini #include "hw/block/flash.h"
45022c62cbSPaolo Bonzini #include "exec/address-spaces.h"
4656839a19SAurelien Jarno 
4756839a19SAurelien Jarno #define FLASH_BASE 0x00000000
4884687134SMarkus Armbruster #define FLASH_SIZE (16 * MiB)
490d78f544Sths 
500d78f544Sths #define SDRAM_BASE 0x0c000000 /* Physical location of SDRAM: Area 3 */
510d78f544Sths #define SDRAM_SIZE 0x04000000
520d78f544Sths 
53ffd39257Sblueswir1 #define SM501_VRAM_SIZE 0x800000
54ffd39257Sblueswir1 
5573f19035SAurelien Jarno #define BOOT_PARAMS_OFFSET 0x0010000
56e8afa065Saurel32 /* CONFIG_BOOT_LINK_OFFSET of Linux kernel */
5773f19035SAurelien Jarno #define LINUX_LOAD_OFFSET  0x0800000
5873f19035SAurelien Jarno #define INITRD_LOAD_OFFSET 0x1800000
59e8afa065Saurel32 
60d47ede60Sbalrog #define PA_IRLMSK	0x00
61b319feb7Saurel32 #define PA_POWOFF	0x30
62b319feb7Saurel32 #define PA_VERREG	0x32
63b319feb7Saurel32 #define PA_OUTPORT	0x36
64b319feb7Saurel32 
65b319feb7Saurel32 typedef struct {
66b319feb7Saurel32     uint16_t bcr;
67d47ede60Sbalrog     uint16_t irlmsk;
68b319feb7Saurel32     uint16_t irlmon;
69b319feb7Saurel32     uint16_t cfctl;
70b319feb7Saurel32     uint16_t cfpow;
71b319feb7Saurel32     uint16_t dispctl;
72b319feb7Saurel32     uint16_t sdmpow;
73b319feb7Saurel32     uint16_t rtcce;
74b319feb7Saurel32     uint16_t pcicd;
75b319feb7Saurel32     uint16_t voyagerrts;
76b319feb7Saurel32     uint16_t cfrst;
77b319feb7Saurel32     uint16_t admrts;
78b319feb7Saurel32     uint16_t extrst;
79b319feb7Saurel32     uint16_t cfcdintclr;
80b319feb7Saurel32     uint16_t keyctlclr;
81b319feb7Saurel32     uint16_t pad0;
82b319feb7Saurel32     uint16_t pad1;
83b319feb7Saurel32     uint16_t verreg;
84b319feb7Saurel32     uint16_t inport;
85b319feb7Saurel32     uint16_t outport;
86b319feb7Saurel32     uint16_t bverreg;
87d47ede60Sbalrog 
88d47ede60Sbalrog /* output pin */
89d47ede60Sbalrog     qemu_irq irl;
905dea2efbSAvi Kivity     MemoryRegion iomem;
91c227f099SAnthony Liguori } r2d_fpga_t;
92b319feb7Saurel32 
93d47ede60Sbalrog enum r2d_fpga_irq {
94d47ede60Sbalrog     PCI_INTD, CF_IDE, CF_CD, PCI_INTC, SM501, KEY, RTC_A, RTC_T,
95d47ede60Sbalrog     SDCARD, PCI_INTA, PCI_INTB, EXT, TP,
96d47ede60Sbalrog     NR_IRQS
97d47ede60Sbalrog };
98d47ede60Sbalrog 
99d47ede60Sbalrog static const struct { short irl; uint16_t msk; } irqtab[NR_IRQS] = {
100d47ede60Sbalrog     [CF_IDE]	= {  1, 1<<9 },
101d47ede60Sbalrog     [CF_CD]	= {  2, 1<<8 },
102d47ede60Sbalrog     [PCI_INTA]	= {  9, 1<<14 },
103d47ede60Sbalrog     [PCI_INTB]	= { 10, 1<<13 },
104d47ede60Sbalrog     [PCI_INTC]	= {  3, 1<<12 },
105d47ede60Sbalrog     [PCI_INTD]	= {  0, 1<<11 },
106d47ede60Sbalrog     [SM501]	= {  4, 1<<10 },
107d47ede60Sbalrog     [KEY]	= {  5, 1<<6 },
108d47ede60Sbalrog     [RTC_A]	= {  6, 1<<5 },
109d47ede60Sbalrog     [RTC_T]	= {  7, 1<<4 },
110d47ede60Sbalrog     [SDCARD]	= {  8, 1<<7 },
111d47ede60Sbalrog     [EXT]	= { 11, 1<<0 },
112d47ede60Sbalrog     [TP]	= { 12, 1<<15 },
113d47ede60Sbalrog };
114d47ede60Sbalrog 
115c227f099SAnthony Liguori static void update_irl(r2d_fpga_t *fpga)
116d47ede60Sbalrog {
117d47ede60Sbalrog     int i, irl = 15;
118d47ede60Sbalrog     for (i = 0; i < NR_IRQS; i++)
119d47ede60Sbalrog         if (fpga->irlmon & fpga->irlmsk & irqtab[i].msk)
120d47ede60Sbalrog             if (irqtab[i].irl < irl)
121d47ede60Sbalrog                 irl = irqtab[i].irl;
122d47ede60Sbalrog     qemu_set_irq(fpga->irl, irl ^ 15);
123d47ede60Sbalrog }
124d47ede60Sbalrog 
125d47ede60Sbalrog static void r2d_fpga_irq_set(void *opaque, int n, int level)
126d47ede60Sbalrog {
127c227f099SAnthony Liguori     r2d_fpga_t *fpga = opaque;
128d47ede60Sbalrog     if (level)
129d47ede60Sbalrog         fpga->irlmon |= irqtab[n].msk;
130d47ede60Sbalrog     else
131d47ede60Sbalrog         fpga->irlmon &= ~irqtab[n].msk;
132d47ede60Sbalrog     update_irl(fpga);
133d47ede60Sbalrog }
134d47ede60Sbalrog 
13556380752SAurelien Jarno static uint64_t r2d_fpga_read(void *opaque, hwaddr addr, unsigned int size)
136b319feb7Saurel32 {
137c227f099SAnthony Liguori     r2d_fpga_t *s = opaque;
138b319feb7Saurel32 
139b319feb7Saurel32     switch (addr) {
140d47ede60Sbalrog     case PA_IRLMSK:
141d47ede60Sbalrog         return s->irlmsk;
142b319feb7Saurel32     case PA_OUTPORT:
143b319feb7Saurel32         return s->outport;
144b319feb7Saurel32     case PA_POWOFF:
14537cc0b44SAurelien Jarno         return 0x00;
146b319feb7Saurel32     case PA_VERREG:
147b319feb7Saurel32         return 0x10;
148b319feb7Saurel32     }
149b319feb7Saurel32 
150b319feb7Saurel32     return 0;
151b319feb7Saurel32 }
152b319feb7Saurel32 
153b319feb7Saurel32 static void
15456380752SAurelien Jarno r2d_fpga_write(void *opaque, hwaddr addr, uint64_t value, unsigned int size)
155b319feb7Saurel32 {
156c227f099SAnthony Liguori     r2d_fpga_t *s = opaque;
157b319feb7Saurel32 
158b319feb7Saurel32     switch (addr) {
159d47ede60Sbalrog     case PA_IRLMSK:
160d47ede60Sbalrog         s->irlmsk = value;
161d47ede60Sbalrog         update_irl(s);
162d47ede60Sbalrog         break;
163b319feb7Saurel32     case PA_OUTPORT:
164b319feb7Saurel32         s->outport = value;
165b319feb7Saurel32         break;
166b319feb7Saurel32     case PA_POWOFF:
16737cc0b44SAurelien Jarno         if (value & 1) {
168cf83f140SEric Blake             qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
16937cc0b44SAurelien Jarno         }
170b319feb7Saurel32         break;
171b319feb7Saurel32     case PA_VERREG:
172b319feb7Saurel32         /* Discard writes */
173b319feb7Saurel32         break;
174b319feb7Saurel32     }
175b319feb7Saurel32 }
176b319feb7Saurel32 
1775dea2efbSAvi Kivity static const MemoryRegionOps r2d_fpga_ops = {
17856380752SAurelien Jarno     .read = r2d_fpga_read,
17956380752SAurelien Jarno     .write = r2d_fpga_write,
18056380752SAurelien Jarno     .impl.min_access_size = 2,
18156380752SAurelien Jarno     .impl.max_access_size = 2,
1825dea2efbSAvi Kivity     .endianness = DEVICE_NATIVE_ENDIAN,
183b319feb7Saurel32 };
184b319feb7Saurel32 
1855dea2efbSAvi Kivity static qemu_irq *r2d_fpga_init(MemoryRegion *sysmem,
186a8170e5eSAvi Kivity                                hwaddr base, qemu_irq irl)
187b319feb7Saurel32 {
188c227f099SAnthony Liguori     r2d_fpga_t *s;
189b319feb7Saurel32 
1907267c094SAnthony Liguori     s = g_malloc0(sizeof(r2d_fpga_t));
191d47ede60Sbalrog 
192d47ede60Sbalrog     s->irl = irl;
193b319feb7Saurel32 
1942c9b15caSPaolo Bonzini     memory_region_init_io(&s->iomem, NULL, &r2d_fpga_ops, s, "r2d-fpga", 0x40);
1955dea2efbSAvi Kivity     memory_region_add_subregion(sysmem, base, &s->iomem);
196d47ede60Sbalrog     return qemu_allocate_irqs(r2d_fpga_irq_set, s, NR_IRQS);
197b319feb7Saurel32 }
198b319feb7Saurel32 
1994f6493ffSAurelien Jarno typedef struct ResetData {
200868bac81SAndreas Färber     SuperHCPU *cpu;
2014f6493ffSAurelien Jarno     uint32_t vector;
2024f6493ffSAurelien Jarno } ResetData;
2034f6493ffSAurelien Jarno 
2044f6493ffSAurelien Jarno static void main_cpu_reset(void *opaque)
2054f6493ffSAurelien Jarno {
2064f6493ffSAurelien Jarno     ResetData *s = (ResetData *)opaque;
207868bac81SAndreas Färber     CPUSH4State *env = &s->cpu->env;
2084f6493ffSAurelien Jarno 
209868bac81SAndreas Färber     cpu_reset(CPU(s->cpu));
2104f6493ffSAurelien Jarno     env->pc = s->vector;
2114f6493ffSAurelien Jarno }
2124f6493ffSAurelien Jarno 
213541dc0d4SStefan Weil static struct QEMU_PACKED
21473f19035SAurelien Jarno {
21573f19035SAurelien Jarno     int mount_root_rdonly;
21673f19035SAurelien Jarno     int ramdisk_flags;
21773f19035SAurelien Jarno     int orig_root_dev;
21873f19035SAurelien Jarno     int loader_type;
21973f19035SAurelien Jarno     int initrd_start;
22073f19035SAurelien Jarno     int initrd_size;
22173f19035SAurelien Jarno 
22273f19035SAurelien Jarno     char pad[232];
22373f19035SAurelien Jarno 
2247de7b608SMichael S. Tsirkin     char kernel_cmdline[256] QEMU_NONSTRING;
22573f19035SAurelien Jarno } boot_params;
22673f19035SAurelien Jarno 
2273ef96221SMarcel Apfelbaum static void r2d_init(MachineState *machine)
2280d78f544Sths {
2293ef96221SMarcel Apfelbaum     const char *kernel_filename = machine->kernel_filename;
2303ef96221SMarcel Apfelbaum     const char *kernel_cmdline = machine->kernel_cmdline;
2313ef96221SMarcel Apfelbaum     const char *initrd_filename = machine->initrd_filename;
232fd2f410bSAndreas Färber     SuperHCPU *cpu;
2330b7ade1dSAndreas Färber     CPUSH4State *env;
2344f6493ffSAurelien Jarno     ResetData *reset_info;
2350d78f544Sths     struct SH7750State *s;
2365dea2efbSAvi Kivity     MemoryRegion *sdram = g_new(MemoryRegion, 1);
237d47ede60Sbalrog     qemu_irq *irq;
238751c6a17SGerd Hoffmann     DriveInfo *dinfo;
239c2f01775Sbalrog     int i;
2408c106233SBenoît Canet     DeviceState *dev;
2418c106233SBenoît Canet     SysBusDevice *busdev;
24227a9d2eaSRichard Henderson     MemoryRegion *address_space_mem = get_system_memory();
24329b358f9SDavid Gibson     PCIBus *pci_bus;
2440d78f544Sths 
24578f60b82SIgor Mammedov     cpu = SUPERH_CPU(cpu_create(machine->cpu_type));
246fd2f410bSAndreas Färber     env = &cpu->env;
247fd2f410bSAndreas Färber 
2487267c094SAnthony Liguori     reset_info = g_malloc0(sizeof(ResetData));
249868bac81SAndreas Färber     reset_info->cpu = cpu;
2504f6493ffSAurelien Jarno     reset_info->vector = env->pc;
2514f6493ffSAurelien Jarno     qemu_register_reset(main_cpu_reset, reset_info);
2520d78f544Sths 
2530d78f544Sths     /* Allocate memory space */
25498a99ce0SPeter Maydell     memory_region_init_ram(sdram, NULL, "r2d.sdram", SDRAM_SIZE, &error_fatal);
2555dea2efbSAvi Kivity     memory_region_add_subregion(address_space_mem, SDRAM_BASE, sdram);
2560d78f544Sths     /* Register peripherals */
2572f493feeSAndreas Färber     s = sh7750_init(cpu, address_space_mem);
2585dea2efbSAvi Kivity     irq = r2d_fpga_init(address_space_mem, 0x04000000, sh7750_irl(s));
2598c106233SBenoît Canet 
260*3e80f690SMarkus Armbruster     dev = qdev_new("sh_pci");
2611356b98dSAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
262*3e80f690SMarkus Armbruster     qdev_realize_and_unref(dev, NULL, &error_fatal);
26329b358f9SDavid Gibson     pci_bus = PCI_BUS(qdev_get_child_bus(dev, "pci"));
2648c106233SBenoît Canet     sysbus_mmio_map(busdev, 0, P4ADDR(0x1e200000));
2658c106233SBenoît Canet     sysbus_mmio_map(busdev, 1, A7ADDR(0x1e200000));
2668c106233SBenoît Canet     sysbus_connect_irq(busdev, 0, irq[PCI_INTA]);
2678c106233SBenoît Canet     sysbus_connect_irq(busdev, 1, irq[PCI_INTB]);
2688c106233SBenoît Canet     sysbus_connect_irq(busdev, 2, irq[PCI_INTC]);
2698c106233SBenoît Canet     sysbus_connect_irq(busdev, 3, irq[PCI_INTD]);
270d47ede60Sbalrog 
271*3e80f690SMarkus Armbruster     dev = qdev_new("sysbus-sm501");
272ca8a1104SBALATON Zoltan     busdev = SYS_BUS_DEVICE(dev);
273ca8a1104SBALATON Zoltan     qdev_prop_set_uint32(dev, "vram-size", SM501_VRAM_SIZE);
274ca8a1104SBALATON Zoltan     qdev_prop_set_uint32(dev, "base", 0x10000000);
2750ed40f16SMarc-André Lureau     qdev_prop_set_chr(dev, "chardev", serial_hd(2));
276*3e80f690SMarkus Armbruster     qdev_realize_and_unref(dev, NULL, &error_fatal);
277ca8a1104SBALATON Zoltan     sysbus_mmio_map(busdev, 0, 0x10000000);
278ca8a1104SBALATON Zoltan     sysbus_mmio_map(busdev, 1, 0x13e00000);
279ca8a1104SBALATON Zoltan     sysbus_connect_irq(busdev, 0, irq[SM501]);
280a4a771c0Sbalrog 
281a4a771c0Sbalrog     /* onboard CF (True IDE mode, Master only). */
282612b2bd0SAurelien Jarno     dinfo = drive_get(IF_IDE, 0, 0);
283*3e80f690SMarkus Armbruster     dev = qdev_new("mmio-ide");
2846b2578d6SAndreas Färber     busdev = SYS_BUS_DEVICE(dev);
2856b2578d6SAndreas Färber     sysbus_connect_irq(busdev, 0, irq[CF_IDE]);
2866b2578d6SAndreas Färber     qdev_prop_set_uint32(dev, "shift", 1);
287*3e80f690SMarkus Armbruster     qdev_realize_and_unref(dev, NULL, &error_fatal);
2886b2578d6SAndreas Färber     sysbus_mmio_map(busdev, 0, 0x14001000);
2896b2578d6SAndreas Färber     sysbus_mmio_map(busdev, 1, 0x1400080c);
2906b2578d6SAndreas Färber     mmio_ide_init_drives(dev, dinfo, NULL);
291a4a771c0Sbalrog 
29284687134SMarkus Armbruster     /*
29384687134SMarkus Armbruster      * Onboard flash memory
29484687134SMarkus Armbruster      * According to the old board user document in Japanese (under
29584687134SMarkus Armbruster      * NDA) what is referred to as FROM (Area0) is connected via a
29684687134SMarkus Armbruster      * 32-bit bus and CS0 to CN8. The docs mention a Cypress
29784687134SMarkus Armbruster      * S29PL127J60TFI130 chipsset.  Per the 'S29PL-J 002-00615
29884687134SMarkus Armbruster      * Rev. *E' datasheet, it is a 128Mbit NOR parallel flash
29984687134SMarkus Armbruster      * addressable in words of 16bit.
30084687134SMarkus Armbruster      */
30145e7e4bcSAurelien Jarno     dinfo = drive_get(IF_PFLASH, 0, 0);
302940d5b13SMarkus Armbruster     pflash_cfi02_register(0x0, "r2d.flash", FLASH_SIZE,
3034be74634SMarkus Armbruster                           dinfo ? blk_by_legacy_dinfo(dinfo) : NULL,
304ce14710fSMarkus Armbruster                           64 * KiB, 1, 2, 0x0001, 0x227e, 0x2220, 0x2200,
30501e0451aSAnthony Liguori                           0x555, 0x2aa, 0);
30656839a19SAurelien Jarno 
307c2f01775Sbalrog     /* NIC: rtl8139 on-board, and 2 slots. */
308ab2da564Saurel32     for (i = 0; i < nb_nics; i++)
30929b358f9SDavid Gibson         pci_nic_init_nofail(&nd_table[i], pci_bus,
31029b358f9SDavid Gibson                             "rtl8139", i==0 ? "2" : NULL);
311c2f01775Sbalrog 
3129caa3ec1SAurelien Jarno     /* USB keyboard */
313456dcd8aSMarkus Armbruster     usb_create_simple(usb_bus_find(-1), "usb-kbd");
3149caa3ec1SAurelien Jarno 
3150d78f544Sths     /* Todo: register on board registers */
31673f19035SAurelien Jarno     memset(&boot_params, 0, sizeof(boot_params));
31773f19035SAurelien Jarno 
318e8afa065Saurel32     if (kernel_filename) {
3190d78f544Sths         int kernel_size;
3200d78f544Sths 
321e8afa065Saurel32         kernel_size = load_image_targphys(kernel_filename,
322e8afa065Saurel32                                           SDRAM_BASE + LINUX_LOAD_OFFSET,
32373f19035SAurelien Jarno                                           INITRD_LOAD_OFFSET - LINUX_LOAD_OFFSET);
3240d78f544Sths         if (kernel_size < 0) {
3250d78f544Sths           fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename);
3260d78f544Sths           exit(1);
3270d78f544Sths         }
32873f19035SAurelien Jarno 
32973f19035SAurelien Jarno         /* initialization which should be done by firmware */
33042874d3aSPeter Maydell         address_space_stl(&address_space_memory, SH7750_BCR1, 1 << 3,
33142874d3aSPeter Maydell                           MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 SDRAM */
33242874d3aSPeter Maydell         address_space_stw(&address_space_memory, SH7750_BCR2, 3 << (3 * 2),
33342874d3aSPeter Maydell                           MEMTXATTRS_UNSPECIFIED, NULL); /* cs3 32bit */
3344f6493ffSAurelien Jarno         reset_info->vector = (SDRAM_BASE + LINUX_LOAD_OFFSET) | 0xa0000000; /* Start from P2 area */
3350d78f544Sths     }
33673f19035SAurelien Jarno 
33773f19035SAurelien Jarno     if (initrd_filename) {
33873f19035SAurelien Jarno         int initrd_size;
33973f19035SAurelien Jarno 
34073f19035SAurelien Jarno         initrd_size = load_image_targphys(initrd_filename,
34173f19035SAurelien Jarno                                           SDRAM_BASE + INITRD_LOAD_OFFSET,
34273f19035SAurelien Jarno                                           SDRAM_SIZE - INITRD_LOAD_OFFSET);
34373f19035SAurelien Jarno 
34473f19035SAurelien Jarno         if (initrd_size < 0) {
34573f19035SAurelien Jarno           fprintf(stderr, "qemu: could not load initrd '%s'\n", initrd_filename);
34673f19035SAurelien Jarno           exit(1);
34773f19035SAurelien Jarno         }
34873f19035SAurelien Jarno 
34973f19035SAurelien Jarno         /* initialization which should be done by firmware */
350cdd14a8cSGuenter Roeck         boot_params.loader_type = tswap32(1);
351cdd14a8cSGuenter Roeck         boot_params.initrd_start = tswap32(INITRD_LOAD_OFFSET);
352cdd14a8cSGuenter Roeck         boot_params.initrd_size = tswap32(initrd_size);
35373f19035SAurelien Jarno     }
35473f19035SAurelien Jarno 
35573f19035SAurelien Jarno     if (kernel_cmdline) {
3569310b9beSJim Meyering         /* I see no evidence that this .kernel_cmdline buffer requires
3579310b9beSJim Meyering            NUL-termination, so using strncpy should be ok. */
35873f19035SAurelien Jarno         strncpy(boot_params.kernel_cmdline, kernel_cmdline,
35973f19035SAurelien Jarno                 sizeof(boot_params.kernel_cmdline));
36073f19035SAurelien Jarno     }
36173f19035SAurelien Jarno 
36273f19035SAurelien Jarno     rom_add_blob_fixed("boot_params", &boot_params, sizeof(boot_params),
36373f19035SAurelien Jarno                        SDRAM_BASE + BOOT_PARAMS_OFFSET);
3640d78f544Sths }
3650d78f544Sths 
366e264d29dSEduardo Habkost static void r2d_machine_init(MachineClass *mc)
367f80f9ec9SAnthony Liguori {
368e264d29dSEduardo Habkost     mc->desc = "r2d-plus board";
369e264d29dSEduardo Habkost     mc->init = r2d_init;
3702059839bSMarkus Armbruster     mc->block_default_type = IF_IDE;
37178f60b82SIgor Mammedov     mc->default_cpu_type = TYPE_SH7751R_CPU;
372f80f9ec9SAnthony Liguori }
373f80f9ec9SAnthony Liguori 
374e264d29dSEduardo Habkost DEFINE_MACHINE("r2d", r2d_machine_init)
375