1 /* 2 * SD Association Host Standard Specification v2.0 controller emulation 3 * 4 * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5 * Mitsyanko Igor <i.mitsyanko@samsung.com> 6 * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7 * 8 * Based on MMC controller for Samsung S5PC1xx-based board emulation 9 * by Alexey Merkulov and Vladimir Monakhov. 10 * 11 * This program is free software; you can redistribute it and/or modify it 12 * under the terms of the GNU General Public License as published by the 13 * Free Software Foundation; either version 2 of the License, or (at your 14 * option) any later version. 15 * 16 * This program is distributed in the hope that it will be useful, 17 * but WITHOUT ANY WARRANTY; without even the implied warranty of 18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19 * See the GNU General Public License for more details. 20 * 21 * You should have received a copy of the GNU General Public License along 22 * with this program; if not, see <http://www.gnu.org/licenses/>. 23 */ 24 25 #include "hw/hw.h" 26 #include "sysemu/blockdev.h" 27 #include "sysemu/dma.h" 28 #include "qemu/timer.h" 29 #include "block/block_int.h" 30 #include "qemu/bitops.h" 31 32 #include "sdhci.h" 33 34 /* host controller debug messages */ 35 #ifndef SDHC_DEBUG 36 #define SDHC_DEBUG 0 37 #endif 38 39 #if SDHC_DEBUG == 0 40 #define DPRINT_L1(fmt, args...) do { } while (0) 41 #define DPRINT_L2(fmt, args...) do { } while (0) 42 #define ERRPRINT(fmt, args...) do { } while (0) 43 #elif SDHC_DEBUG == 1 44 #define DPRINT_L1(fmt, args...) \ 45 do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0) 46 #define DPRINT_L2(fmt, args...) do { } while (0) 47 #define ERRPRINT(fmt, args...) \ 48 do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0) 49 #else 50 #define DPRINT_L1(fmt, args...) \ 51 do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0) 52 #define DPRINT_L2(fmt, args...) \ 53 do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0) 54 #define ERRPRINT(fmt, args...) \ 55 do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0) 56 #endif 57 58 /* Default SD/MMC host controller features information, which will be 59 * presented in CAPABILITIES register of generic SD host controller at reset. 60 * If not stated otherwise: 61 * 0 - not supported, 1 - supported, other - prohibited. 62 */ 63 #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 64 #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 65 #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 66 #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 67 #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 68 #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 69 #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 70 #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 71 #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 72 /* Maximum host controller R/W buffers size 73 * Possible values: 512, 1024, 2048 bytes */ 74 #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 75 /* Maximum clock frequency for SDclock in MHz 76 * value in range 10-63 MHz, 0 - not defined */ 77 #define SDHC_CAPAB_BASECLKFREQ 0ul 78 #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 79 /* Timeout clock frequency 1-63, 0 - not defined */ 80 #define SDHC_CAPAB_TOCLKFREQ 0ul 81 82 /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 83 #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 84 SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 85 SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 86 SDHC_CAPAB_TOUNIT > 1 87 #error Capabilities features can have value 0 or 1 only! 88 #endif 89 90 #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 91 #define MAX_BLOCK_LENGTH 0ul 92 #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 93 #define MAX_BLOCK_LENGTH 1ul 94 #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 95 #define MAX_BLOCK_LENGTH 2ul 96 #else 97 #error Max host controller block size can have value 512, 1024 or 2048 only! 98 #endif 99 100 #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 101 SDHC_CAPAB_BASECLKFREQ > 63 102 #error SDclock frequency can have value in range 0, 10-63 only! 103 #endif 104 105 #if SDHC_CAPAB_TOCLKFREQ > 63 106 #error Timeout clock frequency can have value in range 0-63 only! 107 #endif 108 109 #define SDHC_CAPAB_REG_DEFAULT \ 110 ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 111 (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 112 (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 113 (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 114 (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 115 (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 116 (SDHC_CAPAB_TOCLKFREQ)) 117 118 #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 119 120 static uint8_t sdhci_slotint(SDHCIState *s) 121 { 122 return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 123 ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 124 ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 125 } 126 127 static inline void sdhci_update_irq(SDHCIState *s) 128 { 129 qemu_set_irq(s->irq, sdhci_slotint(s)); 130 } 131 132 static void sdhci_raise_insertion_irq(void *opaque) 133 { 134 SDHCIState *s = (SDHCIState *)opaque; 135 136 if (s->norintsts & SDHC_NIS_REMOVE) { 137 qemu_mod_timer(s->insert_timer, 138 qemu_get_clock_ns(vm_clock) + SDHC_INSERTION_DELAY); 139 } else { 140 s->prnsts = 0x1ff0000; 141 if (s->norintstsen & SDHC_NISEN_INSERT) { 142 s->norintsts |= SDHC_NIS_INSERT; 143 } 144 sdhci_update_irq(s); 145 } 146 } 147 148 static void sdhci_insert_eject_cb(void *opaque, int irq, int level) 149 { 150 SDHCIState *s = (SDHCIState *)opaque; 151 DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 152 153 if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 154 /* Give target some time to notice card ejection */ 155 qemu_mod_timer(s->insert_timer, 156 qemu_get_clock_ns(vm_clock) + SDHC_INSERTION_DELAY); 157 } else { 158 if (level) { 159 s->prnsts = 0x1ff0000; 160 if (s->norintstsen & SDHC_NISEN_INSERT) { 161 s->norintsts |= SDHC_NIS_INSERT; 162 } 163 } else { 164 s->prnsts = 0x1fa0000; 165 s->pwrcon &= ~SDHC_POWER_ON; 166 s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 167 if (s->norintstsen & SDHC_NISEN_REMOVE) { 168 s->norintsts |= SDHC_NIS_REMOVE; 169 } 170 } 171 sdhci_update_irq(s); 172 } 173 } 174 175 static void sdhci_card_readonly_cb(void *opaque, int irq, int level) 176 { 177 SDHCIState *s = (SDHCIState *)opaque; 178 179 if (level) { 180 s->prnsts &= ~SDHC_WRITE_PROTECT; 181 } else { 182 /* Write enabled */ 183 s->prnsts |= SDHC_WRITE_PROTECT; 184 } 185 } 186 187 static void sdhci_reset(SDHCIState *s) 188 { 189 qemu_del_timer(s->insert_timer); 190 qemu_del_timer(s->transfer_timer); 191 /* Set all registers to 0. Capabilities registers are not cleared 192 * and assumed to always preserve their value, given to them during 193 * initialization */ 194 memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 195 196 sd_set_cb(s->card, s->ro_cb, s->eject_cb); 197 s->data_count = 0; 198 s->stopped_state = sdhc_not_stopped; 199 } 200 201 static void sdhci_do_data_transfer(void *opaque) 202 { 203 SDHCIState *s = (SDHCIState *)opaque; 204 205 SDHCI_GET_CLASS(s)->data_transfer(s); 206 } 207 208 static void sdhci_send_command(SDHCIState *s) 209 { 210 SDRequest request; 211 uint8_t response[16]; 212 int rlen; 213 214 s->errintsts = 0; 215 s->acmd12errsts = 0; 216 request.cmd = s->cmdreg >> 8; 217 request.arg = s->argument; 218 DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 219 rlen = sd_do_command(s->card, &request, response); 220 221 if (s->cmdreg & SDHC_CMD_RESPONSE) { 222 if (rlen == 4) { 223 s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 224 (response[2] << 8) | response[3]; 225 s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 226 DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 227 } else if (rlen == 16) { 228 s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 229 (response[13] << 8) | response[14]; 230 s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 231 (response[9] << 8) | response[10]; 232 s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 233 (response[5] << 8) | response[6]; 234 s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 235 response[2]; 236 DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 237 "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 238 s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 239 } else { 240 ERRPRINT("Timeout waiting for command response\n"); 241 if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 242 s->errintsts |= SDHC_EIS_CMDTIMEOUT; 243 s->norintsts |= SDHC_NIS_ERR; 244 } 245 } 246 247 if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 248 (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 249 s->norintsts |= SDHC_NIS_TRSCMP; 250 } 251 } else if (rlen != 0 && (s->errintstsen & SDHC_EISEN_CMDIDX)) { 252 s->errintsts |= SDHC_EIS_CMDIDX; 253 s->norintsts |= SDHC_NIS_ERR; 254 } 255 256 if (s->norintstsen & SDHC_NISEN_CMDCMP) { 257 s->norintsts |= SDHC_NIS_CMDCMP; 258 } 259 260 sdhci_update_irq(s); 261 262 if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 263 s->data_count = 0; 264 sdhci_do_data_transfer(s); 265 } 266 } 267 268 static void sdhci_end_transfer(SDHCIState *s) 269 { 270 /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 271 if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 272 SDRequest request; 273 uint8_t response[16]; 274 275 request.cmd = 0x0C; 276 request.arg = 0; 277 DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 278 sd_do_command(s->card, &request, response); 279 /* Auto CMD12 response goes to the upper Response register */ 280 s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 281 (response[2] << 8) | response[3]; 282 } 283 284 s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 285 SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 286 SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 287 288 if (s->norintstsen & SDHC_NISEN_TRSCMP) { 289 s->norintsts |= SDHC_NIS_TRSCMP; 290 } 291 292 sdhci_update_irq(s); 293 } 294 295 /* 296 * Programmed i/o data transfer 297 */ 298 299 /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 300 static void sdhci_read_block_from_card(SDHCIState *s) 301 { 302 int index = 0; 303 304 if ((s->trnmod & SDHC_TRNS_MULTI) && 305 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 306 return; 307 } 308 309 for (index = 0; index < (s->blksize & 0x0fff); index++) { 310 s->fifo_buffer[index] = sd_read_data(s->card); 311 } 312 313 /* New data now available for READ through Buffer Port Register */ 314 s->prnsts |= SDHC_DATA_AVAILABLE; 315 if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 316 s->norintsts |= SDHC_NIS_RBUFRDY; 317 } 318 319 /* Clear DAT line active status if that was the last block */ 320 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 321 ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 322 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 323 } 324 325 /* If stop at block gap request was set and it's not the last block of 326 * data - generate Block Event interrupt */ 327 if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 328 s->blkcnt != 1) { 329 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 330 if (s->norintstsen & SDHC_EISEN_BLKGAP) { 331 s->norintsts |= SDHC_EIS_BLKGAP; 332 } 333 } 334 335 sdhci_update_irq(s); 336 } 337 338 /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 339 static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 340 { 341 uint32_t value = 0; 342 int i; 343 344 /* first check that a valid data exists in host controller input buffer */ 345 if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 346 ERRPRINT("Trying to read from empty buffer\n"); 347 return 0; 348 } 349 350 for (i = 0; i < size; i++) { 351 value |= s->fifo_buffer[s->data_count] << i * 8; 352 s->data_count++; 353 /* check if we've read all valid data (blksize bytes) from buffer */ 354 if ((s->data_count) >= (s->blksize & 0x0fff)) { 355 DPRINT_L2("All %u bytes of data have been read from input buffer\n", 356 s->data_count); 357 s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 358 s->data_count = 0; /* next buff read must start at position [0] */ 359 360 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 361 s->blkcnt--; 362 } 363 364 /* if that was the last block of data */ 365 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 366 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 367 /* stop at gap request */ 368 (s->stopped_state == sdhc_gap_read && 369 !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 370 SDHCI_GET_CLASS(s)->end_data_transfer(s); 371 } else { /* if there are more data, read next block from card */ 372 SDHCI_GET_CLASS(s)->read_block_from_card(s); 373 } 374 break; 375 } 376 } 377 378 return value; 379 } 380 381 /* Write data from host controller FIFO to card */ 382 static void sdhci_write_block_to_card(SDHCIState *s) 383 { 384 int index = 0; 385 386 if (s->prnsts & SDHC_SPACE_AVAILABLE) { 387 if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 388 s->norintsts |= SDHC_NIS_WBUFRDY; 389 } 390 sdhci_update_irq(s); 391 return; 392 } 393 394 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 395 if (s->blkcnt == 0) { 396 return; 397 } else { 398 s->blkcnt--; 399 } 400 } 401 402 for (index = 0; index < (s->blksize & 0x0fff); index++) { 403 sd_write_data(s->card, s->fifo_buffer[index]); 404 } 405 406 /* Next data can be written through BUFFER DATORT register */ 407 s->prnsts |= SDHC_SPACE_AVAILABLE; 408 if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 409 s->norintsts |= SDHC_NIS_WBUFRDY; 410 } 411 412 /* Finish transfer if that was the last block of data */ 413 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 414 ((s->trnmod & SDHC_TRNS_MULTI) && 415 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 416 SDHCI_GET_CLASS(s)->end_data_transfer(s); 417 } 418 419 /* Generate Block Gap Event if requested and if not the last block */ 420 if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 421 s->blkcnt > 0) { 422 s->prnsts &= ~SDHC_DOING_WRITE; 423 if (s->norintstsen & SDHC_EISEN_BLKGAP) { 424 s->norintsts |= SDHC_EIS_BLKGAP; 425 } 426 SDHCI_GET_CLASS(s)->end_data_transfer(s); 427 } 428 429 sdhci_update_irq(s); 430 } 431 432 /* Write @size bytes of @value data to host controller @s Buffer Data Port 433 * register */ 434 static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 435 { 436 unsigned i; 437 438 /* Check that there is free space left in a buffer */ 439 if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 440 ERRPRINT("Can't write to data buffer: buffer full\n"); 441 return; 442 } 443 444 for (i = 0; i < size; i++) { 445 s->fifo_buffer[s->data_count] = value & 0xFF; 446 s->data_count++; 447 value >>= 8; 448 if (s->data_count >= (s->blksize & 0x0fff)) { 449 DPRINT_L2("write buffer filled with %u bytes of data\n", 450 s->data_count); 451 s->data_count = 0; 452 s->prnsts &= ~SDHC_SPACE_AVAILABLE; 453 if (s->prnsts & SDHC_DOING_WRITE) { 454 SDHCI_GET_CLASS(s)->write_block_to_card(s); 455 } 456 } 457 } 458 } 459 460 /* 461 * Single DMA data transfer 462 */ 463 464 /* Multi block SDMA transfer */ 465 static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 466 { 467 bool page_aligned = false; 468 unsigned int n, begin; 469 const uint16_t block_size = s->blksize & 0x0fff; 470 uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 471 uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 472 473 /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 474 * possible stop at page boundary if initial address is not page aligned, 475 * allow them to work properly */ 476 if ((s->sdmasysad % boundary_chk) == 0) { 477 page_aligned = true; 478 } 479 480 if (s->trnmod & SDHC_TRNS_READ) { 481 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 482 SDHC_DAT_LINE_ACTIVE; 483 while (s->blkcnt) { 484 if (s->data_count == 0) { 485 for (n = 0; n < block_size; n++) { 486 s->fifo_buffer[n] = sd_read_data(s->card); 487 } 488 } 489 begin = s->data_count; 490 if (((boundary_count + begin) < block_size) && page_aligned) { 491 s->data_count = boundary_count + begin; 492 boundary_count = 0; 493 } else { 494 s->data_count = block_size; 495 boundary_count -= block_size - begin; 496 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 497 s->blkcnt--; 498 } 499 } 500 dma_memory_write(&dma_context_memory, s->sdmasysad, 501 &s->fifo_buffer[begin], s->data_count - begin); 502 s->sdmasysad += s->data_count - begin; 503 if (s->data_count == block_size) { 504 s->data_count = 0; 505 } 506 if (page_aligned && boundary_count == 0) { 507 break; 508 } 509 } 510 } else { 511 s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 512 SDHC_DAT_LINE_ACTIVE; 513 while (s->blkcnt) { 514 begin = s->data_count; 515 if (((boundary_count + begin) < block_size) && page_aligned) { 516 s->data_count = boundary_count + begin; 517 boundary_count = 0; 518 } else { 519 s->data_count = block_size; 520 boundary_count -= block_size - begin; 521 } 522 dma_memory_read(&dma_context_memory, s->sdmasysad, 523 &s->fifo_buffer[begin], s->data_count); 524 s->sdmasysad += s->data_count - begin; 525 if (s->data_count == block_size) { 526 for (n = 0; n < block_size; n++) { 527 sd_write_data(s->card, s->fifo_buffer[n]); 528 } 529 s->data_count = 0; 530 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 531 s->blkcnt--; 532 } 533 } 534 if (page_aligned && boundary_count == 0) { 535 break; 536 } 537 } 538 } 539 540 if (s->blkcnt == 0) { 541 SDHCI_GET_CLASS(s)->end_data_transfer(s); 542 } else { 543 if (s->norintstsen & SDHC_NISEN_DMA) { 544 s->norintsts |= SDHC_NIS_DMA; 545 } 546 sdhci_update_irq(s); 547 } 548 } 549 550 /* single block SDMA transfer */ 551 552 static void sdhci_sdma_transfer_single_block(SDHCIState *s) 553 { 554 int n; 555 uint32_t datacnt = s->blksize & 0x0fff; 556 557 if (s->trnmod & SDHC_TRNS_READ) { 558 for (n = 0; n < datacnt; n++) { 559 s->fifo_buffer[n] = sd_read_data(s->card); 560 } 561 dma_memory_write(&dma_context_memory, s->sdmasysad, s->fifo_buffer, 562 datacnt); 563 } else { 564 dma_memory_read(&dma_context_memory, s->sdmasysad, s->fifo_buffer, 565 datacnt); 566 for (n = 0; n < datacnt; n++) { 567 sd_write_data(s->card, s->fifo_buffer[n]); 568 } 569 } 570 571 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 572 s->blkcnt--; 573 } 574 575 SDHCI_GET_CLASS(s)->end_data_transfer(s); 576 } 577 578 typedef struct ADMADescr { 579 hwaddr addr; 580 uint16_t length; 581 uint8_t attr; 582 uint8_t incr; 583 } ADMADescr; 584 585 static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 586 { 587 uint32_t adma1 = 0; 588 uint64_t adma2 = 0; 589 hwaddr entry_addr = (hwaddr)s->admasysaddr; 590 switch (SDHC_DMA_TYPE(s->hostctl)) { 591 case SDHC_CTRL_ADMA2_32: 592 dma_memory_read(&dma_context_memory, entry_addr, (uint8_t *)&adma2, 593 sizeof(adma2)); 594 adma2 = le64_to_cpu(adma2); 595 /* The spec does not specify endianness of descriptor table. 596 * We currently assume that it is LE. 597 */ 598 dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 599 dscr->length = (uint16_t)extract64(adma2, 16, 16); 600 dscr->attr = (uint8_t)extract64(adma2, 0, 7); 601 dscr->incr = 8; 602 break; 603 case SDHC_CTRL_ADMA1_32: 604 dma_memory_read(&dma_context_memory, entry_addr, (uint8_t *)&adma1, 605 sizeof(adma1)); 606 adma1 = le32_to_cpu(adma1); 607 dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 608 dscr->attr = (uint8_t)extract32(adma1, 0, 7); 609 dscr->incr = 4; 610 if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 611 dscr->length = (uint16_t)extract32(adma1, 12, 16); 612 } else { 613 dscr->length = 4096; 614 } 615 break; 616 case SDHC_CTRL_ADMA2_64: 617 dma_memory_read(&dma_context_memory, entry_addr, 618 (uint8_t *)(&dscr->attr), 1); 619 dma_memory_read(&dma_context_memory, entry_addr + 2, 620 (uint8_t *)(&dscr->length), 2); 621 dscr->length = le16_to_cpu(dscr->length); 622 dma_memory_read(&dma_context_memory, entry_addr + 4, 623 (uint8_t *)(&dscr->addr), 8); 624 dscr->attr = le64_to_cpu(dscr->attr); 625 dscr->attr &= 0xfffffff8; 626 dscr->incr = 12; 627 break; 628 } 629 } 630 631 /* Advanced DMA data transfer */ 632 633 static void sdhci_do_adma(SDHCIState *s) 634 { 635 unsigned int n, begin, length; 636 const uint16_t block_size = s->blksize & 0x0fff; 637 ADMADescr dscr; 638 int i; 639 640 for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 641 s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 642 643 get_adma_description(s, &dscr); 644 DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 645 dscr.addr, dscr.length, dscr.attr); 646 647 if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 648 /* Indicate that error occurred in ST_FDS state */ 649 s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 650 s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 651 652 /* Generate ADMA error interrupt */ 653 if (s->errintstsen & SDHC_EISEN_ADMAERR) { 654 s->errintsts |= SDHC_EIS_ADMAERR; 655 s->norintsts |= SDHC_NIS_ERR; 656 } 657 658 sdhci_update_irq(s); 659 return; 660 } 661 662 length = dscr.length ? dscr.length : 65536; 663 664 switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 665 case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 666 667 if (s->trnmod & SDHC_TRNS_READ) { 668 while (length) { 669 if (s->data_count == 0) { 670 for (n = 0; n < block_size; n++) { 671 s->fifo_buffer[n] = sd_read_data(s->card); 672 } 673 } 674 begin = s->data_count; 675 if ((length + begin) < block_size) { 676 s->data_count = length + begin; 677 length = 0; 678 } else { 679 s->data_count = block_size; 680 length -= block_size - begin; 681 } 682 dma_memory_write(&dma_context_memory, dscr.addr, 683 &s->fifo_buffer[begin], 684 s->data_count - begin); 685 dscr.addr += s->data_count - begin; 686 if (s->data_count == block_size) { 687 s->data_count = 0; 688 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 689 s->blkcnt--; 690 if (s->blkcnt == 0) { 691 break; 692 } 693 } 694 } 695 } 696 } else { 697 while (length) { 698 begin = s->data_count; 699 if ((length + begin) < block_size) { 700 s->data_count = length + begin; 701 length = 0; 702 } else { 703 s->data_count = block_size; 704 length -= block_size - begin; 705 } 706 dma_memory_read(&dma_context_memory, dscr.addr, 707 &s->fifo_buffer[begin], s->data_count); 708 dscr.addr += s->data_count - begin; 709 if (s->data_count == block_size) { 710 for (n = 0; n < block_size; n++) { 711 sd_write_data(s->card, s->fifo_buffer[n]); 712 } 713 s->data_count = 0; 714 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 715 s->blkcnt--; 716 if (s->blkcnt == 0) { 717 break; 718 } 719 } 720 } 721 } 722 } 723 s->admasysaddr += dscr.incr; 724 break; 725 case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 726 s->admasysaddr = dscr.addr; 727 DPRINT_L1("ADMA link: admasysaddr=0x%lx\n", s->admasysaddr); 728 break; 729 default: 730 s->admasysaddr += dscr.incr; 731 break; 732 } 733 734 /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 735 if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 736 (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 737 DPRINT_L2("ADMA transfer completed\n"); 738 if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 739 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 740 s->blkcnt != 0)) { 741 ERRPRINT("SD/MMC host ADMA length mismatch\n"); 742 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 743 SDHC_ADMAERR_STATE_ST_TFR; 744 if (s->errintstsen & SDHC_EISEN_ADMAERR) { 745 ERRPRINT("Set ADMA error flag\n"); 746 s->errintsts |= SDHC_EIS_ADMAERR; 747 s->norintsts |= SDHC_NIS_ERR; 748 } 749 750 sdhci_update_irq(s); 751 } 752 SDHCI_GET_CLASS(s)->end_data_transfer(s); 753 return; 754 } 755 756 if (dscr.attr & SDHC_ADMA_ATTR_INT) { 757 DPRINT_L1("ADMA interrupt: admasysaddr=0x%lx\n", s->admasysaddr); 758 if (s->norintstsen & SDHC_NISEN_DMA) { 759 s->norintsts |= SDHC_NIS_DMA; 760 } 761 762 sdhci_update_irq(s); 763 return; 764 } 765 } 766 767 /* we have unfinished business - reschedule to continue ADMA */ 768 qemu_mod_timer(s->transfer_timer, 769 qemu_get_clock_ns(vm_clock) + SDHC_TRANSFER_DELAY); 770 } 771 772 /* Perform data transfer according to controller configuration */ 773 774 static void sdhci_data_transfer(SDHCIState *s) 775 { 776 SDHCIClass *k = SDHCI_GET_CLASS(s); 777 778 if (s->trnmod & SDHC_TRNS_DMA) { 779 switch (SDHC_DMA_TYPE(s->hostctl)) { 780 case SDHC_CTRL_SDMA: 781 if ((s->trnmod & SDHC_TRNS_MULTI) && 782 (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) { 783 break; 784 } 785 786 if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 787 k->do_sdma_single(s); 788 } else { 789 k->do_sdma_multi(s); 790 } 791 792 break; 793 case SDHC_CTRL_ADMA1_32: 794 if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 795 ERRPRINT("ADMA1 not supported\n"); 796 break; 797 } 798 799 k->do_adma(s); 800 break; 801 case SDHC_CTRL_ADMA2_32: 802 if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 803 ERRPRINT("ADMA2 not supported\n"); 804 break; 805 } 806 807 k->do_adma(s); 808 break; 809 case SDHC_CTRL_ADMA2_64: 810 if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 811 !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 812 ERRPRINT("64 bit ADMA not supported\n"); 813 break; 814 } 815 816 k->do_adma(s); 817 break; 818 default: 819 ERRPRINT("Unsupported DMA type\n"); 820 break; 821 } 822 } else { 823 if ((s->trnmod & SDHC_TRNS_READ) && sd_data_ready(s->card)) { 824 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 825 SDHC_DAT_LINE_ACTIVE; 826 SDHCI_GET_CLASS(s)->read_block_from_card(s); 827 } else { 828 s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 829 SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 830 SDHCI_GET_CLASS(s)->write_block_to_card(s); 831 } 832 } 833 } 834 835 static bool sdhci_can_issue_command(SDHCIState *s) 836 { 837 if (!SDHC_CLOCK_IS_ON(s->clkcon) || !(s->pwrcon & SDHC_POWER_ON) || 838 (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 839 ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 840 ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 841 !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 842 return false; 843 } 844 845 return true; 846 } 847 848 /* The Buffer Data Port register must be accessed in sequential and 849 * continuous manner */ 850 static inline bool 851 sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 852 { 853 if ((s->data_count & 0x3) != byte_num) { 854 ERRPRINT("Non-sequential access to Buffer Data Port register" 855 "is prohibited\n"); 856 return false; 857 } 858 return true; 859 } 860 861 static uint32_t sdhci_read(SDHCIState *s, unsigned int offset, unsigned size) 862 { 863 uint32_t ret = 0; 864 865 switch (offset & ~0x3) { 866 case SDHC_SYSAD: 867 ret = s->sdmasysad; 868 break; 869 case SDHC_BLKSIZE: 870 ret = s->blksize | (s->blkcnt << 16); 871 break; 872 case SDHC_ARGUMENT: 873 ret = s->argument; 874 break; 875 case SDHC_TRNMOD: 876 ret = s->trnmod | (s->cmdreg << 16); 877 break; 878 case SDHC_RSPREG0 ... SDHC_RSPREG3: 879 ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 880 break; 881 case SDHC_BDATA: 882 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 883 ret = SDHCI_GET_CLASS(s)->bdata_read(s, size); 884 DPRINT_L2("read %ub: addr[0x%04x] -> %u\n", size, offset, ret); 885 return ret; 886 } 887 break; 888 case SDHC_PRNSTS: 889 ret = s->prnsts; 890 break; 891 case SDHC_HOSTCTL: 892 ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 893 (s->wakcon << 24); 894 break; 895 case SDHC_CLKCON: 896 ret = s->clkcon | (s->timeoutcon << 16); 897 break; 898 case SDHC_NORINTSTS: 899 ret = s->norintsts | (s->errintsts << 16); 900 break; 901 case SDHC_NORINTSTSEN: 902 ret = s->norintstsen | (s->errintstsen << 16); 903 break; 904 case SDHC_NORINTSIGEN: 905 ret = s->norintsigen | (s->errintsigen << 16); 906 break; 907 case SDHC_ACMD12ERRSTS: 908 ret = s->acmd12errsts; 909 break; 910 case SDHC_CAPAREG: 911 ret = s->capareg; 912 break; 913 case SDHC_MAXCURR: 914 ret = s->maxcurr; 915 break; 916 case SDHC_ADMAERR: 917 ret = s->admaerr; 918 break; 919 case SDHC_ADMASYSADDR: 920 ret = (uint32_t)s->admasysaddr; 921 break; 922 case SDHC_ADMASYSADDR + 4: 923 ret = (uint32_t)(s->admasysaddr >> 32); 924 break; 925 case SDHC_SLOT_INT_STATUS: 926 ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 927 break; 928 default: 929 ERRPRINT("bad %ub read: addr[0x%04x]\n", size, offset); 930 break; 931 } 932 933 ret >>= (offset & 0x3) * 8; 934 ret &= (1ULL << (size * 8)) - 1; 935 DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, offset, ret, ret); 936 return ret; 937 } 938 939 static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 940 { 941 if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 942 return; 943 } 944 s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 945 946 if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 947 (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 948 if (s->stopped_state == sdhc_gap_read) { 949 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 950 SDHCI_GET_CLASS(s)->read_block_from_card(s); 951 } else { 952 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 953 SDHCI_GET_CLASS(s)->write_block_to_card(s); 954 } 955 s->stopped_state = sdhc_not_stopped; 956 } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 957 if (s->prnsts & SDHC_DOING_READ) { 958 s->stopped_state = sdhc_gap_read; 959 } else if (s->prnsts & SDHC_DOING_WRITE) { 960 s->stopped_state = sdhc_gap_write; 961 } 962 } 963 } 964 965 static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 966 { 967 switch (value) { 968 case SDHC_RESET_ALL: 969 DEVICE_GET_CLASS(s)->reset(DEVICE(s)); 970 break; 971 case SDHC_RESET_CMD: 972 s->prnsts &= ~SDHC_CMD_INHIBIT; 973 s->norintsts &= ~SDHC_NIS_CMDCMP; 974 break; 975 case SDHC_RESET_DATA: 976 s->data_count = 0; 977 s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 978 SDHC_DOING_READ | SDHC_DOING_WRITE | 979 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 980 s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 981 s->stopped_state = sdhc_not_stopped; 982 s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 983 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 984 break; 985 } 986 } 987 988 static void 989 sdhci_write(SDHCIState *s, unsigned int offset, uint32_t value, unsigned size) 990 { 991 unsigned shift = 8 * (offset & 0x3); 992 uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 993 value <<= shift; 994 995 switch (offset & ~0x3) { 996 case SDHC_SYSAD: 997 s->sdmasysad = (s->sdmasysad & mask) | value; 998 MASKED_WRITE(s->sdmasysad, mask, value); 999 /* Writing to last byte of sdmasysad might trigger transfer */ 1000 if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1001 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 1002 SDHCI_GET_CLASS(s)->do_sdma_multi(s); 1003 } 1004 break; 1005 case SDHC_BLKSIZE: 1006 if (!TRANSFERRING_DATA(s->prnsts)) { 1007 MASKED_WRITE(s->blksize, mask, value); 1008 MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1009 } 1010 break; 1011 case SDHC_ARGUMENT: 1012 MASKED_WRITE(s->argument, mask, value); 1013 break; 1014 case SDHC_TRNMOD: 1015 /* DMA can be enabled only if it is supported as indicated by 1016 * capabilities register */ 1017 if (!(s->capareg & SDHC_CAN_DO_DMA)) { 1018 value &= ~SDHC_TRNS_DMA; 1019 } 1020 MASKED_WRITE(s->trnmod, mask, value); 1021 MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1022 1023 /* Writing to the upper byte of CMDREG triggers SD command generation */ 1024 if ((mask & 0xFF000000) || !SDHCI_GET_CLASS(s)->can_issue_command(s)) { 1025 break; 1026 } 1027 1028 SDHCI_GET_CLASS(s)->send_command(s); 1029 break; 1030 case SDHC_BDATA: 1031 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1032 SDHCI_GET_CLASS(s)->bdata_write(s, value >> shift, size); 1033 } 1034 break; 1035 case SDHC_HOSTCTL: 1036 if (!(mask & 0xFF0000)) { 1037 sdhci_blkgap_write(s, value >> 16); 1038 } 1039 MASKED_WRITE(s->hostctl, mask, value); 1040 MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1041 MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1042 if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1043 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1044 s->pwrcon &= ~SDHC_POWER_ON; 1045 } 1046 break; 1047 case SDHC_CLKCON: 1048 if (!(mask & 0xFF000000)) { 1049 sdhci_reset_write(s, value >> 24); 1050 } 1051 MASKED_WRITE(s->clkcon, mask, value); 1052 MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1053 if (s->clkcon & SDHC_CLOCK_INT_EN) { 1054 s->clkcon |= SDHC_CLOCK_INT_STABLE; 1055 } else { 1056 s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1057 } 1058 break; 1059 case SDHC_NORINTSTS: 1060 if (s->norintstsen & SDHC_NISEN_CARDINT) { 1061 value &= ~SDHC_NIS_CARDINT; 1062 } 1063 s->norintsts &= mask | ~value; 1064 s->errintsts &= (mask >> 16) | ~(value >> 16); 1065 if (s->errintsts) { 1066 s->norintsts |= SDHC_NIS_ERR; 1067 } else { 1068 s->norintsts &= ~SDHC_NIS_ERR; 1069 } 1070 sdhci_update_irq(s); 1071 break; 1072 case SDHC_NORINTSTSEN: 1073 MASKED_WRITE(s->norintstsen, mask, value); 1074 MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1075 s->norintsts &= s->norintstsen; 1076 s->errintsts &= s->errintstsen; 1077 if (s->errintsts) { 1078 s->norintsts |= SDHC_NIS_ERR; 1079 } else { 1080 s->norintsts &= ~SDHC_NIS_ERR; 1081 } 1082 sdhci_update_irq(s); 1083 break; 1084 case SDHC_NORINTSIGEN: 1085 MASKED_WRITE(s->norintsigen, mask, value); 1086 MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1087 sdhci_update_irq(s); 1088 break; 1089 case SDHC_ADMAERR: 1090 MASKED_WRITE(s->admaerr, mask, value); 1091 break; 1092 case SDHC_ADMASYSADDR: 1093 s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1094 (uint64_t)mask)) | (uint64_t)value; 1095 break; 1096 case SDHC_ADMASYSADDR + 4: 1097 s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1098 ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1099 break; 1100 case SDHC_FEAER: 1101 s->acmd12errsts |= value; 1102 s->errintsts |= (value >> 16) & s->errintstsen; 1103 if (s->acmd12errsts) { 1104 s->errintsts |= SDHC_EIS_CMD12ERR; 1105 } 1106 if (s->errintsts) { 1107 s->norintsts |= SDHC_NIS_ERR; 1108 } 1109 sdhci_update_irq(s); 1110 break; 1111 default: 1112 ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1113 size, offset, value >> shift, value >> shift); 1114 break; 1115 } 1116 DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1117 size, offset, value >> shift, value >> shift); 1118 } 1119 1120 static uint64_t 1121 sdhci_readfn(void *opaque, hwaddr offset, unsigned size) 1122 { 1123 SDHCIState *s = (SDHCIState *)opaque; 1124 1125 return SDHCI_GET_CLASS(s)->mem_read(s, offset, size); 1126 } 1127 1128 static void 1129 sdhci_writefn(void *opaque, hwaddr off, uint64_t val, unsigned sz) 1130 { 1131 SDHCIState *s = (SDHCIState *)opaque; 1132 1133 SDHCI_GET_CLASS(s)->mem_write(s, off, val, sz); 1134 } 1135 1136 static const MemoryRegionOps sdhci_mmio_ops = { 1137 .read = sdhci_readfn, 1138 .write = sdhci_writefn, 1139 .valid = { 1140 .min_access_size = 1, 1141 .max_access_size = 4, 1142 .unaligned = false 1143 }, 1144 .endianness = DEVICE_LITTLE_ENDIAN, 1145 }; 1146 1147 static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 1148 { 1149 switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 1150 case 0: 1151 return 512; 1152 case 1: 1153 return 1024; 1154 case 2: 1155 return 2048; 1156 default: 1157 hw_error("SDHC: unsupported value for maximum block size\n"); 1158 return 0; 1159 } 1160 } 1161 1162 static void sdhci_initfn(Object *obj) 1163 { 1164 SDHCIState *s = SDHCI(obj); 1165 DriveInfo *di; 1166 1167 di = drive_get_next(IF_SD); 1168 s->card = sd_init(di ? di->bdrv : NULL, 0); 1169 s->eject_cb = qemu_allocate_irqs(sdhci_insert_eject_cb, s, 1)[0]; 1170 s->ro_cb = qemu_allocate_irqs(sdhci_card_readonly_cb, s, 1)[0]; 1171 sd_set_cb(s->card, s->ro_cb, s->eject_cb); 1172 1173 s->insert_timer = qemu_new_timer_ns(vm_clock, sdhci_raise_insertion_irq, s); 1174 s->transfer_timer = qemu_new_timer_ns(vm_clock, sdhci_do_data_transfer, s); 1175 } 1176 1177 static void sdhci_uninitfn(Object *obj) 1178 { 1179 SDHCIState *s = SDHCI(obj); 1180 1181 qemu_del_timer(s->insert_timer); 1182 qemu_free_timer(s->insert_timer); 1183 qemu_del_timer(s->transfer_timer); 1184 qemu_free_timer(s->transfer_timer); 1185 qemu_free_irqs(&s->eject_cb); 1186 qemu_free_irqs(&s->ro_cb); 1187 1188 if (s->fifo_buffer) { 1189 g_free(s->fifo_buffer); 1190 s->fifo_buffer = NULL; 1191 } 1192 } 1193 1194 const VMStateDescription sdhci_vmstate = { 1195 .name = "sdhci", 1196 .version_id = 1, 1197 .minimum_version_id = 1, 1198 .fields = (VMStateField[]) { 1199 VMSTATE_UINT32(sdmasysad, SDHCIState), 1200 VMSTATE_UINT16(blksize, SDHCIState), 1201 VMSTATE_UINT16(blkcnt, SDHCIState), 1202 VMSTATE_UINT32(argument, SDHCIState), 1203 VMSTATE_UINT16(trnmod, SDHCIState), 1204 VMSTATE_UINT16(cmdreg, SDHCIState), 1205 VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1206 VMSTATE_UINT32(prnsts, SDHCIState), 1207 VMSTATE_UINT8(hostctl, SDHCIState), 1208 VMSTATE_UINT8(pwrcon, SDHCIState), 1209 VMSTATE_UINT8(blkgap, SDHCIState), 1210 VMSTATE_UINT8(wakcon, SDHCIState), 1211 VMSTATE_UINT16(clkcon, SDHCIState), 1212 VMSTATE_UINT8(timeoutcon, SDHCIState), 1213 VMSTATE_UINT8(admaerr, SDHCIState), 1214 VMSTATE_UINT16(norintsts, SDHCIState), 1215 VMSTATE_UINT16(errintsts, SDHCIState), 1216 VMSTATE_UINT16(norintstsen, SDHCIState), 1217 VMSTATE_UINT16(errintstsen, SDHCIState), 1218 VMSTATE_UINT16(norintsigen, SDHCIState), 1219 VMSTATE_UINT16(errintsigen, SDHCIState), 1220 VMSTATE_UINT16(acmd12errsts, SDHCIState), 1221 VMSTATE_UINT16(data_count, SDHCIState), 1222 VMSTATE_UINT64(admasysaddr, SDHCIState), 1223 VMSTATE_UINT8(stopped_state, SDHCIState), 1224 VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz), 1225 VMSTATE_TIMER(insert_timer, SDHCIState), 1226 VMSTATE_TIMER(transfer_timer, SDHCIState), 1227 VMSTATE_END_OF_LIST() 1228 } 1229 }; 1230 1231 /* Capabilities registers provide information on supported features of this 1232 * specific host controller implementation */ 1233 static Property sdhci_properties[] = { 1234 DEFINE_PROP_HEX32("capareg", SDHCIState, capareg, 1235 SDHC_CAPAB_REG_DEFAULT), 1236 DEFINE_PROP_HEX32("maxcurr", SDHCIState, maxcurr, 0), 1237 DEFINE_PROP_END_OF_LIST(), 1238 }; 1239 1240 static void sdhci_realize(DeviceState *dev, Error ** errp) 1241 { 1242 SDHCIState *s = SDHCI(dev); 1243 SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1244 1245 s->buf_maxsz = sdhci_get_fifolen(s); 1246 s->fifo_buffer = g_malloc0(s->buf_maxsz); 1247 sysbus_init_irq(sbd, &s->irq); 1248 memory_region_init_io(&s->iomem, &sdhci_mmio_ops, s, "sdhci", 1249 SDHC_REGISTERS_MAP_SIZE); 1250 sysbus_init_mmio(sbd, &s->iomem); 1251 } 1252 1253 static void sdhci_generic_reset(DeviceState *ds) 1254 { 1255 SDHCIState *s = SDHCI(ds); 1256 SDHCI_GET_CLASS(s)->reset(s); 1257 } 1258 1259 static void sdhci_class_init(ObjectClass *klass, void *data) 1260 { 1261 DeviceClass *dc = DEVICE_CLASS(klass); 1262 SDHCIClass *k = SDHCI_CLASS(klass); 1263 1264 dc->vmsd = &sdhci_vmstate; 1265 dc->props = sdhci_properties; 1266 dc->reset = sdhci_generic_reset; 1267 dc->realize = sdhci_realize; 1268 1269 k->reset = sdhci_reset; 1270 k->mem_read = sdhci_read; 1271 k->mem_write = sdhci_write; 1272 k->send_command = sdhci_send_command; 1273 k->can_issue_command = sdhci_can_issue_command; 1274 k->data_transfer = sdhci_data_transfer; 1275 k->end_data_transfer = sdhci_end_transfer; 1276 k->do_sdma_single = sdhci_sdma_transfer_single_block; 1277 k->do_sdma_multi = sdhci_sdma_transfer_multi_blocks; 1278 k->do_adma = sdhci_do_adma; 1279 k->read_block_from_card = sdhci_read_block_from_card; 1280 k->write_block_to_card = sdhci_write_block_to_card; 1281 k->bdata_read = sdhci_read_dataport; 1282 k->bdata_write = sdhci_write_dataport; 1283 } 1284 1285 static const TypeInfo sdhci_type_info = { 1286 .name = TYPE_SDHCI, 1287 .parent = TYPE_SYS_BUS_DEVICE, 1288 .instance_size = sizeof(SDHCIState), 1289 .instance_init = sdhci_initfn, 1290 .instance_finalize = sdhci_uninitfn, 1291 .class_init = sdhci_class_init, 1292 .class_size = sizeof(SDHCIClass) 1293 }; 1294 1295 static void sdhci_register_types(void) 1296 { 1297 type_register_static(&sdhci_type_info); 1298 } 1299 1300 type_init(sdhci_register_types) 1301