xref: /qemu/hw/sd/sdhci.c (revision f3c7d0389fe8a2792fd4c1cf151b885de03c8f62)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
2583c9f4caSPaolo Bonzini #include "hw/hw.h"
26d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
27d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
28d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
29d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
30d7dfca08SIgor Mitsyanko 
3147b43a1fSPaolo Bonzini #include "sdhci.h"
32d7dfca08SIgor Mitsyanko 
33d7dfca08SIgor Mitsyanko /* host controller debug messages */
34d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG
35d7dfca08SIgor Mitsyanko #define SDHC_DEBUG                        0
36d7dfca08SIgor Mitsyanko #endif
37d7dfca08SIgor Mitsyanko 
38d7dfca08SIgor Mitsyanko #if SDHC_DEBUG == 0
39d7dfca08SIgor Mitsyanko     #define DPRINT_L1(fmt, args...)       do { } while (0)
40d7dfca08SIgor Mitsyanko     #define DPRINT_L2(fmt, args...)       do { } while (0)
41d7dfca08SIgor Mitsyanko     #define ERRPRINT(fmt, args...)        do { } while (0)
42d7dfca08SIgor Mitsyanko #elif SDHC_DEBUG == 1
43d7dfca08SIgor Mitsyanko     #define DPRINT_L1(fmt, args...)       \
44d7dfca08SIgor Mitsyanko         do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0)
45d7dfca08SIgor Mitsyanko     #define DPRINT_L2(fmt, args...)       do { } while (0)
46d7dfca08SIgor Mitsyanko     #define ERRPRINT(fmt, args...)        \
47d7dfca08SIgor Mitsyanko         do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0)
48d7dfca08SIgor Mitsyanko #else
49d7dfca08SIgor Mitsyanko     #define DPRINT_L1(fmt, args...)       \
50d7dfca08SIgor Mitsyanko         do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0)
51d7dfca08SIgor Mitsyanko     #define DPRINT_L2(fmt, args...)       \
52d7dfca08SIgor Mitsyanko         do {fprintf(stderr, "QEMU SDHC: "fmt, ## args); } while (0)
53d7dfca08SIgor Mitsyanko     #define ERRPRINT(fmt, args...)        \
54d7dfca08SIgor Mitsyanko         do {fprintf(stderr, "QEMU SDHC ERROR: "fmt, ## args); } while (0)
55d7dfca08SIgor Mitsyanko #endif
56d7dfca08SIgor Mitsyanko 
57d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
58d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
59d7dfca08SIgor Mitsyanko  * If not stated otherwise:
60d7dfca08SIgor Mitsyanko  * 0 - not supported, 1 - supported, other - prohibited.
61d7dfca08SIgor Mitsyanko  */
62d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
63d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
64d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
65d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
66d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
67d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
68d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
71d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size
72d7dfca08SIgor Mitsyanko  * Possible values: 512, 1024, 2048 bytes */
73d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
74d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz
75d7dfca08SIgor Mitsyanko  * value in range 10-63 MHz, 0 - not defined */
76d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_BASECLKFREQ    0ul
77d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
78d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */
79d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOCLKFREQ      0ul
80d7dfca08SIgor Mitsyanko 
81d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */
82d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
83d7dfca08SIgor Mitsyanko     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
84d7dfca08SIgor Mitsyanko     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
85d7dfca08SIgor Mitsyanko     SDHC_CAPAB_TOUNIT > 1
86d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only!
87d7dfca08SIgor Mitsyanko #endif
88d7dfca08SIgor Mitsyanko 
89d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
90d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul
91d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
92d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul
93d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
94d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul
95d7dfca08SIgor Mitsyanko #else
96d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only!
97d7dfca08SIgor Mitsyanko #endif
98d7dfca08SIgor Mitsyanko 
99d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
100d7dfca08SIgor Mitsyanko     SDHC_CAPAB_BASECLKFREQ > 63
101d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only!
102d7dfca08SIgor Mitsyanko #endif
103d7dfca08SIgor Mitsyanko 
104d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63
105d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only!
106d7dfca08SIgor Mitsyanko #endif
107d7dfca08SIgor Mitsyanko 
108d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT                                 \
109d7dfca08SIgor Mitsyanko    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
110d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
111d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
112d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
113d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
114d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
115d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_TOCLKFREQ))
116d7dfca08SIgor Mitsyanko 
117d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
118d7dfca08SIgor Mitsyanko 
119d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
120d7dfca08SIgor Mitsyanko {
121d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
122d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
123d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
124d7dfca08SIgor Mitsyanko }
125d7dfca08SIgor Mitsyanko 
126d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
127d7dfca08SIgor Mitsyanko {
128d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
129d7dfca08SIgor Mitsyanko }
130d7dfca08SIgor Mitsyanko 
131d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
132d7dfca08SIgor Mitsyanko {
133d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
134d7dfca08SIgor Mitsyanko 
135d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
136bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
137bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
138d7dfca08SIgor Mitsyanko     } else {
139d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
140d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
141d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
142d7dfca08SIgor Mitsyanko         }
143d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
144d7dfca08SIgor Mitsyanko     }
145d7dfca08SIgor Mitsyanko }
146d7dfca08SIgor Mitsyanko 
147d7dfca08SIgor Mitsyanko static void sdhci_insert_eject_cb(void *opaque, int irq, int level)
148d7dfca08SIgor Mitsyanko {
149d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
150d7dfca08SIgor Mitsyanko     DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject");
151d7dfca08SIgor Mitsyanko 
152d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
153d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
154bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
155bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
156d7dfca08SIgor Mitsyanko     } else {
157d7dfca08SIgor Mitsyanko         if (level) {
158d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
159d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
160d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
161d7dfca08SIgor Mitsyanko             }
162d7dfca08SIgor Mitsyanko         } else {
163d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
164d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
165d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
166d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
167d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
168d7dfca08SIgor Mitsyanko             }
169d7dfca08SIgor Mitsyanko         }
170d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
171d7dfca08SIgor Mitsyanko     }
172d7dfca08SIgor Mitsyanko }
173d7dfca08SIgor Mitsyanko 
174d7dfca08SIgor Mitsyanko static void sdhci_card_readonly_cb(void *opaque, int irq, int level)
175d7dfca08SIgor Mitsyanko {
176d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
177d7dfca08SIgor Mitsyanko 
178d7dfca08SIgor Mitsyanko     if (level) {
179d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
180d7dfca08SIgor Mitsyanko     } else {
181d7dfca08SIgor Mitsyanko         /* Write enabled */
182d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
183d7dfca08SIgor Mitsyanko     }
184d7dfca08SIgor Mitsyanko }
185d7dfca08SIgor Mitsyanko 
186d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
187d7dfca08SIgor Mitsyanko {
188bc72ad67SAlex Bligh     timer_del(s->insert_timer);
189bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
190d7dfca08SIgor Mitsyanko     /* Set all registers to 0. Capabilities registers are not cleared
191d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
192d7dfca08SIgor Mitsyanko      * initialization */
193d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
194d7dfca08SIgor Mitsyanko 
195d7dfca08SIgor Mitsyanko     sd_set_cb(s->card, s->ro_cb, s->eject_cb);
196d7dfca08SIgor Mitsyanko     s->data_count = 0;
197d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
198d7dfca08SIgor Mitsyanko }
199d7dfca08SIgor Mitsyanko 
200d7dfca08SIgor Mitsyanko static void sdhci_do_data_transfer(void *opaque)
201d7dfca08SIgor Mitsyanko {
202d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
203d7dfca08SIgor Mitsyanko 
204d7dfca08SIgor Mitsyanko     SDHCI_GET_CLASS(s)->data_transfer(s);
205d7dfca08SIgor Mitsyanko }
206d7dfca08SIgor Mitsyanko 
207d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
208d7dfca08SIgor Mitsyanko {
209d7dfca08SIgor Mitsyanko     SDRequest request;
210d7dfca08SIgor Mitsyanko     uint8_t response[16];
211d7dfca08SIgor Mitsyanko     int rlen;
212d7dfca08SIgor Mitsyanko 
213d7dfca08SIgor Mitsyanko     s->errintsts = 0;
214d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
215d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
216d7dfca08SIgor Mitsyanko     request.arg = s->argument;
217d7dfca08SIgor Mitsyanko     DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg);
218d7dfca08SIgor Mitsyanko     rlen = sd_do_command(s->card, &request, response);
219d7dfca08SIgor Mitsyanko 
220d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
221d7dfca08SIgor Mitsyanko         if (rlen == 4) {
222d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
223d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
224d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
225d7dfca08SIgor Mitsyanko             DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]);
226d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
227d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
228d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
229d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
230d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
231d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
232d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
233d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
234d7dfca08SIgor Mitsyanko                             response[2];
235d7dfca08SIgor Mitsyanko             DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.."
236d7dfca08SIgor Mitsyanko                   "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n",
237d7dfca08SIgor Mitsyanko                   s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]);
238d7dfca08SIgor Mitsyanko         } else {
239d7dfca08SIgor Mitsyanko             ERRPRINT("Timeout waiting for command response\n");
240d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
241d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
242d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
243d7dfca08SIgor Mitsyanko             }
244d7dfca08SIgor Mitsyanko         }
245d7dfca08SIgor Mitsyanko 
246d7dfca08SIgor Mitsyanko         if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
247d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
248d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
249d7dfca08SIgor Mitsyanko         }
250d7dfca08SIgor Mitsyanko     } else if (rlen != 0 && (s->errintstsen & SDHC_EISEN_CMDIDX)) {
251d7dfca08SIgor Mitsyanko         s->errintsts |= SDHC_EIS_CMDIDX;
252d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_ERR;
253d7dfca08SIgor Mitsyanko     }
254d7dfca08SIgor Mitsyanko 
255d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
256d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
257d7dfca08SIgor Mitsyanko     }
258d7dfca08SIgor Mitsyanko 
259d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
260d7dfca08SIgor Mitsyanko 
261d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
262656f416cSPeter Crosthwaite         s->data_count = 0;
263d7dfca08SIgor Mitsyanko         sdhci_do_data_transfer(s);
264d7dfca08SIgor Mitsyanko     }
265d7dfca08SIgor Mitsyanko }
266d7dfca08SIgor Mitsyanko 
267d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
268d7dfca08SIgor Mitsyanko {
269d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
270d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
271d7dfca08SIgor Mitsyanko         SDRequest request;
272d7dfca08SIgor Mitsyanko         uint8_t response[16];
273d7dfca08SIgor Mitsyanko 
274d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
275d7dfca08SIgor Mitsyanko         request.arg = 0;
276d7dfca08SIgor Mitsyanko         DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg);
277d7dfca08SIgor Mitsyanko         sd_do_command(s->card, &request, response);
278d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
279d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
280d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
281d7dfca08SIgor Mitsyanko     }
282d7dfca08SIgor Mitsyanko 
283d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
284d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
285d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
286d7dfca08SIgor Mitsyanko 
287d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
288d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
289d7dfca08SIgor Mitsyanko     }
290d7dfca08SIgor Mitsyanko 
291d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
292d7dfca08SIgor Mitsyanko }
293d7dfca08SIgor Mitsyanko 
294d7dfca08SIgor Mitsyanko /*
295d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
296d7dfca08SIgor Mitsyanko  */
297d7dfca08SIgor Mitsyanko 
298d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
299d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
300d7dfca08SIgor Mitsyanko {
301d7dfca08SIgor Mitsyanko     int index = 0;
302d7dfca08SIgor Mitsyanko 
303d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
304d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
305d7dfca08SIgor Mitsyanko         return;
306d7dfca08SIgor Mitsyanko     }
307d7dfca08SIgor Mitsyanko 
308d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
309d7dfca08SIgor Mitsyanko         s->fifo_buffer[index] = sd_read_data(s->card);
310d7dfca08SIgor Mitsyanko     }
311d7dfca08SIgor Mitsyanko 
312d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
313d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
314d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
315d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
316d7dfca08SIgor Mitsyanko     }
317d7dfca08SIgor Mitsyanko 
318d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
319d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
320d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
321d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
322d7dfca08SIgor Mitsyanko     }
323d7dfca08SIgor Mitsyanko 
324d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
325d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
326d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
327d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
328d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
329d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
330d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
331d7dfca08SIgor Mitsyanko         }
332d7dfca08SIgor Mitsyanko     }
333d7dfca08SIgor Mitsyanko 
334d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
335d7dfca08SIgor Mitsyanko }
336d7dfca08SIgor Mitsyanko 
337d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
338d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
339d7dfca08SIgor Mitsyanko {
340d7dfca08SIgor Mitsyanko     uint32_t value = 0;
341d7dfca08SIgor Mitsyanko     int i;
342d7dfca08SIgor Mitsyanko 
343d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
344d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
345d7dfca08SIgor Mitsyanko         ERRPRINT("Trying to read from empty buffer\n");
346d7dfca08SIgor Mitsyanko         return 0;
347d7dfca08SIgor Mitsyanko     }
348d7dfca08SIgor Mitsyanko 
349d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
350d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
351d7dfca08SIgor Mitsyanko         s->data_count++;
352d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
353d7dfca08SIgor Mitsyanko         if ((s->data_count) >= (s->blksize & 0x0fff)) {
354d7dfca08SIgor Mitsyanko             DPRINT_L2("All %u bytes of data have been read from input buffer\n",
355d7dfca08SIgor Mitsyanko                     s->data_count);
356d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
357d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
358d7dfca08SIgor Mitsyanko 
359d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
360d7dfca08SIgor Mitsyanko                 s->blkcnt--;
361d7dfca08SIgor Mitsyanko             }
362d7dfca08SIgor Mitsyanko 
363d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
364d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
365d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
366d7dfca08SIgor Mitsyanko                  /* stop at gap request */
367d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
368d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
369d7dfca08SIgor Mitsyanko                 SDHCI_GET_CLASS(s)->end_data_transfer(s);
370d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
371d7dfca08SIgor Mitsyanko                 SDHCI_GET_CLASS(s)->read_block_from_card(s);
372d7dfca08SIgor Mitsyanko             }
373d7dfca08SIgor Mitsyanko             break;
374d7dfca08SIgor Mitsyanko         }
375d7dfca08SIgor Mitsyanko     }
376d7dfca08SIgor Mitsyanko 
377d7dfca08SIgor Mitsyanko     return value;
378d7dfca08SIgor Mitsyanko }
379d7dfca08SIgor Mitsyanko 
380d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
381d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
382d7dfca08SIgor Mitsyanko {
383d7dfca08SIgor Mitsyanko     int index = 0;
384d7dfca08SIgor Mitsyanko 
385d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
386d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
387d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
388d7dfca08SIgor Mitsyanko         }
389d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
390d7dfca08SIgor Mitsyanko         return;
391d7dfca08SIgor Mitsyanko     }
392d7dfca08SIgor Mitsyanko 
393d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
394d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
395d7dfca08SIgor Mitsyanko             return;
396d7dfca08SIgor Mitsyanko         } else {
397d7dfca08SIgor Mitsyanko             s->blkcnt--;
398d7dfca08SIgor Mitsyanko         }
399d7dfca08SIgor Mitsyanko     }
400d7dfca08SIgor Mitsyanko 
401d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
402d7dfca08SIgor Mitsyanko         sd_write_data(s->card, s->fifo_buffer[index]);
403d7dfca08SIgor Mitsyanko     }
404d7dfca08SIgor Mitsyanko 
405d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
406d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
407d7dfca08SIgor Mitsyanko 
408d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
409d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
410d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
411d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
412d7dfca08SIgor Mitsyanko         SDHCI_GET_CLASS(s)->end_data_transfer(s);
413dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
414dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
415d7dfca08SIgor Mitsyanko     }
416d7dfca08SIgor Mitsyanko 
417d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
418d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
419d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
420d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
421d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
422d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
423d7dfca08SIgor Mitsyanko         }
424d7dfca08SIgor Mitsyanko         SDHCI_GET_CLASS(s)->end_data_transfer(s);
425d7dfca08SIgor Mitsyanko     }
426d7dfca08SIgor Mitsyanko 
427d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
428d7dfca08SIgor Mitsyanko }
429d7dfca08SIgor Mitsyanko 
430d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
431d7dfca08SIgor Mitsyanko  * register */
432d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
433d7dfca08SIgor Mitsyanko {
434d7dfca08SIgor Mitsyanko     unsigned i;
435d7dfca08SIgor Mitsyanko 
436d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
437d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
438d7dfca08SIgor Mitsyanko         ERRPRINT("Can't write to data buffer: buffer full\n");
439d7dfca08SIgor Mitsyanko         return;
440d7dfca08SIgor Mitsyanko     }
441d7dfca08SIgor Mitsyanko 
442d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
443d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
444d7dfca08SIgor Mitsyanko         s->data_count++;
445d7dfca08SIgor Mitsyanko         value >>= 8;
446d7dfca08SIgor Mitsyanko         if (s->data_count >= (s->blksize & 0x0fff)) {
447d7dfca08SIgor Mitsyanko             DPRINT_L2("write buffer filled with %u bytes of data\n",
448d7dfca08SIgor Mitsyanko                     s->data_count);
449d7dfca08SIgor Mitsyanko             s->data_count = 0;
450d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
451d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
452d7dfca08SIgor Mitsyanko                 SDHCI_GET_CLASS(s)->write_block_to_card(s);
453d7dfca08SIgor Mitsyanko             }
454d7dfca08SIgor Mitsyanko         }
455d7dfca08SIgor Mitsyanko     }
456d7dfca08SIgor Mitsyanko }
457d7dfca08SIgor Mitsyanko 
458d7dfca08SIgor Mitsyanko /*
459d7dfca08SIgor Mitsyanko  * Single DMA data transfer
460d7dfca08SIgor Mitsyanko  */
461d7dfca08SIgor Mitsyanko 
462d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
463d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
464d7dfca08SIgor Mitsyanko {
465d7dfca08SIgor Mitsyanko     bool page_aligned = false;
466d7dfca08SIgor Mitsyanko     unsigned int n, begin;
467d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
468d7dfca08SIgor Mitsyanko     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
469d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
470d7dfca08SIgor Mitsyanko 
471d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
472d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
473d7dfca08SIgor Mitsyanko      * allow them to work properly */
474d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
475d7dfca08SIgor Mitsyanko         page_aligned = true;
476d7dfca08SIgor Mitsyanko     }
477d7dfca08SIgor Mitsyanko 
478d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
479d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
480d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
481d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
482d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
483d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
484d7dfca08SIgor Mitsyanko                     s->fifo_buffer[n] = sd_read_data(s->card);
485d7dfca08SIgor Mitsyanko                 }
486d7dfca08SIgor Mitsyanko             }
487d7dfca08SIgor Mitsyanko             begin = s->data_count;
488d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
489d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
490d7dfca08SIgor Mitsyanko                 boundary_count = 0;
491d7dfca08SIgor Mitsyanko              } else {
492d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
493d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
494d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
495d7dfca08SIgor Mitsyanko                     s->blkcnt--;
496d7dfca08SIgor Mitsyanko                 }
497d7dfca08SIgor Mitsyanko             }
498df32fd1cSPaolo Bonzini             dma_memory_write(&address_space_memory, s->sdmasysad,
499d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
500d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
501d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
502d7dfca08SIgor Mitsyanko                 s->data_count = 0;
503d7dfca08SIgor Mitsyanko             }
504d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
505d7dfca08SIgor Mitsyanko                 break;
506d7dfca08SIgor Mitsyanko             }
507d7dfca08SIgor Mitsyanko         }
508d7dfca08SIgor Mitsyanko     } else {
509d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
510d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
511d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
512d7dfca08SIgor Mitsyanko             begin = s->data_count;
513d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
514d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
515d7dfca08SIgor Mitsyanko                 boundary_count = 0;
516d7dfca08SIgor Mitsyanko              } else {
517d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
518d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
519d7dfca08SIgor Mitsyanko             }
520df32fd1cSPaolo Bonzini             dma_memory_read(&address_space_memory, s->sdmasysad,
521d7dfca08SIgor Mitsyanko                             &s->fifo_buffer[begin], s->data_count);
522d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
523d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
524d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
525d7dfca08SIgor Mitsyanko                     sd_write_data(s->card, s->fifo_buffer[n]);
526d7dfca08SIgor Mitsyanko                 }
527d7dfca08SIgor Mitsyanko                 s->data_count = 0;
528d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
529d7dfca08SIgor Mitsyanko                     s->blkcnt--;
530d7dfca08SIgor Mitsyanko                 }
531d7dfca08SIgor Mitsyanko             }
532d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
533d7dfca08SIgor Mitsyanko                 break;
534d7dfca08SIgor Mitsyanko             }
535d7dfca08SIgor Mitsyanko         }
536d7dfca08SIgor Mitsyanko     }
537d7dfca08SIgor Mitsyanko 
538d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
539d7dfca08SIgor Mitsyanko         SDHCI_GET_CLASS(s)->end_data_transfer(s);
540d7dfca08SIgor Mitsyanko     } else {
541d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
542d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
543d7dfca08SIgor Mitsyanko         }
544d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
545d7dfca08SIgor Mitsyanko     }
546d7dfca08SIgor Mitsyanko }
547d7dfca08SIgor Mitsyanko 
548d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
549d7dfca08SIgor Mitsyanko 
550d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
551d7dfca08SIgor Mitsyanko {
552d7dfca08SIgor Mitsyanko     int n;
553d7dfca08SIgor Mitsyanko     uint32_t datacnt = s->blksize & 0x0fff;
554d7dfca08SIgor Mitsyanko 
555d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
556d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
557d7dfca08SIgor Mitsyanko             s->fifo_buffer[n] = sd_read_data(s->card);
558d7dfca08SIgor Mitsyanko         }
559df32fd1cSPaolo Bonzini         dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
560d7dfca08SIgor Mitsyanko                          datacnt);
561d7dfca08SIgor Mitsyanko     } else {
562df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
563d7dfca08SIgor Mitsyanko                         datacnt);
564d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
565d7dfca08SIgor Mitsyanko             sd_write_data(s->card, s->fifo_buffer[n]);
566d7dfca08SIgor Mitsyanko         }
567d7dfca08SIgor Mitsyanko     }
568d7dfca08SIgor Mitsyanko 
569d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
570d7dfca08SIgor Mitsyanko         s->blkcnt--;
571d7dfca08SIgor Mitsyanko     }
572d7dfca08SIgor Mitsyanko 
573d7dfca08SIgor Mitsyanko     SDHCI_GET_CLASS(s)->end_data_transfer(s);
574d7dfca08SIgor Mitsyanko }
575d7dfca08SIgor Mitsyanko 
576d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
577d7dfca08SIgor Mitsyanko     hwaddr addr;
578d7dfca08SIgor Mitsyanko     uint16_t length;
579d7dfca08SIgor Mitsyanko     uint8_t attr;
580d7dfca08SIgor Mitsyanko     uint8_t incr;
581d7dfca08SIgor Mitsyanko } ADMADescr;
582d7dfca08SIgor Mitsyanko 
583d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
584d7dfca08SIgor Mitsyanko {
585d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
586d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
587d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
588d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
589d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
590df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
591d7dfca08SIgor Mitsyanko                         sizeof(adma2));
592d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
593d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
594d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
595d7dfca08SIgor Mitsyanko          */
596d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
597d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
598d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
599d7dfca08SIgor Mitsyanko         dscr->incr = 8;
600d7dfca08SIgor Mitsyanko         break;
601d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
602df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
603d7dfca08SIgor Mitsyanko                         sizeof(adma1));
604d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
605d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
606d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
607d7dfca08SIgor Mitsyanko         dscr->incr = 4;
608d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
609d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
610d7dfca08SIgor Mitsyanko         } else {
611d7dfca08SIgor Mitsyanko             dscr->length = 4096;
612d7dfca08SIgor Mitsyanko         }
613d7dfca08SIgor Mitsyanko         break;
614d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
615df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr,
616d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
617df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 2,
618d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
619d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
620df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 4,
621d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
622d7dfca08SIgor Mitsyanko         dscr->attr = le64_to_cpu(dscr->attr);
623d7dfca08SIgor Mitsyanko         dscr->attr &= 0xfffffff8;
624d7dfca08SIgor Mitsyanko         dscr->incr = 12;
625d7dfca08SIgor Mitsyanko         break;
626d7dfca08SIgor Mitsyanko     }
627d7dfca08SIgor Mitsyanko }
628d7dfca08SIgor Mitsyanko 
629d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
630d7dfca08SIgor Mitsyanko 
631d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
632d7dfca08SIgor Mitsyanko {
633d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
634d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
635d7dfca08SIgor Mitsyanko     ADMADescr dscr;
636d7dfca08SIgor Mitsyanko     int i;
637d7dfca08SIgor Mitsyanko 
638d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
639d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
640d7dfca08SIgor Mitsyanko 
641d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
642d7dfca08SIgor Mitsyanko         DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n",
643d7dfca08SIgor Mitsyanko                 dscr.addr, dscr.length, dscr.attr);
644d7dfca08SIgor Mitsyanko 
645d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
646d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
647d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
648d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
649d7dfca08SIgor Mitsyanko 
650d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
651d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
652d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
653d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
654d7dfca08SIgor Mitsyanko             }
655d7dfca08SIgor Mitsyanko 
656d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
657d7dfca08SIgor Mitsyanko             return;
658d7dfca08SIgor Mitsyanko         }
659d7dfca08SIgor Mitsyanko 
660d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
661d7dfca08SIgor Mitsyanko 
662d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
663d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
664d7dfca08SIgor Mitsyanko 
665d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
666d7dfca08SIgor Mitsyanko                 while (length) {
667d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
668d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
669d7dfca08SIgor Mitsyanko                             s->fifo_buffer[n] = sd_read_data(s->card);
670d7dfca08SIgor Mitsyanko                         }
671d7dfca08SIgor Mitsyanko                     }
672d7dfca08SIgor Mitsyanko                     begin = s->data_count;
673d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
674d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
675d7dfca08SIgor Mitsyanko                         length = 0;
676d7dfca08SIgor Mitsyanko                      } else {
677d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
678d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
679d7dfca08SIgor Mitsyanko                     }
680df32fd1cSPaolo Bonzini                     dma_memory_write(&address_space_memory, dscr.addr,
681d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
682d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
683d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
684d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
685d7dfca08SIgor Mitsyanko                         s->data_count = 0;
686d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
687d7dfca08SIgor Mitsyanko                             s->blkcnt--;
688d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
689d7dfca08SIgor Mitsyanko                                 break;
690d7dfca08SIgor Mitsyanko                             }
691d7dfca08SIgor Mitsyanko                         }
692d7dfca08SIgor Mitsyanko                     }
693d7dfca08SIgor Mitsyanko                 }
694d7dfca08SIgor Mitsyanko             } else {
695d7dfca08SIgor Mitsyanko                 while (length) {
696d7dfca08SIgor Mitsyanko                     begin = s->data_count;
697d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
698d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
699d7dfca08SIgor Mitsyanko                         length = 0;
700d7dfca08SIgor Mitsyanko                      } else {
701d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
702d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
703d7dfca08SIgor Mitsyanko                     }
704df32fd1cSPaolo Bonzini                     dma_memory_read(&address_space_memory, dscr.addr,
705d7dfca08SIgor Mitsyanko                                     &s->fifo_buffer[begin], s->data_count);
706d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
707d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
708d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
709d7dfca08SIgor Mitsyanko                             sd_write_data(s->card, s->fifo_buffer[n]);
710d7dfca08SIgor Mitsyanko                         }
711d7dfca08SIgor Mitsyanko                         s->data_count = 0;
712d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
713d7dfca08SIgor Mitsyanko                             s->blkcnt--;
714d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
715d7dfca08SIgor Mitsyanko                                 break;
716d7dfca08SIgor Mitsyanko                             }
717d7dfca08SIgor Mitsyanko                         }
718d7dfca08SIgor Mitsyanko                     }
719d7dfca08SIgor Mitsyanko                 }
720d7dfca08SIgor Mitsyanko             }
721d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
722d7dfca08SIgor Mitsyanko             break;
723d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
724d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
725d7dfca08SIgor Mitsyanko             DPRINT_L1("ADMA link: admasysaddr=0x%lx\n", s->admasysaddr);
726d7dfca08SIgor Mitsyanko             break;
727d7dfca08SIgor Mitsyanko         default:
728d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
729d7dfca08SIgor Mitsyanko             break;
730d7dfca08SIgor Mitsyanko         }
731d7dfca08SIgor Mitsyanko 
7321d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
7331d32c26fSPeter Crosthwaite             DPRINT_L1("ADMA interrupt: admasysaddr=0x%lx\n", s->admasysaddr);
7341d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
7351d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
7361d32c26fSPeter Crosthwaite             }
7371d32c26fSPeter Crosthwaite 
7381d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
7391d32c26fSPeter Crosthwaite         }
7401d32c26fSPeter Crosthwaite 
741d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
742d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
743d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
744d7dfca08SIgor Mitsyanko             DPRINT_L2("ADMA transfer completed\n");
745d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
746d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
747d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
748d7dfca08SIgor Mitsyanko                 ERRPRINT("SD/MMC host ADMA length mismatch\n");
749d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
750d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
751d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
752d7dfca08SIgor Mitsyanko                     ERRPRINT("Set ADMA error flag\n");
753d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
754d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
755d7dfca08SIgor Mitsyanko                 }
756d7dfca08SIgor Mitsyanko 
757d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
758d7dfca08SIgor Mitsyanko             }
759d7dfca08SIgor Mitsyanko             SDHCI_GET_CLASS(s)->end_data_transfer(s);
760d7dfca08SIgor Mitsyanko             return;
761d7dfca08SIgor Mitsyanko         }
762d7dfca08SIgor Mitsyanko 
763d7dfca08SIgor Mitsyanko     }
764d7dfca08SIgor Mitsyanko 
765085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
766bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
767bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
768d7dfca08SIgor Mitsyanko }
769d7dfca08SIgor Mitsyanko 
770d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
771d7dfca08SIgor Mitsyanko 
772d7dfca08SIgor Mitsyanko static void sdhci_data_transfer(SDHCIState *s)
773d7dfca08SIgor Mitsyanko {
774d7dfca08SIgor Mitsyanko     SDHCIClass *k = SDHCI_GET_CLASS(s);
775d7dfca08SIgor Mitsyanko 
776d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
777d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
778d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
779d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) &&
780d7dfca08SIgor Mitsyanko                     (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) {
781d7dfca08SIgor Mitsyanko                 break;
782d7dfca08SIgor Mitsyanko             }
783d7dfca08SIgor Mitsyanko 
784d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
785d7dfca08SIgor Mitsyanko                 k->do_sdma_single(s);
786d7dfca08SIgor Mitsyanko             } else {
787d7dfca08SIgor Mitsyanko                 k->do_sdma_multi(s);
788d7dfca08SIgor Mitsyanko             }
789d7dfca08SIgor Mitsyanko 
790d7dfca08SIgor Mitsyanko             break;
791d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
792d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
793d7dfca08SIgor Mitsyanko                 ERRPRINT("ADMA1 not supported\n");
794d7dfca08SIgor Mitsyanko                 break;
795d7dfca08SIgor Mitsyanko             }
796d7dfca08SIgor Mitsyanko 
797d7dfca08SIgor Mitsyanko             k->do_adma(s);
798d7dfca08SIgor Mitsyanko             break;
799d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
800d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
801d7dfca08SIgor Mitsyanko                 ERRPRINT("ADMA2 not supported\n");
802d7dfca08SIgor Mitsyanko                 break;
803d7dfca08SIgor Mitsyanko             }
804d7dfca08SIgor Mitsyanko 
805d7dfca08SIgor Mitsyanko             k->do_adma(s);
806d7dfca08SIgor Mitsyanko             break;
807d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
808d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
809d7dfca08SIgor Mitsyanko                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
810d7dfca08SIgor Mitsyanko                 ERRPRINT("64 bit ADMA not supported\n");
811d7dfca08SIgor Mitsyanko                 break;
812d7dfca08SIgor Mitsyanko             }
813d7dfca08SIgor Mitsyanko 
814d7dfca08SIgor Mitsyanko             k->do_adma(s);
815d7dfca08SIgor Mitsyanko             break;
816d7dfca08SIgor Mitsyanko         default:
817d7dfca08SIgor Mitsyanko             ERRPRINT("Unsupported DMA type\n");
818d7dfca08SIgor Mitsyanko             break;
819d7dfca08SIgor Mitsyanko         }
820d7dfca08SIgor Mitsyanko     } else {
821d7dfca08SIgor Mitsyanko         if ((s->trnmod & SDHC_TRNS_READ) && sd_data_ready(s->card)) {
822d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
823d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
824d7dfca08SIgor Mitsyanko             SDHCI_GET_CLASS(s)->read_block_from_card(s);
825d7dfca08SIgor Mitsyanko         } else {
826d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
827d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
828d7dfca08SIgor Mitsyanko             SDHCI_GET_CLASS(s)->write_block_to_card(s);
829d7dfca08SIgor Mitsyanko         }
830d7dfca08SIgor Mitsyanko     }
831d7dfca08SIgor Mitsyanko }
832d7dfca08SIgor Mitsyanko 
833d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
834d7dfca08SIgor Mitsyanko {
835d7dfca08SIgor Mitsyanko     if (!SDHC_CLOCK_IS_ON(s->clkcon) || !(s->pwrcon & SDHC_POWER_ON) ||
836d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
837d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
838d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
839d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
840d7dfca08SIgor Mitsyanko         return false;
841d7dfca08SIgor Mitsyanko     }
842d7dfca08SIgor Mitsyanko 
843d7dfca08SIgor Mitsyanko     return true;
844d7dfca08SIgor Mitsyanko }
845d7dfca08SIgor Mitsyanko 
846d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
847d7dfca08SIgor Mitsyanko  * continuous manner */
848d7dfca08SIgor Mitsyanko static inline bool
849d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
850d7dfca08SIgor Mitsyanko {
851d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
852d7dfca08SIgor Mitsyanko         ERRPRINT("Non-sequential access to Buffer Data Port register"
853d7dfca08SIgor Mitsyanko                 "is prohibited\n");
854d7dfca08SIgor Mitsyanko         return false;
855d7dfca08SIgor Mitsyanko     }
856d7dfca08SIgor Mitsyanko     return true;
857d7dfca08SIgor Mitsyanko }
858d7dfca08SIgor Mitsyanko 
859d7dfca08SIgor Mitsyanko static uint32_t sdhci_read(SDHCIState *s, unsigned int offset, unsigned size)
860d7dfca08SIgor Mitsyanko {
861d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
862d7dfca08SIgor Mitsyanko 
863d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
864d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
865d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
866d7dfca08SIgor Mitsyanko         break;
867d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
868d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
869d7dfca08SIgor Mitsyanko         break;
870d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
871d7dfca08SIgor Mitsyanko         ret = s->argument;
872d7dfca08SIgor Mitsyanko         break;
873d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
874d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
875d7dfca08SIgor Mitsyanko         break;
876d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
877d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
878d7dfca08SIgor Mitsyanko         break;
879d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
880d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
881d7dfca08SIgor Mitsyanko             ret = SDHCI_GET_CLASS(s)->bdata_read(s, size);
882677ff2aeSPeter Crosthwaite             DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, offset,
883677ff2aeSPeter Crosthwaite                       ret, ret);
884d7dfca08SIgor Mitsyanko             return ret;
885d7dfca08SIgor Mitsyanko         }
886d7dfca08SIgor Mitsyanko         break;
887d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
888d7dfca08SIgor Mitsyanko         ret = s->prnsts;
889d7dfca08SIgor Mitsyanko         break;
890d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
891d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
892d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
893d7dfca08SIgor Mitsyanko         break;
894d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
895d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
896d7dfca08SIgor Mitsyanko         break;
897d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
898d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
899d7dfca08SIgor Mitsyanko         break;
900d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
901d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
902d7dfca08SIgor Mitsyanko         break;
903d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
904d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
905d7dfca08SIgor Mitsyanko         break;
906d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
907d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
908d7dfca08SIgor Mitsyanko         break;
909d7dfca08SIgor Mitsyanko     case SDHC_CAPAREG:
910d7dfca08SIgor Mitsyanko         ret = s->capareg;
911d7dfca08SIgor Mitsyanko         break;
912d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
913d7dfca08SIgor Mitsyanko         ret = s->maxcurr;
914d7dfca08SIgor Mitsyanko         break;
915d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
916d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
917d7dfca08SIgor Mitsyanko         break;
918d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
919d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
920d7dfca08SIgor Mitsyanko         break;
921d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
922d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
923d7dfca08SIgor Mitsyanko         break;
924d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
925d7dfca08SIgor Mitsyanko         ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
926d7dfca08SIgor Mitsyanko         break;
927d7dfca08SIgor Mitsyanko     default:
928d7dfca08SIgor Mitsyanko         ERRPRINT("bad %ub read: addr[0x%04x]\n", size, offset);
929d7dfca08SIgor Mitsyanko         break;
930d7dfca08SIgor Mitsyanko     }
931d7dfca08SIgor Mitsyanko 
932d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
933d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
934d7dfca08SIgor Mitsyanko     DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, offset, ret, ret);
935d7dfca08SIgor Mitsyanko     return ret;
936d7dfca08SIgor Mitsyanko }
937d7dfca08SIgor Mitsyanko 
938d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
939d7dfca08SIgor Mitsyanko {
940d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
941d7dfca08SIgor Mitsyanko         return;
942d7dfca08SIgor Mitsyanko     }
943d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
944d7dfca08SIgor Mitsyanko 
945d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
946d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
947d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
948d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
949d7dfca08SIgor Mitsyanko             SDHCI_GET_CLASS(s)->read_block_from_card(s);
950d7dfca08SIgor Mitsyanko         } else {
951d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
952d7dfca08SIgor Mitsyanko             SDHCI_GET_CLASS(s)->write_block_to_card(s);
953d7dfca08SIgor Mitsyanko         }
954d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
955d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
956d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
957d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
958d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
959d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
960d7dfca08SIgor Mitsyanko         }
961d7dfca08SIgor Mitsyanko     }
962d7dfca08SIgor Mitsyanko }
963d7dfca08SIgor Mitsyanko 
964d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
965d7dfca08SIgor Mitsyanko {
966d7dfca08SIgor Mitsyanko     switch (value) {
967d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
968d7dfca08SIgor Mitsyanko         DEVICE_GET_CLASS(s)->reset(DEVICE(s));
969d7dfca08SIgor Mitsyanko         break;
970d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
971d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
972d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
973d7dfca08SIgor Mitsyanko         break;
974d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
975d7dfca08SIgor Mitsyanko         s->data_count = 0;
976d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
977d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
978d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
979d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
980d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
981d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
982d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
983d7dfca08SIgor Mitsyanko         break;
984d7dfca08SIgor Mitsyanko     }
985d7dfca08SIgor Mitsyanko }
986d7dfca08SIgor Mitsyanko 
987d7dfca08SIgor Mitsyanko static void
988d7dfca08SIgor Mitsyanko sdhci_write(SDHCIState *s, unsigned int offset, uint32_t value, unsigned size)
989d7dfca08SIgor Mitsyanko {
990d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
991d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
992d7dfca08SIgor Mitsyanko     value <<= shift;
993d7dfca08SIgor Mitsyanko 
994d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
995d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
996d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
997d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
998d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
999d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1000d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
1001d7dfca08SIgor Mitsyanko             SDHCI_GET_CLASS(s)->do_sdma_multi(s);
1002d7dfca08SIgor Mitsyanko         }
1003d7dfca08SIgor Mitsyanko         break;
1004d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1005d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1006d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1007d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1008d7dfca08SIgor Mitsyanko         }
1009d7dfca08SIgor Mitsyanko         break;
1010d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1011d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1012d7dfca08SIgor Mitsyanko         break;
1013d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1014d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1015d7dfca08SIgor Mitsyanko          * capabilities register */
1016d7dfca08SIgor Mitsyanko         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1017d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1018d7dfca08SIgor Mitsyanko         }
1019d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->trnmod, mask, value);
1020d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1021d7dfca08SIgor Mitsyanko 
1022d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1023d7dfca08SIgor Mitsyanko         if ((mask & 0xFF000000) || !SDHCI_GET_CLASS(s)->can_issue_command(s)) {
1024d7dfca08SIgor Mitsyanko             break;
1025d7dfca08SIgor Mitsyanko         }
1026d7dfca08SIgor Mitsyanko 
1027d7dfca08SIgor Mitsyanko         SDHCI_GET_CLASS(s)->send_command(s);
1028d7dfca08SIgor Mitsyanko         break;
1029d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1030d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1031d7dfca08SIgor Mitsyanko             SDHCI_GET_CLASS(s)->bdata_write(s, value >> shift, size);
1032d7dfca08SIgor Mitsyanko         }
1033d7dfca08SIgor Mitsyanko         break;
1034d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1035d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1036d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1037d7dfca08SIgor Mitsyanko         }
1038d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1039d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1040d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1041d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1042d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1043d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1044d7dfca08SIgor Mitsyanko         }
1045d7dfca08SIgor Mitsyanko         break;
1046d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1047d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1048d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1049d7dfca08SIgor Mitsyanko         }
1050d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1051d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1052d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1053d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1054d7dfca08SIgor Mitsyanko         } else {
1055d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1056d7dfca08SIgor Mitsyanko         }
1057d7dfca08SIgor Mitsyanko         break;
1058d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1059d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1060d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1061d7dfca08SIgor Mitsyanko         }
1062d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1063d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1064d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1065d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1066d7dfca08SIgor Mitsyanko         } else {
1067d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1068d7dfca08SIgor Mitsyanko         }
1069d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1070d7dfca08SIgor Mitsyanko         break;
1071d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1072d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1073d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1074d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1075d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1076d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1077d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1078d7dfca08SIgor Mitsyanko         } else {
1079d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1080d7dfca08SIgor Mitsyanko         }
1081d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1082d7dfca08SIgor Mitsyanko         break;
1083d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1084d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1085d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1086d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1087d7dfca08SIgor Mitsyanko         break;
1088d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1089d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1090d7dfca08SIgor Mitsyanko         break;
1091d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1092d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1093d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1094d7dfca08SIgor Mitsyanko         break;
1095d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1096d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1097d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1098d7dfca08SIgor Mitsyanko         break;
1099d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1100d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1101d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1102d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1103d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1104d7dfca08SIgor Mitsyanko         }
1105d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1106d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1107d7dfca08SIgor Mitsyanko         }
1108d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1109d7dfca08SIgor Mitsyanko         break;
1110d7dfca08SIgor Mitsyanko     default:
1111d7dfca08SIgor Mitsyanko         ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n",
1112d7dfca08SIgor Mitsyanko                 size, offset, value >> shift, value >> shift);
1113d7dfca08SIgor Mitsyanko         break;
1114d7dfca08SIgor Mitsyanko     }
1115d7dfca08SIgor Mitsyanko     DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n",
1116d7dfca08SIgor Mitsyanko             size, offset, value >> shift, value >> shift);
1117d7dfca08SIgor Mitsyanko }
1118d7dfca08SIgor Mitsyanko 
1119d7dfca08SIgor Mitsyanko static uint64_t
1120d7dfca08SIgor Mitsyanko sdhci_readfn(void *opaque, hwaddr offset, unsigned size)
1121d7dfca08SIgor Mitsyanko {
1122d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
1123d7dfca08SIgor Mitsyanko 
1124d7dfca08SIgor Mitsyanko     return SDHCI_GET_CLASS(s)->mem_read(s, offset, size);
1125d7dfca08SIgor Mitsyanko }
1126d7dfca08SIgor Mitsyanko 
1127d7dfca08SIgor Mitsyanko static void
1128d7dfca08SIgor Mitsyanko sdhci_writefn(void *opaque, hwaddr off, uint64_t val, unsigned sz)
1129d7dfca08SIgor Mitsyanko {
1130d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
1131d7dfca08SIgor Mitsyanko 
1132d7dfca08SIgor Mitsyanko     SDHCI_GET_CLASS(s)->mem_write(s, off, val, sz);
1133d7dfca08SIgor Mitsyanko }
1134d7dfca08SIgor Mitsyanko 
1135d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1136d7dfca08SIgor Mitsyanko     .read = sdhci_readfn,
1137d7dfca08SIgor Mitsyanko     .write = sdhci_writefn,
1138d7dfca08SIgor Mitsyanko     .valid = {
1139d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1140d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1141d7dfca08SIgor Mitsyanko         .unaligned = false
1142d7dfca08SIgor Mitsyanko     },
1143d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1144d7dfca08SIgor Mitsyanko };
1145d7dfca08SIgor Mitsyanko 
1146d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1147d7dfca08SIgor Mitsyanko {
1148d7dfca08SIgor Mitsyanko     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1149d7dfca08SIgor Mitsyanko     case 0:
1150d7dfca08SIgor Mitsyanko         return 512;
1151d7dfca08SIgor Mitsyanko     case 1:
1152d7dfca08SIgor Mitsyanko         return 1024;
1153d7dfca08SIgor Mitsyanko     case 2:
1154d7dfca08SIgor Mitsyanko         return 2048;
1155d7dfca08SIgor Mitsyanko     default:
1156d7dfca08SIgor Mitsyanko         hw_error("SDHC: unsupported value for maximum block size\n");
1157d7dfca08SIgor Mitsyanko         return 0;
1158d7dfca08SIgor Mitsyanko     }
1159d7dfca08SIgor Mitsyanko }
1160d7dfca08SIgor Mitsyanko 
1161d7dfca08SIgor Mitsyanko static void sdhci_initfn(Object *obj)
1162d7dfca08SIgor Mitsyanko {
1163d7dfca08SIgor Mitsyanko     SDHCIState *s = SDHCI(obj);
1164d7dfca08SIgor Mitsyanko     DriveInfo *di;
1165d7dfca08SIgor Mitsyanko 
1166d7dfca08SIgor Mitsyanko     di = drive_get_next(IF_SD);
11676790f59dSliguang     s->card = sd_init(di ? di->bdrv : NULL, false);
11684f8a066bSKevin Wolf     if (s->card == NULL) {
11694f8a066bSKevin Wolf         exit(1);
11704f8a066bSKevin Wolf     }
1171*f3c7d038SAndreas Färber     s->eject_cb = qemu_allocate_irq(sdhci_insert_eject_cb, s, 0);
1172*f3c7d038SAndreas Färber     s->ro_cb = qemu_allocate_irq(sdhci_card_readonly_cb, s, 0);
1173d7dfca08SIgor Mitsyanko     sd_set_cb(s->card, s->ro_cb, s->eject_cb);
1174d7dfca08SIgor Mitsyanko 
1175bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1176bc72ad67SAlex Bligh     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_do_data_transfer, s);
1177d7dfca08SIgor Mitsyanko }
1178d7dfca08SIgor Mitsyanko 
1179d7dfca08SIgor Mitsyanko static void sdhci_uninitfn(Object *obj)
1180d7dfca08SIgor Mitsyanko {
1181d7dfca08SIgor Mitsyanko     SDHCIState *s = SDHCI(obj);
1182d7dfca08SIgor Mitsyanko 
1183bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1184bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1185bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1186bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1187127a4e1aSAndreas Färber     qemu_free_irq(s->eject_cb);
1188127a4e1aSAndreas Färber     qemu_free_irq(s->ro_cb);
1189d7dfca08SIgor Mitsyanko 
1190d7dfca08SIgor Mitsyanko     if (s->fifo_buffer) {
1191d7dfca08SIgor Mitsyanko         g_free(s->fifo_buffer);
1192d7dfca08SIgor Mitsyanko         s->fifo_buffer = NULL;
1193d7dfca08SIgor Mitsyanko     }
1194d7dfca08SIgor Mitsyanko }
1195d7dfca08SIgor Mitsyanko 
1196d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1197d7dfca08SIgor Mitsyanko     .name = "sdhci",
1198d7dfca08SIgor Mitsyanko     .version_id = 1,
1199d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1200d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1201d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1202d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1203d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1204d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1205d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1206d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1207d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1208d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1209d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1210d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1211d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1212d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1213d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1214d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1215d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1216d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1217d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1218d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1219d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1220d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1221d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1222d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1223d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1224d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1225d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
1226d7dfca08SIgor Mitsyanko         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz),
1227d7dfca08SIgor Mitsyanko         VMSTATE_TIMER(insert_timer, SDHCIState),
1228d7dfca08SIgor Mitsyanko         VMSTATE_TIMER(transfer_timer, SDHCIState),
1229d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
1230d7dfca08SIgor Mitsyanko     }
1231d7dfca08SIgor Mitsyanko };
1232d7dfca08SIgor Mitsyanko 
1233d7dfca08SIgor Mitsyanko /* Capabilities registers provide information on supported features of this
1234d7dfca08SIgor Mitsyanko  * specific host controller implementation */
1235d7dfca08SIgor Mitsyanko static Property sdhci_properties[] = {
1236c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
1237d7dfca08SIgor Mitsyanko             SDHC_CAPAB_REG_DEFAULT),
1238c7bcc85dSPaolo Bonzini     DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
1239d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1240d7dfca08SIgor Mitsyanko };
1241d7dfca08SIgor Mitsyanko 
1242d7dfca08SIgor Mitsyanko static void sdhci_realize(DeviceState *dev, Error ** errp)
1243d7dfca08SIgor Mitsyanko {
1244d7dfca08SIgor Mitsyanko     SDHCIState *s = SDHCI(dev);
1245d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1246d7dfca08SIgor Mitsyanko 
1247d7dfca08SIgor Mitsyanko     s->buf_maxsz = sdhci_get_fifolen(s);
1248d7dfca08SIgor Mitsyanko     s->fifo_buffer = g_malloc0(s->buf_maxsz);
1249d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
125029776739SPaolo Bonzini     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1251d7dfca08SIgor Mitsyanko             SDHC_REGISTERS_MAP_SIZE);
1252d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1253d7dfca08SIgor Mitsyanko }
1254d7dfca08SIgor Mitsyanko 
1255d7dfca08SIgor Mitsyanko static void sdhci_generic_reset(DeviceState *ds)
1256d7dfca08SIgor Mitsyanko {
1257d7dfca08SIgor Mitsyanko     SDHCIState *s = SDHCI(ds);
1258d7dfca08SIgor Mitsyanko     SDHCI_GET_CLASS(s)->reset(s);
1259d7dfca08SIgor Mitsyanko }
1260d7dfca08SIgor Mitsyanko 
1261d7dfca08SIgor Mitsyanko static void sdhci_class_init(ObjectClass *klass, void *data)
1262d7dfca08SIgor Mitsyanko {
1263d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1264d7dfca08SIgor Mitsyanko     SDHCIClass *k = SDHCI_CLASS(klass);
1265d7dfca08SIgor Mitsyanko 
1266d7dfca08SIgor Mitsyanko     dc->vmsd = &sdhci_vmstate;
1267d7dfca08SIgor Mitsyanko     dc->props = sdhci_properties;
1268d7dfca08SIgor Mitsyanko     dc->reset = sdhci_generic_reset;
1269d7dfca08SIgor Mitsyanko     dc->realize = sdhci_realize;
1270d7dfca08SIgor Mitsyanko 
1271d7dfca08SIgor Mitsyanko     k->reset = sdhci_reset;
1272d7dfca08SIgor Mitsyanko     k->mem_read = sdhci_read;
1273d7dfca08SIgor Mitsyanko     k->mem_write = sdhci_write;
1274d7dfca08SIgor Mitsyanko     k->send_command = sdhci_send_command;
1275d7dfca08SIgor Mitsyanko     k->can_issue_command = sdhci_can_issue_command;
1276d7dfca08SIgor Mitsyanko     k->data_transfer = sdhci_data_transfer;
1277d7dfca08SIgor Mitsyanko     k->end_data_transfer = sdhci_end_transfer;
1278d7dfca08SIgor Mitsyanko     k->do_sdma_single = sdhci_sdma_transfer_single_block;
1279d7dfca08SIgor Mitsyanko     k->do_sdma_multi = sdhci_sdma_transfer_multi_blocks;
1280d7dfca08SIgor Mitsyanko     k->do_adma = sdhci_do_adma;
1281d7dfca08SIgor Mitsyanko     k->read_block_from_card = sdhci_read_block_from_card;
1282d7dfca08SIgor Mitsyanko     k->write_block_to_card = sdhci_write_block_to_card;
1283d7dfca08SIgor Mitsyanko     k->bdata_read = sdhci_read_dataport;
1284d7dfca08SIgor Mitsyanko     k->bdata_write = sdhci_write_dataport;
1285d7dfca08SIgor Mitsyanko }
1286d7dfca08SIgor Mitsyanko 
1287d7dfca08SIgor Mitsyanko static const TypeInfo sdhci_type_info = {
1288d7dfca08SIgor Mitsyanko     .name = TYPE_SDHCI,
1289d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1290d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
1291d7dfca08SIgor Mitsyanko     .instance_init = sdhci_initfn,
1292d7dfca08SIgor Mitsyanko     .instance_finalize = sdhci_uninitfn,
1293d7dfca08SIgor Mitsyanko     .class_init = sdhci_class_init,
1294d7dfca08SIgor Mitsyanko     .class_size = sizeof(SDHCIClass)
1295d7dfca08SIgor Mitsyanko };
1296d7dfca08SIgor Mitsyanko 
1297d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1298d7dfca08SIgor Mitsyanko {
1299d7dfca08SIgor Mitsyanko     type_register_static(&sdhci_type_info);
1300d7dfca08SIgor Mitsyanko }
1301d7dfca08SIgor Mitsyanko 
1302d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1303