xref: /qemu/hw/sd/sdhci.c (revision ce864603443567b8186dc435ebba08338ef4a6d6)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
264c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2983c9f4caSPaolo Bonzini #include "hw/hw.h"
30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
31d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3503dd024fSPaolo Bonzini #include "qemu/log.h"
368be487d8SPhilippe Mathieu-Daudé #include "trace.h"
37d7dfca08SIgor Mitsyanko 
3840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
3940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4040bbc194SPeter Maydell 
41aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
42aa164fbfSPhilippe Mathieu-Daudé 
4309b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
4409b738ffSPhilippe Mathieu-Daudé {
4509b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
4609b738ffSPhilippe Mathieu-Daudé }
4709b738ffSPhilippe Mathieu-Daudé 
486ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
496ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
506ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
516ff37c3dSPhilippe Mathieu-Daudé {
524d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
534d67852dSPhilippe Mathieu-Daudé         return false;
544d67852dSPhilippe Mathieu-Daudé     }
556ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
566ff37c3dSPhilippe Mathieu-Daudé     case 0:
576ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
586ff37c3dSPhilippe Mathieu-Daudé         break;
596ff37c3dSPhilippe Mathieu-Daudé     default:
606ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
616ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
626ff37c3dSPhilippe Mathieu-Daudé         return true;
636ff37c3dSPhilippe Mathieu-Daudé     }
646ff37c3dSPhilippe Mathieu-Daudé     return false;
656ff37c3dSPhilippe Mathieu-Daudé }
666ff37c3dSPhilippe Mathieu-Daudé 
676ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
686ff37c3dSPhilippe Mathieu-Daudé {
696ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
706ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
716ff37c3dSPhilippe Mathieu-Daudé     bool y;
726ff37c3dSPhilippe Mathieu-Daudé 
736ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
741e23b63fSPhilippe Mathieu-Daudé     case 4:
751e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
761e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
771e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
781e23b63fSPhilippe Mathieu-Daudé 
791e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
801e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
811e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
821e23b63fSPhilippe Mathieu-Daudé 
831e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
841e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
851e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
861e23b63fSPhilippe Mathieu-Daudé 
871e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
884d67852dSPhilippe Mathieu-Daudé     case 3:
894d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
904d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
914d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
924d67852dSPhilippe Mathieu-Daudé 
934d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
944d67852dSPhilippe Mathieu-Daudé         if (val) {
954d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
964d67852dSPhilippe Mathieu-Daudé             return;
974d67852dSPhilippe Mathieu-Daudé         }
984d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
994d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1004d67852dSPhilippe Mathieu-Daudé 
1014d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1024d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1034d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1044d67852dSPhilippe Mathieu-Daudé         }
1054d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1064d67852dSPhilippe Mathieu-Daudé 
1074d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1084d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1094d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1104d67852dSPhilippe Mathieu-Daudé 
1114d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1124d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1134d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1144d67852dSPhilippe Mathieu-Daudé 
1154d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1164d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1174d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1184d67852dSPhilippe Mathieu-Daudé 
1194d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1204d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1214d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1224d67852dSPhilippe Mathieu-Daudé 
1234d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1244d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1254d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1264d67852dSPhilippe Mathieu-Daudé 
1274d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1284d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1294d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1304d67852dSPhilippe Mathieu-Daudé 
1314d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1326ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1330540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1340540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1350540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1360540fba9SPhilippe Mathieu-Daudé 
1370540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1380540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1390540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1400540fba9SPhilippe Mathieu-Daudé 
1410540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1421e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1430540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1446ff37c3dSPhilippe Mathieu-Daudé 
1456ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1466ff37c3dSPhilippe Mathieu-Daudé     case 1:
1476ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1486ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1496ff37c3dSPhilippe Mathieu-Daudé 
1506ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1516ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1526ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1536ff37c3dSPhilippe Mathieu-Daudé             return;
1546ff37c3dSPhilippe Mathieu-Daudé         }
1556ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1566ff37c3dSPhilippe Mathieu-Daudé 
1576ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1586ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1596ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1606ff37c3dSPhilippe Mathieu-Daudé             return;
1616ff37c3dSPhilippe Mathieu-Daudé         }
1626ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1636ff37c3dSPhilippe Mathieu-Daudé 
1646ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1656ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1666ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1676ff37c3dSPhilippe Mathieu-Daudé             return;
1686ff37c3dSPhilippe Mathieu-Daudé         }
1696ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1706ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1716ff37c3dSPhilippe Mathieu-Daudé 
1726ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1736ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1746ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1756ff37c3dSPhilippe Mathieu-Daudé 
1766ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1776ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1786ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1796ff37c3dSPhilippe Mathieu-Daudé 
1806ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1816ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1826ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1836ff37c3dSPhilippe Mathieu-Daudé 
1846ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1856ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1866ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1876ff37c3dSPhilippe Mathieu-Daudé 
1886ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1896ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1906ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1916ff37c3dSPhilippe Mathieu-Daudé 
1926ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
1936ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
1946ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
1956ff37c3dSPhilippe Mathieu-Daudé         break;
1966ff37c3dSPhilippe Mathieu-Daudé 
1976ff37c3dSPhilippe Mathieu-Daudé     default:
1986ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
1996ff37c3dSPhilippe Mathieu-Daudé     }
2006ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2016ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2026ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2036ff37c3dSPhilippe Mathieu-Daudé     }
2046ff37c3dSPhilippe Mathieu-Daudé }
2056ff37c3dSPhilippe Mathieu-Daudé 
206d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
207d7dfca08SIgor Mitsyanko {
208d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
209d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
210d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
211d7dfca08SIgor Mitsyanko }
212d7dfca08SIgor Mitsyanko 
213d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
214d7dfca08SIgor Mitsyanko {
215d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
216d7dfca08SIgor Mitsyanko }
217d7dfca08SIgor Mitsyanko 
218d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
219d7dfca08SIgor Mitsyanko {
220d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
221d7dfca08SIgor Mitsyanko 
222d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
223bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
224bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
225d7dfca08SIgor Mitsyanko     } else {
226d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
227d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
228d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
229d7dfca08SIgor Mitsyanko         }
230d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
231d7dfca08SIgor Mitsyanko     }
232d7dfca08SIgor Mitsyanko }
233d7dfca08SIgor Mitsyanko 
23440bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
235d7dfca08SIgor Mitsyanko {
23640bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
237d7dfca08SIgor Mitsyanko 
2388be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
239d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
240d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
241bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
242bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
243d7dfca08SIgor Mitsyanko     } else {
244d7dfca08SIgor Mitsyanko         if (level) {
245d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
246d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
247d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
248d7dfca08SIgor Mitsyanko             }
249d7dfca08SIgor Mitsyanko         } else {
250d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
251d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
252d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
253d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
254d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
255d7dfca08SIgor Mitsyanko             }
256d7dfca08SIgor Mitsyanko         }
257d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
258d7dfca08SIgor Mitsyanko     }
259d7dfca08SIgor Mitsyanko }
260d7dfca08SIgor Mitsyanko 
26140bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
262d7dfca08SIgor Mitsyanko {
26340bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
264d7dfca08SIgor Mitsyanko 
265d7dfca08SIgor Mitsyanko     if (level) {
266d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
267d7dfca08SIgor Mitsyanko     } else {
268d7dfca08SIgor Mitsyanko         /* Write enabled */
269d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
270d7dfca08SIgor Mitsyanko     }
271d7dfca08SIgor Mitsyanko }
272d7dfca08SIgor Mitsyanko 
273d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
274d7dfca08SIgor Mitsyanko {
27540bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
27640bbc194SPeter Maydell 
277bc72ad67SAlex Bligh     timer_del(s->insert_timer);
278bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
279aceb5b06SPhilippe Mathieu-Daudé 
280aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
281d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
282d7dfca08SIgor Mitsyanko      * initialization */
283d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
284d7dfca08SIgor Mitsyanko 
28540bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
28640bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
28740bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
28840bbc194SPeter Maydell 
289d7dfca08SIgor Mitsyanko     s->data_count = 0;
290d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
2910a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
292d7dfca08SIgor Mitsyanko }
293d7dfca08SIgor Mitsyanko 
2948b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
2958b41c305SPeter Maydell {
2968b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
2978b41c305SPeter Maydell      * commanded via device register apart from handling of the
2988b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
2998b41c305SPeter Maydell      */
3008b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3018b41c305SPeter Maydell 
3028b41c305SPeter Maydell     sdhci_reset(s);
3038b41c305SPeter Maydell 
3048b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3058b41c305SPeter Maydell         s->pending_insert_state = true;
3068b41c305SPeter Maydell     }
3078b41c305SPeter Maydell }
3088b41c305SPeter Maydell 
309d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
310d7dfca08SIgor Mitsyanko 
311d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
312d7dfca08SIgor Mitsyanko {
313d7dfca08SIgor Mitsyanko     SDRequest request;
314d7dfca08SIgor Mitsyanko     uint8_t response[16];
315d7dfca08SIgor Mitsyanko     int rlen;
316d7dfca08SIgor Mitsyanko 
317d7dfca08SIgor Mitsyanko     s->errintsts = 0;
318d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
319d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
320d7dfca08SIgor Mitsyanko     request.arg = s->argument;
3218be487d8SPhilippe Mathieu-Daudé 
3228be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
32340bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
324d7dfca08SIgor Mitsyanko 
325d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
326d7dfca08SIgor Mitsyanko         if (rlen == 4) {
327b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
328d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3298be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
330d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
331b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
332b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
333b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
334d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
335d7dfca08SIgor Mitsyanko                             response[2];
3368be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3378be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
338d7dfca08SIgor Mitsyanko         } else {
3398be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
340d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
341d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
342d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
343d7dfca08SIgor Mitsyanko             }
344d7dfca08SIgor Mitsyanko         }
345d7dfca08SIgor Mitsyanko 
346fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
347fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
348d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
349d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
350d7dfca08SIgor Mitsyanko         }
351d7dfca08SIgor Mitsyanko     }
352d7dfca08SIgor Mitsyanko 
353d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
354d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
355d7dfca08SIgor Mitsyanko     }
356d7dfca08SIgor Mitsyanko 
357d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
358d7dfca08SIgor Mitsyanko 
359d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
360656f416cSPeter Crosthwaite         s->data_count = 0;
361d368ba43SKevin O'Connor         sdhci_data_transfer(s);
362d7dfca08SIgor Mitsyanko     }
363d7dfca08SIgor Mitsyanko }
364d7dfca08SIgor Mitsyanko 
365d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
366d7dfca08SIgor Mitsyanko {
367d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
368d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
369d7dfca08SIgor Mitsyanko         SDRequest request;
370d7dfca08SIgor Mitsyanko         uint8_t response[16];
371d7dfca08SIgor Mitsyanko 
372d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
373d7dfca08SIgor Mitsyanko         request.arg = 0;
3748be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
37540bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
376d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
377b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
378d7dfca08SIgor Mitsyanko     }
379d7dfca08SIgor Mitsyanko 
380d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
381d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
382d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
383d7dfca08SIgor Mitsyanko 
384d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
385d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
386d7dfca08SIgor Mitsyanko     }
387d7dfca08SIgor Mitsyanko 
388d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
389d7dfca08SIgor Mitsyanko }
390d7dfca08SIgor Mitsyanko 
391d7dfca08SIgor Mitsyanko /*
392d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
393d7dfca08SIgor Mitsyanko  */
394d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1)
395d7dfca08SIgor Mitsyanko 
396d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
397d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
398d7dfca08SIgor Mitsyanko {
399d7dfca08SIgor Mitsyanko     int index = 0;
400ea55a221SPhilippe Mathieu-Daudé     uint8_t data;
401ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
402d7dfca08SIgor Mitsyanko 
403d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
404d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
405d7dfca08SIgor Mitsyanko         return;
406d7dfca08SIgor Mitsyanko     }
407d7dfca08SIgor Mitsyanko 
408ea55a221SPhilippe Mathieu-Daudé     for (index = 0; index < blk_size; index++) {
409ea55a221SPhilippe Mathieu-Daudé         data = sdbus_read_data(&s->sdbus);
410ea55a221SPhilippe Mathieu-Daudé         if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
41108022a91SPhilippe Mathieu-Daudé             /* Device is not in tuning */
412ea55a221SPhilippe Mathieu-Daudé             s->fifo_buffer[index] = data;
413ea55a221SPhilippe Mathieu-Daudé         }
414ea55a221SPhilippe Mathieu-Daudé     }
415ea55a221SPhilippe Mathieu-Daudé 
416ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
41708022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
418ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
419ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
420ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
421ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
422ea55a221SPhilippe Mathieu-Daudé         goto read_done;
423d7dfca08SIgor Mitsyanko     }
424d7dfca08SIgor Mitsyanko 
425d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
426d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
427d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
428d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
429d7dfca08SIgor Mitsyanko     }
430d7dfca08SIgor Mitsyanko 
431d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
432d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
433d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
434d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
435d7dfca08SIgor Mitsyanko     }
436d7dfca08SIgor Mitsyanko 
437d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
438d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
439d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
440d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
441d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
442d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
443d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
444d7dfca08SIgor Mitsyanko         }
445d7dfca08SIgor Mitsyanko     }
446d7dfca08SIgor Mitsyanko 
447ea55a221SPhilippe Mathieu-Daudé read_done:
448d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
449d7dfca08SIgor Mitsyanko }
450d7dfca08SIgor Mitsyanko 
451d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
452d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
453d7dfca08SIgor Mitsyanko {
454d7dfca08SIgor Mitsyanko     uint32_t value = 0;
455d7dfca08SIgor Mitsyanko     int i;
456d7dfca08SIgor Mitsyanko 
457d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
458d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4598be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
460d7dfca08SIgor Mitsyanko         return 0;
461d7dfca08SIgor Mitsyanko     }
462d7dfca08SIgor Mitsyanko 
463d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
464d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
465d7dfca08SIgor Mitsyanko         s->data_count++;
466d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
467bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4688be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
469d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
470d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
471d7dfca08SIgor Mitsyanko 
472d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
473d7dfca08SIgor Mitsyanko                 s->blkcnt--;
474d7dfca08SIgor Mitsyanko             }
475d7dfca08SIgor Mitsyanko 
476d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
477d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
478d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
479d7dfca08SIgor Mitsyanko                  /* stop at gap request */
480d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
481d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
482d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
483d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
484d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
485d7dfca08SIgor Mitsyanko             }
486d7dfca08SIgor Mitsyanko             break;
487d7dfca08SIgor Mitsyanko         }
488d7dfca08SIgor Mitsyanko     }
489d7dfca08SIgor Mitsyanko 
490d7dfca08SIgor Mitsyanko     return value;
491d7dfca08SIgor Mitsyanko }
492d7dfca08SIgor Mitsyanko 
493d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
494d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
495d7dfca08SIgor Mitsyanko {
496d7dfca08SIgor Mitsyanko     int index = 0;
497d7dfca08SIgor Mitsyanko 
498d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
499d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
500d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
501d7dfca08SIgor Mitsyanko         }
502d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
503d7dfca08SIgor Mitsyanko         return;
504d7dfca08SIgor Mitsyanko     }
505d7dfca08SIgor Mitsyanko 
506d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
507d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
508d7dfca08SIgor Mitsyanko             return;
509d7dfca08SIgor Mitsyanko         } else {
510d7dfca08SIgor Mitsyanko             s->blkcnt--;
511d7dfca08SIgor Mitsyanko         }
512d7dfca08SIgor Mitsyanko     }
513d7dfca08SIgor Mitsyanko 
514bf8ec38eSPhilippe Mathieu-Daudé     for (index = 0; index < (s->blksize & BLOCK_SIZE_MASK); index++) {
51540bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
516d7dfca08SIgor Mitsyanko     }
517d7dfca08SIgor Mitsyanko 
518d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
519d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
520d7dfca08SIgor Mitsyanko 
521d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
522d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
523d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
524d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
525d368ba43SKevin O'Connor         sdhci_end_transfer(s);
526dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
527dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
528d7dfca08SIgor Mitsyanko     }
529d7dfca08SIgor Mitsyanko 
530d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
531d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
532d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
533d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
534d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
535d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
536d7dfca08SIgor Mitsyanko         }
537d368ba43SKevin O'Connor         sdhci_end_transfer(s);
538d7dfca08SIgor Mitsyanko     }
539d7dfca08SIgor Mitsyanko 
540d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
541d7dfca08SIgor Mitsyanko }
542d7dfca08SIgor Mitsyanko 
543d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
544d7dfca08SIgor Mitsyanko  * register */
545d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
546d7dfca08SIgor Mitsyanko {
547d7dfca08SIgor Mitsyanko     unsigned i;
548d7dfca08SIgor Mitsyanko 
549d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
550d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5518be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
552d7dfca08SIgor Mitsyanko         return;
553d7dfca08SIgor Mitsyanko     }
554d7dfca08SIgor Mitsyanko 
555d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
556d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
557d7dfca08SIgor Mitsyanko         s->data_count++;
558d7dfca08SIgor Mitsyanko         value >>= 8;
559bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5608be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
561d7dfca08SIgor Mitsyanko             s->data_count = 0;
562d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
563d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
564d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
565d7dfca08SIgor Mitsyanko             }
566d7dfca08SIgor Mitsyanko         }
567d7dfca08SIgor Mitsyanko     }
568d7dfca08SIgor Mitsyanko }
569d7dfca08SIgor Mitsyanko 
570d7dfca08SIgor Mitsyanko /*
571d7dfca08SIgor Mitsyanko  * Single DMA data transfer
572d7dfca08SIgor Mitsyanko  */
573d7dfca08SIgor Mitsyanko 
574d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
575d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
576d7dfca08SIgor Mitsyanko {
577d7dfca08SIgor Mitsyanko     bool page_aligned = false;
578d7dfca08SIgor Mitsyanko     unsigned int n, begin;
579bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
580bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
581d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
582d7dfca08SIgor Mitsyanko 
5836e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5846e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5856e86d903SPrasad J Pandit         return;
5866e86d903SPrasad J Pandit     }
5876e86d903SPrasad J Pandit 
588d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
589d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
590d7dfca08SIgor Mitsyanko      * allow them to work properly */
591d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
592d7dfca08SIgor Mitsyanko         page_aligned = true;
593d7dfca08SIgor Mitsyanko     }
594d7dfca08SIgor Mitsyanko 
595d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
596d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
597d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
598d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
599d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
600d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
60140bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
602d7dfca08SIgor Mitsyanko                 }
603d7dfca08SIgor Mitsyanko             }
604d7dfca08SIgor Mitsyanko             begin = s->data_count;
605d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
606d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
607d7dfca08SIgor Mitsyanko                 boundary_count = 0;
608d7dfca08SIgor Mitsyanko              } else {
609d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
610d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
611d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
612d7dfca08SIgor Mitsyanko                     s->blkcnt--;
613d7dfca08SIgor Mitsyanko                 }
614d7dfca08SIgor Mitsyanko             }
615dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
616d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
617d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
618d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
619d7dfca08SIgor Mitsyanko                 s->data_count = 0;
620d7dfca08SIgor Mitsyanko             }
621d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
622d7dfca08SIgor Mitsyanko                 break;
623d7dfca08SIgor Mitsyanko             }
624d7dfca08SIgor Mitsyanko         }
625d7dfca08SIgor Mitsyanko     } else {
626d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
627d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
628d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
629d7dfca08SIgor Mitsyanko             begin = s->data_count;
630d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
631d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
632d7dfca08SIgor Mitsyanko                 boundary_count = 0;
633d7dfca08SIgor Mitsyanko              } else {
634d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
635d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
636d7dfca08SIgor Mitsyanko             }
637dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
63842922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
639d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
640d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
641d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
64240bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
643d7dfca08SIgor Mitsyanko                 }
644d7dfca08SIgor Mitsyanko                 s->data_count = 0;
645d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
646d7dfca08SIgor Mitsyanko                     s->blkcnt--;
647d7dfca08SIgor Mitsyanko                 }
648d7dfca08SIgor Mitsyanko             }
649d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
650d7dfca08SIgor Mitsyanko                 break;
651d7dfca08SIgor Mitsyanko             }
652d7dfca08SIgor Mitsyanko         }
653d7dfca08SIgor Mitsyanko     }
654d7dfca08SIgor Mitsyanko 
655d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
656d368ba43SKevin O'Connor         sdhci_end_transfer(s);
657d7dfca08SIgor Mitsyanko     } else {
658d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
659d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
660d7dfca08SIgor Mitsyanko         }
661d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
662d7dfca08SIgor Mitsyanko     }
663d7dfca08SIgor Mitsyanko }
664d7dfca08SIgor Mitsyanko 
665d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
666d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
667d7dfca08SIgor Mitsyanko {
668d7dfca08SIgor Mitsyanko     int n;
669bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
670d7dfca08SIgor Mitsyanko 
671d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
672d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
67340bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
674d7dfca08SIgor Mitsyanko         }
675dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
676d7dfca08SIgor Mitsyanko     } else {
677dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
678d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
67940bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
680d7dfca08SIgor Mitsyanko         }
681d7dfca08SIgor Mitsyanko     }
682d7dfca08SIgor Mitsyanko     s->blkcnt--;
683d7dfca08SIgor Mitsyanko 
684d368ba43SKevin O'Connor     sdhci_end_transfer(s);
685d7dfca08SIgor Mitsyanko }
686d7dfca08SIgor Mitsyanko 
687d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
688d7dfca08SIgor Mitsyanko     hwaddr addr;
689d7dfca08SIgor Mitsyanko     uint16_t length;
690d7dfca08SIgor Mitsyanko     uint8_t attr;
691d7dfca08SIgor Mitsyanko     uint8_t incr;
692d7dfca08SIgor Mitsyanko } ADMADescr;
693d7dfca08SIgor Mitsyanko 
694d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
695d7dfca08SIgor Mitsyanko {
696d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
697d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
698d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
69906c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
700d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
701dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
702d7dfca08SIgor Mitsyanko                         sizeof(adma2));
703d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
704d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
705d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
706d7dfca08SIgor Mitsyanko          */
707d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
708d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
709d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
710d7dfca08SIgor Mitsyanko         dscr->incr = 8;
711d7dfca08SIgor Mitsyanko         break;
712d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
713dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
714d7dfca08SIgor Mitsyanko                         sizeof(adma1));
715d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
716d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
717d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
718d7dfca08SIgor Mitsyanko         dscr->incr = 4;
719d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
720d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
721d7dfca08SIgor Mitsyanko         } else {
7224c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
723d7dfca08SIgor Mitsyanko         }
724d7dfca08SIgor Mitsyanko         break;
725d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
726dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
727d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
728dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
729d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
730d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
731dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
732d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
73304654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
73404654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
735d7dfca08SIgor Mitsyanko         dscr->incr = 12;
736d7dfca08SIgor Mitsyanko         break;
737d7dfca08SIgor Mitsyanko     }
738d7dfca08SIgor Mitsyanko }
739d7dfca08SIgor Mitsyanko 
740d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
741d7dfca08SIgor Mitsyanko 
742d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
743d7dfca08SIgor Mitsyanko {
744d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
745bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
7468be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
747d7dfca08SIgor Mitsyanko     int i;
748d7dfca08SIgor Mitsyanko 
749d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
750d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
751d7dfca08SIgor Mitsyanko 
752d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
7538be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
754d7dfca08SIgor Mitsyanko 
755d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
756d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
757d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
758d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
759d7dfca08SIgor Mitsyanko 
760d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
761d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
762d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
763d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
764d7dfca08SIgor Mitsyanko             }
765d7dfca08SIgor Mitsyanko 
766d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
767d7dfca08SIgor Mitsyanko             return;
768d7dfca08SIgor Mitsyanko         }
769d7dfca08SIgor Mitsyanko 
7704c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
771d7dfca08SIgor Mitsyanko 
772d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
773d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
774d7dfca08SIgor Mitsyanko 
775d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
776d7dfca08SIgor Mitsyanko                 while (length) {
777d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
778d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
77940bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
780d7dfca08SIgor Mitsyanko                         }
781d7dfca08SIgor Mitsyanko                     }
782d7dfca08SIgor Mitsyanko                     begin = s->data_count;
783d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
784d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
785d7dfca08SIgor Mitsyanko                         length = 0;
786d7dfca08SIgor Mitsyanko                      } else {
787d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
788d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
789d7dfca08SIgor Mitsyanko                     }
790dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
791d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
792d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
793d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
794d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
795d7dfca08SIgor Mitsyanko                         s->data_count = 0;
796d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
797d7dfca08SIgor Mitsyanko                             s->blkcnt--;
798d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
799d7dfca08SIgor Mitsyanko                                 break;
800d7dfca08SIgor Mitsyanko                             }
801d7dfca08SIgor Mitsyanko                         }
802d7dfca08SIgor Mitsyanko                     }
803d7dfca08SIgor Mitsyanko                 }
804d7dfca08SIgor Mitsyanko             } else {
805d7dfca08SIgor Mitsyanko                 while (length) {
806d7dfca08SIgor Mitsyanko                     begin = s->data_count;
807d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
808d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
809d7dfca08SIgor Mitsyanko                         length = 0;
810d7dfca08SIgor Mitsyanko                      } else {
811d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
812d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
813d7dfca08SIgor Mitsyanko                     }
814dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
8159db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
8169db11cefSPeter Crosthwaite                                     s->data_count - begin);
817d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
818d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
819d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
82040bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
821d7dfca08SIgor Mitsyanko                         }
822d7dfca08SIgor Mitsyanko                         s->data_count = 0;
823d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
824d7dfca08SIgor Mitsyanko                             s->blkcnt--;
825d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
826d7dfca08SIgor Mitsyanko                                 break;
827d7dfca08SIgor Mitsyanko                             }
828d7dfca08SIgor Mitsyanko                         }
829d7dfca08SIgor Mitsyanko                     }
830d7dfca08SIgor Mitsyanko                 }
831d7dfca08SIgor Mitsyanko             }
832d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
833d7dfca08SIgor Mitsyanko             break;
834d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
835d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
8368be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
837d7dfca08SIgor Mitsyanko             break;
838d7dfca08SIgor Mitsyanko         default:
839d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
840d7dfca08SIgor Mitsyanko             break;
841d7dfca08SIgor Mitsyanko         }
842d7dfca08SIgor Mitsyanko 
8431d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8448be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8451d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8461d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8471d32c26fSPeter Crosthwaite             }
8481d32c26fSPeter Crosthwaite 
8491d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
8501d32c26fSPeter Crosthwaite         }
8511d32c26fSPeter Crosthwaite 
852d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
853d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
854d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8558be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
856d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
857d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
858d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
8598be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
860d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
861d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
862d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8638be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
864d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
865d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
866d7dfca08SIgor Mitsyanko                 }
867d7dfca08SIgor Mitsyanko 
868d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
869d7dfca08SIgor Mitsyanko             }
870d368ba43SKevin O'Connor             sdhci_end_transfer(s);
871d7dfca08SIgor Mitsyanko             return;
872d7dfca08SIgor Mitsyanko         }
873d7dfca08SIgor Mitsyanko 
874d7dfca08SIgor Mitsyanko     }
875d7dfca08SIgor Mitsyanko 
876085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
877bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
878bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
879d7dfca08SIgor Mitsyanko }
880d7dfca08SIgor Mitsyanko 
881d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
882d7dfca08SIgor Mitsyanko 
883d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
884d7dfca08SIgor Mitsyanko {
885d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
886d7dfca08SIgor Mitsyanko 
887d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
88806c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
889d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
890d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
891d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
892d7dfca08SIgor Mitsyanko             } else {
893d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
894d7dfca08SIgor Mitsyanko             }
895d7dfca08SIgor Mitsyanko 
896d7dfca08SIgor Mitsyanko             break;
897d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
8980540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
8998be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
900d7dfca08SIgor Mitsyanko                 break;
901d7dfca08SIgor Mitsyanko             }
902d7dfca08SIgor Mitsyanko 
903d368ba43SKevin O'Connor             sdhci_do_adma(s);
904d7dfca08SIgor Mitsyanko             break;
905d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
9060540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9078be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
908d7dfca08SIgor Mitsyanko                 break;
909d7dfca08SIgor Mitsyanko             }
910d7dfca08SIgor Mitsyanko 
911d368ba43SKevin O'Connor             sdhci_do_adma(s);
912d7dfca08SIgor Mitsyanko             break;
913d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
9140540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9150540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9168be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
917d7dfca08SIgor Mitsyanko                 break;
918d7dfca08SIgor Mitsyanko             }
919d7dfca08SIgor Mitsyanko 
920d368ba43SKevin O'Connor             sdhci_do_adma(s);
921d7dfca08SIgor Mitsyanko             break;
922d7dfca08SIgor Mitsyanko         default:
9238be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
924d7dfca08SIgor Mitsyanko             break;
925d7dfca08SIgor Mitsyanko         }
926d7dfca08SIgor Mitsyanko     } else {
92740bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
928d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
929d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
930d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
931d7dfca08SIgor Mitsyanko         } else {
932d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
933d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
934d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
935d7dfca08SIgor Mitsyanko         }
936d7dfca08SIgor Mitsyanko     }
937d7dfca08SIgor Mitsyanko }
938d7dfca08SIgor Mitsyanko 
939d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
940d7dfca08SIgor Mitsyanko {
9416890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
942d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
943d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
944d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
945d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
946d7dfca08SIgor Mitsyanko         return false;
947d7dfca08SIgor Mitsyanko     }
948d7dfca08SIgor Mitsyanko 
949d7dfca08SIgor Mitsyanko     return true;
950d7dfca08SIgor Mitsyanko }
951d7dfca08SIgor Mitsyanko 
952d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
953d7dfca08SIgor Mitsyanko  * continuous manner */
954d7dfca08SIgor Mitsyanko static inline bool
955d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
956d7dfca08SIgor Mitsyanko {
957d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
9588be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
959d7dfca08SIgor Mitsyanko                           "is prohibited\n");
960d7dfca08SIgor Mitsyanko         return false;
961d7dfca08SIgor Mitsyanko     }
962d7dfca08SIgor Mitsyanko     return true;
963d7dfca08SIgor Mitsyanko }
964d7dfca08SIgor Mitsyanko 
965d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
966d7dfca08SIgor Mitsyanko {
967d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
968d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
969d7dfca08SIgor Mitsyanko 
970d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
971d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
972d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
973d7dfca08SIgor Mitsyanko         break;
974d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
975d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
976d7dfca08SIgor Mitsyanko         break;
977d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
978d7dfca08SIgor Mitsyanko         ret = s->argument;
979d7dfca08SIgor Mitsyanko         break;
980d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
981d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
982d7dfca08SIgor Mitsyanko         break;
983d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
984d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
985d7dfca08SIgor Mitsyanko         break;
986d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
987d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
988d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
9898be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
990d7dfca08SIgor Mitsyanko             return ret;
991d7dfca08SIgor Mitsyanko         }
992d7dfca08SIgor Mitsyanko         break;
993d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
994d7dfca08SIgor Mitsyanko         ret = s->prnsts;
995da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
996da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
997da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
998da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
999d7dfca08SIgor Mitsyanko         break;
1000d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
100106c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
1002d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
1003d7dfca08SIgor Mitsyanko         break;
1004d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1005d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
1006d7dfca08SIgor Mitsyanko         break;
1007d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1008d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
1009d7dfca08SIgor Mitsyanko         break;
1010d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1011d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
1012d7dfca08SIgor Mitsyanko         break;
1013d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1014d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
1015d7dfca08SIgor Mitsyanko         break;
1016d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
1017ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
1018d7dfca08SIgor Mitsyanko         break;
1019cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10205efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10215efc9016SPhilippe Mathieu-Daudé         break;
10225efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10235efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
1024d7dfca08SIgor Mitsyanko         break;
1025d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
10265efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10275efc9016SPhilippe Mathieu-Daudé         break;
10285efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10295efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
1030d7dfca08SIgor Mitsyanko         break;
1031d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1032d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
1033d7dfca08SIgor Mitsyanko         break;
1034d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1035d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
1036d7dfca08SIgor Mitsyanko         break;
1037d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1038d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
1039d7dfca08SIgor Mitsyanko         break;
1040d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
1041aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
1042d7dfca08SIgor Mitsyanko         break;
1043d7dfca08SIgor Mitsyanko     default:
104400b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
104500b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
1046d7dfca08SIgor Mitsyanko         break;
1047d7dfca08SIgor Mitsyanko     }
1048d7dfca08SIgor Mitsyanko 
1049d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
1050d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
10518be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
1052d7dfca08SIgor Mitsyanko     return ret;
1053d7dfca08SIgor Mitsyanko }
1054d7dfca08SIgor Mitsyanko 
1055d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
1056d7dfca08SIgor Mitsyanko {
1057d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
1058d7dfca08SIgor Mitsyanko         return;
1059d7dfca08SIgor Mitsyanko     }
1060d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
1061d7dfca08SIgor Mitsyanko 
1062d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
1063d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
1064d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
1065d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1066d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
1067d7dfca08SIgor Mitsyanko         } else {
1068d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1069d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
1070d7dfca08SIgor Mitsyanko         }
1071d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1072d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
1073d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
1074d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
1075d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
1076d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
1077d7dfca08SIgor Mitsyanko         }
1078d7dfca08SIgor Mitsyanko     }
1079d7dfca08SIgor Mitsyanko }
1080d7dfca08SIgor Mitsyanko 
1081d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
1082d7dfca08SIgor Mitsyanko {
1083d7dfca08SIgor Mitsyanko     switch (value) {
1084d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
1085d368ba43SKevin O'Connor         sdhci_reset(s);
1086d7dfca08SIgor Mitsyanko         break;
1087d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
1088d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
1089d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
1090d7dfca08SIgor Mitsyanko         break;
1091d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
1092d7dfca08SIgor Mitsyanko         s->data_count = 0;
1093d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
1094d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
1095d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
1096d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
1097d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1098d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
1099d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
1100d7dfca08SIgor Mitsyanko         break;
1101d7dfca08SIgor Mitsyanko     }
1102d7dfca08SIgor Mitsyanko }
1103d7dfca08SIgor Mitsyanko 
1104d7dfca08SIgor Mitsyanko static void
1105d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1106d7dfca08SIgor Mitsyanko {
1107d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
1108d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
1109d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1110d368ba43SKevin O'Connor     uint32_t value = val;
1111d7dfca08SIgor Mitsyanko     value <<= shift;
1112d7dfca08SIgor Mitsyanko 
1113d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
1114d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
1115d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
1116d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
1117d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
1118d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
111906c5120bSPhilippe Mathieu-Daudé                 s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
112045ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1121d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
112245ba9f76SPrasad J Pandit             } else {
112345ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
112445ba9f76SPrasad J Pandit             }
1125d7dfca08SIgor Mitsyanko         }
1126d7dfca08SIgor Mitsyanko         break;
1127d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1128d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1129d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1130d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1131d7dfca08SIgor Mitsyanko         }
11329201bb9aSAlistair Francis 
11339201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
11349201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
11359201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
11369201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
11379201bb9aSAlistair Francis                           s->buf_maxsz);
11389201bb9aSAlistair Francis 
11399201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11409201bb9aSAlistair Francis         }
11419201bb9aSAlistair Francis 
1142d7dfca08SIgor Mitsyanko         break;
1143d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1144d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1145d7dfca08SIgor Mitsyanko         break;
1146d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1147d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1148d7dfca08SIgor Mitsyanko          * capabilities register */
11496ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
1150d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1151d7dfca08SIgor Mitsyanko         }
115224bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
1153d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1154d7dfca08SIgor Mitsyanko 
1155d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1156d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1157d7dfca08SIgor Mitsyanko             break;
1158d7dfca08SIgor Mitsyanko         }
1159d7dfca08SIgor Mitsyanko 
1160d368ba43SKevin O'Connor         sdhci_send_command(s);
1161d7dfca08SIgor Mitsyanko         break;
1162d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1163d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1164d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1165d7dfca08SIgor Mitsyanko         }
1166d7dfca08SIgor Mitsyanko         break;
1167d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1168d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1169d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1170d7dfca08SIgor Mitsyanko         }
117106c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
1172d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1173d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1174d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1175d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1176d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1177d7dfca08SIgor Mitsyanko         }
1178d7dfca08SIgor Mitsyanko         break;
1179d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1180d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1181d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1182d7dfca08SIgor Mitsyanko         }
1183d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1184d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1185d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1186d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1187d7dfca08SIgor Mitsyanko         } else {
1188d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1189d7dfca08SIgor Mitsyanko         }
1190d7dfca08SIgor Mitsyanko         break;
1191d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1192d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1193d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1194d7dfca08SIgor Mitsyanko         }
1195d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1196d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1197d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1198d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1199d7dfca08SIgor Mitsyanko         } else {
1200d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1201d7dfca08SIgor Mitsyanko         }
1202d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1203d7dfca08SIgor Mitsyanko         break;
1204d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1205d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1206d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1207d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1208d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1209d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1210d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1211d7dfca08SIgor Mitsyanko         } else {
1212d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1213d7dfca08SIgor Mitsyanko         }
12140a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12150a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12160a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12170a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12180a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12190a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12200a7ac9f9SAndrew Baumann         }
1221d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1222d7dfca08SIgor Mitsyanko         break;
1223d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1224d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1225d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1226d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1227d7dfca08SIgor Mitsyanko         break;
1228d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1229d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1230d7dfca08SIgor Mitsyanko         break;
1231d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1232d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1233d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1234d7dfca08SIgor Mitsyanko         break;
1235d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1236d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1237d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1238d7dfca08SIgor Mitsyanko         break;
1239d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1240d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1241d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1242d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1243d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1244d7dfca08SIgor Mitsyanko         }
1245d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1246d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1247d7dfca08SIgor Mitsyanko         }
1248d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1249d7dfca08SIgor Mitsyanko         break;
12505d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
12510034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
12520034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
12530034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
12540034ebe6SPhilippe Mathieu-Daudé 
12550034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
12560034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
12570034ebe6SPhilippe Mathieu-Daudé             } else {
12580034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
12590034ebe6SPhilippe Mathieu-Daudé             }
12600034ebe6SPhilippe Mathieu-Daudé         }
12615d2c0464SAndrey Smirnov         break;
12625efc9016SPhilippe Mathieu-Daudé 
12635efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
12645efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
12655efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
12665efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
12675efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
12685efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
12695efc9016SPhilippe Mathieu-Daudé         break;
12705efc9016SPhilippe Mathieu-Daudé 
1271d7dfca08SIgor Mitsyanko     default:
127200b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
127300b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1274d7dfca08SIgor Mitsyanko         break;
1275d7dfca08SIgor Mitsyanko     }
12768be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
12778be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1278d7dfca08SIgor Mitsyanko }
1279d7dfca08SIgor Mitsyanko 
1280d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1281d368ba43SKevin O'Connor     .read = sdhci_read,
1282d368ba43SKevin O'Connor     .write = sdhci_write,
1283d7dfca08SIgor Mitsyanko     .valid = {
1284d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1285d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1286d7dfca08SIgor Mitsyanko         .unaligned = false
1287d7dfca08SIgor Mitsyanko     },
1288d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1289d7dfca08SIgor Mitsyanko };
1290d7dfca08SIgor Mitsyanko 
1291aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1292aceb5b06SPhilippe Mathieu-Daudé {
12936ff37c3dSPhilippe Mathieu-Daudé     Error *local_err = NULL;
12946ff37c3dSPhilippe Mathieu-Daudé 
12954d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
12964d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
12974d67852dSPhilippe Mathieu-Daudé         break;
12984d67852dSPhilippe Mathieu-Daudé     default:
12994d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1300aceb5b06SPhilippe Mathieu-Daudé         return;
1301aceb5b06SPhilippe Mathieu-Daudé     }
1302aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
13036ff37c3dSPhilippe Mathieu-Daudé 
13046ff37c3dSPhilippe Mathieu-Daudé     sdhci_check_capareg(s, &local_err);
13056ff37c3dSPhilippe Mathieu-Daudé     if (local_err) {
13066ff37c3dSPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
13076ff37c3dSPhilippe Mathieu-Daudé         return;
13086ff37c3dSPhilippe Mathieu-Daudé     }
1309aceb5b06SPhilippe Mathieu-Daudé }
1310aceb5b06SPhilippe Mathieu-Daudé 
1311b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1312b635d98cSPhilippe Mathieu-Daudé 
1313*ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
1314d7dfca08SIgor Mitsyanko {
131540bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
131640bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1317d7dfca08SIgor Mitsyanko 
1318bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1319d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1320fd1e5c81SAndrey Smirnov 
1321fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
1322d7dfca08SIgor Mitsyanko }
1323d7dfca08SIgor Mitsyanko 
1324*ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
1325d7dfca08SIgor Mitsyanko {
1326bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1327bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1328bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1329bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1330d7dfca08SIgor Mitsyanko 
1331d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1332d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1333d7dfca08SIgor Mitsyanko }
1334d7dfca08SIgor Mitsyanko 
1335*ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
133625367498SPhilippe Mathieu-Daudé {
1337aceb5b06SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1338aceb5b06SPhilippe Mathieu-Daudé 
1339aceb5b06SPhilippe Mathieu-Daudé     sdhci_init_readonly_registers(s, &local_err);
1340aceb5b06SPhilippe Mathieu-Daudé     if (local_err) {
1341aceb5b06SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
1342aceb5b06SPhilippe Mathieu-Daudé         return;
1343aceb5b06SPhilippe Mathieu-Daudé     }
134425367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
134525367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
134625367498SPhilippe Mathieu-Daudé 
1347c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
134825367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
134925367498SPhilippe Mathieu-Daudé }
135025367498SPhilippe Mathieu-Daudé 
1351*ce864603SThomas Huth void sdhci_common_unrealize(SDHCIState *s, Error **errp)
13528b7455c7SPhilippe Mathieu-Daudé {
13538b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
13548b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
13558b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
13568b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
13578b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
13588b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
13598b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
13608b7455c7SPhilippe Mathieu-Daudé }
13618b7455c7SPhilippe Mathieu-Daudé 
13620a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
13630a7ac9f9SAndrew Baumann {
13640a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
13650a7ac9f9SAndrew Baumann 
13660a7ac9f9SAndrew Baumann     return s->pending_insert_state;
13670a7ac9f9SAndrew Baumann }
13680a7ac9f9SAndrew Baumann 
13690a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
13700a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
13710a7ac9f9SAndrew Baumann     .version_id = 1,
13720a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
13730a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
13740a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
13750a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
13760a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
13770a7ac9f9SAndrew Baumann     },
13780a7ac9f9SAndrew Baumann };
13790a7ac9f9SAndrew Baumann 
1380d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1381d7dfca08SIgor Mitsyanko     .name = "sdhci",
1382d7dfca08SIgor Mitsyanko     .version_id = 1,
1383d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1384d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1385d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1386d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1387d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1388d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1389d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1390d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1391d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1392d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
139306c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
1394d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1395d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1396d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1397d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1398d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1399d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1400d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1401d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1402d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1403d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1404d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1405d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1406d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1407d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1408d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1409d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
141059046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1411e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1412e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1413d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
14140a7ac9f9SAndrew Baumann     },
14150a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
14160a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
14170a7ac9f9SAndrew Baumann         NULL
14180a7ac9f9SAndrew Baumann     },
1419d7dfca08SIgor Mitsyanko };
1420d7dfca08SIgor Mitsyanko 
1421*ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
14221c92c505SPhilippe Mathieu-Daudé {
14231c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
14241c92c505SPhilippe Mathieu-Daudé 
14251c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
14261c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
14271c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
14281c92c505SPhilippe Mathieu-Daudé }
14291c92c505SPhilippe Mathieu-Daudé 
1430b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1431b635d98cSPhilippe Mathieu-Daudé 
14325ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1433b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
14340a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
14350a7ac9f9SAndrew Baumann                      false),
143660765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
143760765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
14385ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
14395ec911c3SKevin O'Connor };
14405ec911c3SKevin O'Connor 
14417302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1442d7dfca08SIgor Mitsyanko {
14437302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
14445ec911c3SKevin O'Connor 
144540bbc194SPeter Maydell     sdhci_initfn(s);
14467302dcd6SKevin O'Connor }
14477302dcd6SKevin O'Connor 
14487302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
14497302dcd6SKevin O'Connor {
14507302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
145160765b6cSPhilippe Mathieu-Daudé 
145260765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
145360765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
145460765b6cSPhilippe Mathieu-Daudé     }
145560765b6cSPhilippe Mathieu-Daudé 
14567302dcd6SKevin O'Connor     sdhci_uninitfn(s);
14577302dcd6SKevin O'Connor }
14587302dcd6SKevin O'Connor 
14597302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
14607302dcd6SKevin O'Connor {
14617302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1462d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1463ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1464d7dfca08SIgor Mitsyanko 
1465544156efSPaolo Bonzini     sdhci_common_realize(s, &local_err);
1466ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1467ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
146825367498SPhilippe Mathieu-Daudé         return;
146925367498SPhilippe Mathieu-Daudé     }
147025367498SPhilippe Mathieu-Daudé 
147160765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
147202e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
147360765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
147460765b6cSPhilippe Mathieu-Daudé     } else {
147560765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1476dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
147760765b6cSPhilippe Mathieu-Daudé     }
1478dd55c485SPhilippe Mathieu-Daudé 
1479d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1480fd1e5c81SAndrey Smirnov 
1481d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1482d7dfca08SIgor Mitsyanko }
1483d7dfca08SIgor Mitsyanko 
14848b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
14858b7455c7SPhilippe Mathieu-Daudé {
14868b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
14878b7455c7SPhilippe Mathieu-Daudé 
14888b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
148960765b6cSPhilippe Mathieu-Daudé 
149060765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
149160765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
149260765b6cSPhilippe Mathieu-Daudé     }
14938b7455c7SPhilippe Mathieu-Daudé }
14948b7455c7SPhilippe Mathieu-Daudé 
14957302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1496d7dfca08SIgor Mitsyanko {
1497d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1498d7dfca08SIgor Mitsyanko 
14995ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
15007302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
15018b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
15021c92c505SPhilippe Mathieu-Daudé 
15031c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1504d7dfca08SIgor Mitsyanko }
1505d7dfca08SIgor Mitsyanko 
15067302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
15077302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1508d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1509d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
15107302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
15117302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
15127302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1513d7dfca08SIgor Mitsyanko };
1514d7dfca08SIgor Mitsyanko 
1515b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1516b635d98cSPhilippe Mathieu-Daudé 
151740bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
151840bbc194SPeter Maydell {
151940bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
152040bbc194SPeter Maydell 
152140bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
152240bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
152340bbc194SPeter Maydell }
152440bbc194SPeter Maydell 
152540bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
152640bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
152740bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
152840bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
152940bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
153040bbc194SPeter Maydell };
153140bbc194SPeter Maydell 
1532fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1533fd1e5c81SAndrey Smirnov {
1534fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1535fd1e5c81SAndrey Smirnov     uint32_t ret;
153606c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1537fd1e5c81SAndrey Smirnov 
1538fd1e5c81SAndrey Smirnov     switch (offset) {
1539fd1e5c81SAndrey Smirnov     default:
1540fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1541fd1e5c81SAndrey Smirnov 
1542fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1543fd1e5c81SAndrey Smirnov         /*
1544fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1545fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1546fd1e5c81SAndrey Smirnov          * usdhc_write()
1547fd1e5c81SAndrey Smirnov          */
154806c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1549fd1e5c81SAndrey Smirnov 
155006c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
155106c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_8BITBUS;
1552fd1e5c81SAndrey Smirnov         }
1553fd1e5c81SAndrey Smirnov 
155406c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
155506c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1556fd1e5c81SAndrey Smirnov         }
1557fd1e5c81SAndrey Smirnov 
155806c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1559fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1560fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1561fd1e5c81SAndrey Smirnov 
1562fd1e5c81SAndrey Smirnov         break;
1563fd1e5c81SAndrey Smirnov 
15646bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
15656bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
15666bfd06daSHans-Erik Floryd         ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
15676bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
15686bfd06daSHans-Erik Floryd             ret |= ESDHC_PRNSTS_SDSTB;
15696bfd06daSHans-Erik Floryd         }
15706bfd06daSHans-Erik Floryd         break;
15716bfd06daSHans-Erik Floryd 
1572fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1573fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1574fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1575fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1576fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1577fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1578fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1579fd1e5c81SAndrey Smirnov         ret = 0;
1580fd1e5c81SAndrey Smirnov         break;
1581fd1e5c81SAndrey Smirnov     }
1582fd1e5c81SAndrey Smirnov 
1583fd1e5c81SAndrey Smirnov     return ret;
1584fd1e5c81SAndrey Smirnov }
1585fd1e5c81SAndrey Smirnov 
1586fd1e5c81SAndrey Smirnov static void
1587fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1588fd1e5c81SAndrey Smirnov {
1589fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
159006c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1591fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1592fd1e5c81SAndrey Smirnov 
1593fd1e5c81SAndrey Smirnov     switch (offset) {
1594fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1595fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1596fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1597fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1598fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1599fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1600fd1e5c81SAndrey Smirnov         break;
1601fd1e5c81SAndrey Smirnov 
1602fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1603fd1e5c81SAndrey Smirnov         /*
1604fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1605fd1e5c81SAndrey Smirnov          *
1606fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1607fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1608fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1609fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1610fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1611fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1612fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1613fd1e5c81SAndrey Smirnov          *
1614fd1e5c81SAndrey Smirnov          * and 0x29
1615fd1e5c81SAndrey Smirnov          *
1616fd1e5c81SAndrey Smirnov          *  15      10 9    8
1617fd1e5c81SAndrey Smirnov          * |----------+------|
1618fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1619fd1e5c81SAndrey Smirnov          * |          | Sel. |
1620fd1e5c81SAndrey Smirnov          * |          |      |
1621fd1e5c81SAndrey Smirnov          * |----------+------|
1622fd1e5c81SAndrey Smirnov          *
1623fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1624fd1e5c81SAndrey Smirnov          *
1625fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1626fd1e5c81SAndrey Smirnov          *
1627fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1628fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1629fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1630fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1631fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1632fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1633fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1634fd1e5c81SAndrey Smirnov          *
1635fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1636fd1e5c81SAndrey Smirnov          *
1637fd1e5c81SAndrey Smirnov          * |----------------------------------|
1638fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1639fd1e5c81SAndrey Smirnov          * |                                  |
1640fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1641fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1642fd1e5c81SAndrey Smirnov          * |                                  |
1643fd1e5c81SAndrey Smirnov          * |----------------------------------|
1644fd1e5c81SAndrey Smirnov          *
1645fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1646fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1647fd1e5c81SAndrey Smirnov          * word we've been given.
1648fd1e5c81SAndrey Smirnov          */
1649fd1e5c81SAndrey Smirnov 
1650fd1e5c81SAndrey Smirnov         /*
1651fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1652fd1e5c81SAndrey Smirnov          */
165306c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1654fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1655fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1656fd1e5c81SAndrey Smirnov         /*
1657fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1658fd1e5c81SAndrey Smirnov          * bits 5 and 1
1659fd1e5c81SAndrey Smirnov          */
1660fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
166106c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1662fd1e5c81SAndrey Smirnov         }
1663fd1e5c81SAndrey Smirnov 
1664fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
166506c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1666fd1e5c81SAndrey Smirnov         }
1667fd1e5c81SAndrey Smirnov 
1668fd1e5c81SAndrey Smirnov         /*
1669fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1670fd1e5c81SAndrey Smirnov          */
167106c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1672fd1e5c81SAndrey Smirnov 
1673fd1e5c81SAndrey Smirnov         /*
1674fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1675fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1676fd1e5c81SAndrey Smirnov          *
1677fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1678fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1679fd1e5c81SAndrey Smirnov          * kernel
1680fd1e5c81SAndrey Smirnov          */
1681fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
168206c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1683fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1684fd1e5c81SAndrey Smirnov 
1685fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1686fd1e5c81SAndrey Smirnov         break;
1687fd1e5c81SAndrey Smirnov 
1688fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1689fd1e5c81SAndrey Smirnov         /*
1690fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1691fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1692fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1693fd1e5c81SAndrey Smirnov          * order to get where we started
1694fd1e5c81SAndrey Smirnov          *
1695fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1696fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1697fd1e5c81SAndrey Smirnov          *
1698fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1699fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1700fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1701fd1e5c81SAndrey Smirnov          *
1702fd1e5c81SAndrey Smirnov          */
1703fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1704fd1e5c81SAndrey Smirnov         break;
1705fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1706fd1e5c81SAndrey Smirnov         /*
1707fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1708fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1709fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1710fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1711fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1712fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1713fd1e5c81SAndrey Smirnov          */
1714fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1715fd1e5c81SAndrey Smirnov         break;
1716fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1717fd1e5c81SAndrey Smirnov         /*
1718fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1719fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1720fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1721fd1e5c81SAndrey Smirnov          *
1722fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1723fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1724fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1725fd1e5c81SAndrey Smirnov          */
1726fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1727fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1728fd1e5c81SAndrey Smirnov     default:
1729fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1730fd1e5c81SAndrey Smirnov         break;
1731fd1e5c81SAndrey Smirnov     }
1732fd1e5c81SAndrey Smirnov }
1733fd1e5c81SAndrey Smirnov 
1734fd1e5c81SAndrey Smirnov 
1735fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1736fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1737fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1738fd1e5c81SAndrey Smirnov     .valid = {
1739fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1740fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1741fd1e5c81SAndrey Smirnov         .unaligned = false
1742fd1e5c81SAndrey Smirnov     },
1743fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1744fd1e5c81SAndrey Smirnov };
1745fd1e5c81SAndrey Smirnov 
1746fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1747fd1e5c81SAndrey Smirnov {
1748fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1749fd1e5c81SAndrey Smirnov 
1750fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1751fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1752fd1e5c81SAndrey Smirnov }
1753fd1e5c81SAndrey Smirnov 
1754fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1755fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1756fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1757fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1758fd1e5c81SAndrey Smirnov };
1759fd1e5c81SAndrey Smirnov 
1760d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1761d7dfca08SIgor Mitsyanko {
17627302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
176340bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1764fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1765d7dfca08SIgor Mitsyanko }
1766d7dfca08SIgor Mitsyanko 
1767d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1768