1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4598a40b3SPhilippe Mathieu-Daudé * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf 5598a40b3SPhilippe Mathieu-Daudé * 6d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 7d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 8d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 9d7dfca08SIgor Mitsyanko * 10d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 11d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 12d7dfca08SIgor Mitsyanko * 13d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 14d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 15d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 16d7dfca08SIgor Mitsyanko * option) any later version. 17d7dfca08SIgor Mitsyanko * 18d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 19d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 20d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 21d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 22d7dfca08SIgor Mitsyanko * 23d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 24d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 25d7dfca08SIgor Mitsyanko */ 26d7dfca08SIgor Mitsyanko 270430891cSPeter Maydell #include "qemu/osdep.h" 284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h" 296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h" 30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 3164552b6bSMarkus Armbruster #include "hw/irq.h" 32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 33d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 34d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 35d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 37d6454270SMarkus Armbruster #include "migration/vmstate.h" 38637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3903dd024fSPaolo Bonzini #include "qemu/log.h" 400b8fa32fSMarkus Armbruster #include "qemu/module.h" 418be487d8SPhilippe Mathieu-Daudé #include "trace.h" 42db1015e9SEduardo Habkost #include "qom/object.h" 43d7dfca08SIgor Mitsyanko 4440bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 45fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */ 46fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS, 47fa34a3c5SEduardo Habkost TYPE_SDHCI_BUS) 4840bbc194SPeter Maydell 49aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 50aa164fbfSPhilippe Mathieu-Daudé 5109b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 5209b738ffSPhilippe Mathieu-Daudé { 5309b738ffSPhilippe Mathieu-Daudé return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH)); 5409b738ffSPhilippe Mathieu-Daudé } 5509b738ffSPhilippe Mathieu-Daudé 566ff37c3dSPhilippe Mathieu-Daudé /* return true on error */ 576ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc, 586ff37c3dSPhilippe Mathieu-Daudé uint8_t freq, Error **errp) 596ff37c3dSPhilippe Mathieu-Daudé { 604d67852dSPhilippe Mathieu-Daudé if (s->sd_spec_version >= 3) { 614d67852dSPhilippe Mathieu-Daudé return false; 624d67852dSPhilippe Mathieu-Daudé } 636ff37c3dSPhilippe Mathieu-Daudé switch (freq) { 646ff37c3dSPhilippe Mathieu-Daudé case 0: 656ff37c3dSPhilippe Mathieu-Daudé case 10 ... 63: 666ff37c3dSPhilippe Mathieu-Daudé break; 676ff37c3dSPhilippe Mathieu-Daudé default: 686ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "SD %s clock frequency can have value" 696ff37c3dSPhilippe Mathieu-Daudé "in range 0-63 only", desc); 706ff37c3dSPhilippe Mathieu-Daudé return true; 716ff37c3dSPhilippe Mathieu-Daudé } 726ff37c3dSPhilippe Mathieu-Daudé return false; 736ff37c3dSPhilippe Mathieu-Daudé } 746ff37c3dSPhilippe Mathieu-Daudé 756ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp) 766ff37c3dSPhilippe Mathieu-Daudé { 776ff37c3dSPhilippe Mathieu-Daudé uint64_t msk = s->capareg; 786ff37c3dSPhilippe Mathieu-Daudé uint32_t val; 796ff37c3dSPhilippe Mathieu-Daudé bool y; 806ff37c3dSPhilippe Mathieu-Daudé 816ff37c3dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 821e23b63fSPhilippe Mathieu-Daudé case 4: 831e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4); 841e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v4)", val); 851e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0); 861e23b63fSPhilippe Mathieu-Daudé 871e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II); 881e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("UHS-II", val); 891e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0); 901e23b63fSPhilippe Mathieu-Daudé 911e23b63fSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3); 921e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA3", val); 931e23b63fSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0); 941e23b63fSPhilippe Mathieu-Daudé 951e23b63fSPhilippe Mathieu-Daudé /* fallthrough */ 964d67852dSPhilippe Mathieu-Daudé case 3: 974d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT); 984d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("async interrupt", val); 994d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0); 1004d67852dSPhilippe Mathieu-Daudé 1014d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE); 1024d67852dSPhilippe Mathieu-Daudé if (val) { 1034d67852dSPhilippe Mathieu-Daudé error_setg(errp, "slot-type not supported"); 1044d67852dSPhilippe Mathieu-Daudé return; 1054d67852dSPhilippe Mathieu-Daudé } 1064d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("slot type", val); 1074d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0); 1084d67852dSPhilippe Mathieu-Daudé 1094d67852dSPhilippe Mathieu-Daudé if (val != 2) { 1104d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT); 1114d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("8-bit bus", val); 1124d67852dSPhilippe Mathieu-Daudé } 1134d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0); 1144d67852dSPhilippe Mathieu-Daudé 1154d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED); 1164d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("bus speed mask", val); 1174d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0); 1184d67852dSPhilippe Mathieu-Daudé 1194d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH); 1204d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("driver strength mask", val); 1214d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0); 1224d67852dSPhilippe Mathieu-Daudé 1234d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING); 1244d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("timer re-tuning", val); 1254d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0); 1264d67852dSPhilippe Mathieu-Daudé 1274d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING); 1284d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("use SDR50 tuning", val); 1294d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0); 1304d67852dSPhilippe Mathieu-Daudé 1314d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE); 1324d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("re-tuning mode", val); 1334d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0); 1344d67852dSPhilippe Mathieu-Daudé 1354d67852dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT); 1364d67852dSPhilippe Mathieu-Daudé trace_sdhci_capareg("clock multiplier", val); 1374d67852dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0); 1384d67852dSPhilippe Mathieu-Daudé 1394d67852dSPhilippe Mathieu-Daudé /* fallthrough */ 1406ff37c3dSPhilippe Mathieu-Daudé case 2: /* default version */ 1410540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2); 1420540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA2", val); 1430540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0); 1440540fba9SPhilippe Mathieu-Daudé 1450540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1); 1460540fba9SPhilippe Mathieu-Daudé trace_sdhci_capareg("ADMA1", val); 1470540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0); 1480540fba9SPhilippe Mathieu-Daudé 1490540fba9SPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT); 1501e23b63fSPhilippe Mathieu-Daudé trace_sdhci_capareg("64-bit system bus (v3)", val); 1510540fba9SPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0); 1526ff37c3dSPhilippe Mathieu-Daudé 1536ff37c3dSPhilippe Mathieu-Daudé /* fallthrough */ 1546ff37c3dSPhilippe Mathieu-Daudé case 1: 1556ff37c3dSPhilippe Mathieu-Daudé y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT); 1566ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0); 1576ff37c3dSPhilippe Mathieu-Daudé 1586ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ); 1596ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val); 1606ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) { 1616ff37c3dSPhilippe Mathieu-Daudé return; 1626ff37c3dSPhilippe Mathieu-Daudé } 1636ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0); 1646ff37c3dSPhilippe Mathieu-Daudé 1656ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ); 1666ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val); 1676ff37c3dSPhilippe Mathieu-Daudé if (sdhci_check_capab_freq_range(s, "base", val, errp)) { 1686ff37c3dSPhilippe Mathieu-Daudé return; 1696ff37c3dSPhilippe Mathieu-Daudé } 1706ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0); 1716ff37c3dSPhilippe Mathieu-Daudé 1726ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH); 1736ff37c3dSPhilippe Mathieu-Daudé if (val >= 3) { 1746ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "block size can be 512, 1024 or 2048 only"); 1756ff37c3dSPhilippe Mathieu-Daudé return; 1766ff37c3dSPhilippe Mathieu-Daudé } 1776ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("max block length", sdhci_get_fifolen(s)); 1786ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0); 1796ff37c3dSPhilippe Mathieu-Daudé 1806ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED); 1816ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("high speed", val); 1826ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0); 1836ff37c3dSPhilippe Mathieu-Daudé 1846ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA); 1856ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("SDMA", val); 1866ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0); 1876ff37c3dSPhilippe Mathieu-Daudé 1886ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME); 1896ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("suspend/resume", val); 1906ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0); 1916ff37c3dSPhilippe Mathieu-Daudé 1926ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33); 1936ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.3v", val); 1946ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0); 1956ff37c3dSPhilippe Mathieu-Daudé 1966ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30); 1976ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("3.0v", val); 1986ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0); 1996ff37c3dSPhilippe Mathieu-Daudé 2006ff37c3dSPhilippe Mathieu-Daudé val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18); 2016ff37c3dSPhilippe Mathieu-Daudé trace_sdhci_capareg("1.8v", val); 2026ff37c3dSPhilippe Mathieu-Daudé msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0); 2036ff37c3dSPhilippe Mathieu-Daudé break; 2046ff37c3dSPhilippe Mathieu-Daudé 2056ff37c3dSPhilippe Mathieu-Daudé default: 2066ff37c3dSPhilippe Mathieu-Daudé error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version); 2076ff37c3dSPhilippe Mathieu-Daudé } 2086ff37c3dSPhilippe Mathieu-Daudé if (msk) { 2096ff37c3dSPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, 2106ff37c3dSPhilippe Mathieu-Daudé "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk); 2116ff37c3dSPhilippe Mathieu-Daudé } 2126ff37c3dSPhilippe Mathieu-Daudé } 2136ff37c3dSPhilippe Mathieu-Daudé 214d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 215d7dfca08SIgor Mitsyanko { 216d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 217d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 218d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 219d7dfca08SIgor Mitsyanko } 220d7dfca08SIgor Mitsyanko 2212bd9ae7eSPhilippe Mathieu-Daudé /* Return true if IRQ was pending and delivered */ 2222bd9ae7eSPhilippe Mathieu-Daudé static bool sdhci_update_irq(SDHCIState *s) 223d7dfca08SIgor Mitsyanko { 2242bd9ae7eSPhilippe Mathieu-Daudé bool pending = sdhci_slotint(s); 2252bd9ae7eSPhilippe Mathieu-Daudé 2262bd9ae7eSPhilippe Mathieu-Daudé qemu_set_irq(s->irq, pending); 2272bd9ae7eSPhilippe Mathieu-Daudé 2282bd9ae7eSPhilippe Mathieu-Daudé return pending; 229d7dfca08SIgor Mitsyanko } 230d7dfca08SIgor Mitsyanko 231d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 232d7dfca08SIgor Mitsyanko { 233d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 234d7dfca08SIgor Mitsyanko 235d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 236bc72ad67SAlex Bligh timer_mod(s->insert_timer, 237bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 238d7dfca08SIgor Mitsyanko } else { 239d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 240d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 241d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 242d7dfca08SIgor Mitsyanko } 243d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 244d7dfca08SIgor Mitsyanko } 245d7dfca08SIgor Mitsyanko } 246d7dfca08SIgor Mitsyanko 24740bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 248d7dfca08SIgor Mitsyanko { 24940bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 250d7dfca08SIgor Mitsyanko 2518be487d8SPhilippe Mathieu-Daudé trace_sdhci_set_inserted(level ? "insert" : "eject"); 252d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 253d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 254bc72ad67SAlex Bligh timer_mod(s->insert_timer, 255bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 256d7dfca08SIgor Mitsyanko } else { 257d7dfca08SIgor Mitsyanko if (level) { 258d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 259d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 260d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 261d7dfca08SIgor Mitsyanko } 262d7dfca08SIgor Mitsyanko } else { 263d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 264d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 265d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 266d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 267d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 268d7dfca08SIgor Mitsyanko } 269d7dfca08SIgor Mitsyanko } 270d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 271d7dfca08SIgor Mitsyanko } 272d7dfca08SIgor Mitsyanko } 273d7dfca08SIgor Mitsyanko 27440bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 275d7dfca08SIgor Mitsyanko { 27640bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 277d7dfca08SIgor Mitsyanko 278d7dfca08SIgor Mitsyanko if (level) { 279d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 280d7dfca08SIgor Mitsyanko } else { 281d7dfca08SIgor Mitsyanko /* Write enabled */ 282d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 283d7dfca08SIgor Mitsyanko } 284d7dfca08SIgor Mitsyanko } 285d7dfca08SIgor Mitsyanko 286d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 287d7dfca08SIgor Mitsyanko { 28840bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 28940bbc194SPeter Maydell 290bc72ad67SAlex Bligh timer_del(s->insert_timer); 291bc72ad67SAlex Bligh timer_del(s->transfer_timer); 292aceb5b06SPhilippe Mathieu-Daudé 293aceb5b06SPhilippe Mathieu-Daudé /* Set all registers to 0. Capabilities/Version registers are not cleared 294d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 295d7dfca08SIgor Mitsyanko * initialization */ 296d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 297d7dfca08SIgor Mitsyanko 29840bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 29940bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 30040bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 30140bbc194SPeter Maydell 302d7dfca08SIgor Mitsyanko s->data_count = 0; 303d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 3040a7ac9f9SAndrew Baumann s->pending_insert_state = false; 305d7dfca08SIgor Mitsyanko } 306d7dfca08SIgor Mitsyanko 3078b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 3088b41c305SPeter Maydell { 3098b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 3108b41c305SPeter Maydell * commanded via device register apart from handling of the 3118b41c305SPeter Maydell * 'pending insert on powerup' quirk. 3128b41c305SPeter Maydell */ 3138b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 3148b41c305SPeter Maydell 3158b41c305SPeter Maydell sdhci_reset(s); 3168b41c305SPeter Maydell 3178b41c305SPeter Maydell if (s->pending_insert_quirk) { 3188b41c305SPeter Maydell s->pending_insert_state = true; 3198b41c305SPeter Maydell } 3208b41c305SPeter Maydell } 3218b41c305SPeter Maydell 322d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 323d7dfca08SIgor Mitsyanko 324946df4d5SLu Gao #define BLOCK_SIZE_MASK (4 * KiB - 1) 325946df4d5SLu Gao 326d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 327d7dfca08SIgor Mitsyanko { 328d7dfca08SIgor Mitsyanko SDRequest request; 329d7dfca08SIgor Mitsyanko uint8_t response[16]; 330d7dfca08SIgor Mitsyanko int rlen; 331b263d8f9SBin Meng bool timeout = false; 332d7dfca08SIgor Mitsyanko 333d7dfca08SIgor Mitsyanko s->errintsts = 0; 334d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 335d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 336d7dfca08SIgor Mitsyanko request.arg = s->argument; 3378be487d8SPhilippe Mathieu-Daudé 3388be487d8SPhilippe Mathieu-Daudé trace_sdhci_send_command(request.cmd, request.arg); 33940bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 340d7dfca08SIgor Mitsyanko 341d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 342d7dfca08SIgor Mitsyanko if (rlen == 4) { 343b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(response); 344d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 3458be487d8SPhilippe Mathieu-Daudé trace_sdhci_response4(s->rspreg[0]); 346d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 347b3141c06SPhilippe Mathieu-Daudé s->rspreg[0] = ldl_be_p(&response[11]); 348b3141c06SPhilippe Mathieu-Daudé s->rspreg[1] = ldl_be_p(&response[7]); 349b3141c06SPhilippe Mathieu-Daudé s->rspreg[2] = ldl_be_p(&response[3]); 350d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 351d7dfca08SIgor Mitsyanko response[2]; 3528be487d8SPhilippe Mathieu-Daudé trace_sdhci_response16(s->rspreg[3], s->rspreg[2], 3538be487d8SPhilippe Mathieu-Daudé s->rspreg[1], s->rspreg[0]); 354d7dfca08SIgor Mitsyanko } else { 355b263d8f9SBin Meng timeout = true; 3568be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("timeout waiting for command response"); 357d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 358d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 359d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 360d7dfca08SIgor Mitsyanko } 361d7dfca08SIgor Mitsyanko } 362d7dfca08SIgor Mitsyanko 363fd1e5c81SAndrey Smirnov if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) && 364fd1e5c81SAndrey Smirnov (s->norintstsen & SDHC_NISEN_TRSCMP) && 365d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 366d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 367d7dfca08SIgor Mitsyanko } 368d7dfca08SIgor Mitsyanko } 369d7dfca08SIgor Mitsyanko 370d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 371d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 372d7dfca08SIgor Mitsyanko } 373d7dfca08SIgor Mitsyanko 374d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 375d7dfca08SIgor Mitsyanko 376946df4d5SLu Gao if (!timeout && (s->blksize & BLOCK_SIZE_MASK) && 377946df4d5SLu Gao (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 378656f416cSPeter Crosthwaite s->data_count = 0; 379d368ba43SKevin O'Connor sdhci_data_transfer(s); 380d7dfca08SIgor Mitsyanko } 381d7dfca08SIgor Mitsyanko } 382d7dfca08SIgor Mitsyanko 383d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 384d7dfca08SIgor Mitsyanko { 385d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 386d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 387d7dfca08SIgor Mitsyanko SDRequest request; 388d7dfca08SIgor Mitsyanko uint8_t response[16]; 389d7dfca08SIgor Mitsyanko 390d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 391d7dfca08SIgor Mitsyanko request.arg = 0; 3928be487d8SPhilippe Mathieu-Daudé trace_sdhci_end_transfer(request.cmd, request.arg); 39340bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 394d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 395b3141c06SPhilippe Mathieu-Daudé s->rspreg[3] = ldl_be_p(response); 396d7dfca08SIgor Mitsyanko } 397d7dfca08SIgor Mitsyanko 398d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 399d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 400d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 401d7dfca08SIgor Mitsyanko 402d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 403d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 404d7dfca08SIgor Mitsyanko } 405d7dfca08SIgor Mitsyanko 406d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 407d7dfca08SIgor Mitsyanko } 408d7dfca08SIgor Mitsyanko 409d7dfca08SIgor Mitsyanko /* 410d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 411d7dfca08SIgor Mitsyanko */ 412d7dfca08SIgor Mitsyanko 413d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 414d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 415d7dfca08SIgor Mitsyanko { 416ea55a221SPhilippe Mathieu-Daudé const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK; 417d7dfca08SIgor Mitsyanko 418d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 419d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 420d7dfca08SIgor Mitsyanko return; 421d7dfca08SIgor Mitsyanko } 422d7dfca08SIgor Mitsyanko 423ea55a221SPhilippe Mathieu-Daudé if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42408022a91SPhilippe Mathieu-Daudé /* Device is not in tuning */ 425618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size); 426ea55a221SPhilippe Mathieu-Daudé } 427ea55a221SPhilippe Mathieu-Daudé 428ea55a221SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) { 42908022a91SPhilippe Mathieu-Daudé /* Device is in tuning */ 430ea55a221SPhilippe Mathieu-Daudé s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK; 431ea55a221SPhilippe Mathieu-Daudé s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK; 432ea55a221SPhilippe Mathieu-Daudé s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ | 433ea55a221SPhilippe Mathieu-Daudé SDHC_DATA_INHIBIT); 434ea55a221SPhilippe Mathieu-Daudé goto read_done; 435d7dfca08SIgor Mitsyanko } 436d7dfca08SIgor Mitsyanko 437d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 438d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 439d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 440d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 441d7dfca08SIgor Mitsyanko } 442d7dfca08SIgor Mitsyanko 443d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 444d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 445d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 446d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 447d7dfca08SIgor Mitsyanko } 448d7dfca08SIgor Mitsyanko 449d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 450d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 451d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 452d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 453d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 454d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 455d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 456d7dfca08SIgor Mitsyanko } 457d7dfca08SIgor Mitsyanko } 458d7dfca08SIgor Mitsyanko 459ea55a221SPhilippe Mathieu-Daudé read_done: 460d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 461d7dfca08SIgor Mitsyanko } 462d7dfca08SIgor Mitsyanko 463d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 464d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 465d7dfca08SIgor Mitsyanko { 466d7dfca08SIgor Mitsyanko uint32_t value = 0; 467d7dfca08SIgor Mitsyanko int i; 468d7dfca08SIgor Mitsyanko 469d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 470d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 4718be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("read from empty buffer"); 472d7dfca08SIgor Mitsyanko return 0; 473d7dfca08SIgor Mitsyanko } 474d7dfca08SIgor Mitsyanko 475d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 4769e4b27caSPhilippe Mathieu-Daudé assert(s->data_count < s->buf_maxsz); 477d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 478d7dfca08SIgor Mitsyanko s->data_count++; 479d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 480bf8ec38eSPhilippe Mathieu-Daudé if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) { 4818be487d8SPhilippe Mathieu-Daudé trace_sdhci_read_dataport(s->data_count); 482d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 483d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 484d7dfca08SIgor Mitsyanko 485d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 486d7dfca08SIgor Mitsyanko s->blkcnt--; 487d7dfca08SIgor Mitsyanko } 488d7dfca08SIgor Mitsyanko 489d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 490d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 491d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 492d7dfca08SIgor Mitsyanko /* stop at gap request */ 493d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 494d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 495d368ba43SKevin O'Connor sdhci_end_transfer(s); 496d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 497d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 498d7dfca08SIgor Mitsyanko } 499d7dfca08SIgor Mitsyanko break; 500d7dfca08SIgor Mitsyanko } 501d7dfca08SIgor Mitsyanko } 502d7dfca08SIgor Mitsyanko 503d7dfca08SIgor Mitsyanko return value; 504d7dfca08SIgor Mitsyanko } 505d7dfca08SIgor Mitsyanko 506d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 507d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 508d7dfca08SIgor Mitsyanko { 509d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 510d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 511d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 512d7dfca08SIgor Mitsyanko } 513d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 514d7dfca08SIgor Mitsyanko return; 515d7dfca08SIgor Mitsyanko } 516d7dfca08SIgor Mitsyanko 517d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 518d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 519d7dfca08SIgor Mitsyanko return; 520d7dfca08SIgor Mitsyanko } else { 521d7dfca08SIgor Mitsyanko s->blkcnt--; 522d7dfca08SIgor Mitsyanko } 523d7dfca08SIgor Mitsyanko } 524d7dfca08SIgor Mitsyanko 52562a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK); 526d7dfca08SIgor Mitsyanko 527d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 528d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 529d7dfca08SIgor Mitsyanko 530d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 531d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 532d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 533d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 534d368ba43SKevin O'Connor sdhci_end_transfer(s); 535dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 536dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 537d7dfca08SIgor Mitsyanko } 538d7dfca08SIgor Mitsyanko 539d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 540d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 541d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 542d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 543d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 544d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 545d7dfca08SIgor Mitsyanko } 546d368ba43SKevin O'Connor sdhci_end_transfer(s); 547d7dfca08SIgor Mitsyanko } 548d7dfca08SIgor Mitsyanko 549d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 550d7dfca08SIgor Mitsyanko } 551d7dfca08SIgor Mitsyanko 552d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 553d7dfca08SIgor Mitsyanko * register */ 554d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 555d7dfca08SIgor Mitsyanko { 556d7dfca08SIgor Mitsyanko unsigned i; 557d7dfca08SIgor Mitsyanko 558d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 559d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 5608be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Can't write to data buffer: buffer full"); 561d7dfca08SIgor Mitsyanko return; 562d7dfca08SIgor Mitsyanko } 563d7dfca08SIgor Mitsyanko 564d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 5659e4b27caSPhilippe Mathieu-Daudé assert(s->data_count < s->buf_maxsz); 566d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 567d7dfca08SIgor Mitsyanko s->data_count++; 568d7dfca08SIgor Mitsyanko value >>= 8; 569bf8ec38eSPhilippe Mathieu-Daudé if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) { 5708be487d8SPhilippe Mathieu-Daudé trace_sdhci_write_dataport(s->data_count); 571d7dfca08SIgor Mitsyanko s->data_count = 0; 572d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 573d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 574d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 575d7dfca08SIgor Mitsyanko } 576d7dfca08SIgor Mitsyanko } 577d7dfca08SIgor Mitsyanko } 578d7dfca08SIgor Mitsyanko } 579d7dfca08SIgor Mitsyanko 580d7dfca08SIgor Mitsyanko /* 581d7dfca08SIgor Mitsyanko * Single DMA data transfer 582d7dfca08SIgor Mitsyanko */ 583d7dfca08SIgor Mitsyanko 584d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 585d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 586d7dfca08SIgor Mitsyanko { 587d7dfca08SIgor Mitsyanko bool page_aligned = false; 588618e0be1SPhilippe Mathieu-Daudé unsigned int begin; 589bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 590bf8ec38eSPhilippe Mathieu-Daudé uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12); 591d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 592d7dfca08SIgor Mitsyanko 5936e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 5946e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 5956e86d903SPrasad J Pandit return; 5966e86d903SPrasad J Pandit } 5976e86d903SPrasad J Pandit 598d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 599d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 600d7dfca08SIgor Mitsyanko * allow them to work properly */ 601d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 602d7dfca08SIgor Mitsyanko page_aligned = true; 603d7dfca08SIgor Mitsyanko } 604d7dfca08SIgor Mitsyanko 6058bc1f1aaSBin Meng s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE; 606d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 6078bc1f1aaSBin Meng s->prnsts |= SDHC_DOING_READ; 608d7dfca08SIgor Mitsyanko while (s->blkcnt) { 609d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 610618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 611d7dfca08SIgor Mitsyanko } 612d7dfca08SIgor Mitsyanko begin = s->data_count; 613d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 614d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 615d7dfca08SIgor Mitsyanko boundary_count = 0; 616d7dfca08SIgor Mitsyanko } else { 617d7dfca08SIgor Mitsyanko s->data_count = block_size; 618d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 619d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 620d7dfca08SIgor Mitsyanko s->blkcnt--; 621d7dfca08SIgor Mitsyanko } 622d7dfca08SIgor Mitsyanko } 623ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin], 624ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, MEMTXATTRS_UNSPECIFIED); 625d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 626d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 627d7dfca08SIgor Mitsyanko s->data_count = 0; 628d7dfca08SIgor Mitsyanko } 629d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 630d7dfca08SIgor Mitsyanko break; 631d7dfca08SIgor Mitsyanko } 632d7dfca08SIgor Mitsyanko } 633d7dfca08SIgor Mitsyanko } else { 6348bc1f1aaSBin Meng s->prnsts |= SDHC_DOING_WRITE; 635d7dfca08SIgor Mitsyanko while (s->blkcnt) { 636d7dfca08SIgor Mitsyanko begin = s->data_count; 637d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 638d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 639d7dfca08SIgor Mitsyanko boundary_count = 0; 640d7dfca08SIgor Mitsyanko } else { 641d7dfca08SIgor Mitsyanko s->data_count = block_size; 642d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 643d7dfca08SIgor Mitsyanko } 644ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin], 645ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, MEMTXATTRS_UNSPECIFIED); 646d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 647d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 64862a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 649d7dfca08SIgor Mitsyanko s->data_count = 0; 650d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 651d7dfca08SIgor Mitsyanko s->blkcnt--; 652d7dfca08SIgor Mitsyanko } 653d7dfca08SIgor Mitsyanko } 654d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 655d7dfca08SIgor Mitsyanko break; 656d7dfca08SIgor Mitsyanko } 657d7dfca08SIgor Mitsyanko } 658d7dfca08SIgor Mitsyanko } 659d7dfca08SIgor Mitsyanko 660d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 661d368ba43SKevin O'Connor sdhci_end_transfer(s); 662d7dfca08SIgor Mitsyanko } else { 663d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 664d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 665d7dfca08SIgor Mitsyanko } 666d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 667d7dfca08SIgor Mitsyanko } 668d7dfca08SIgor Mitsyanko } 669d7dfca08SIgor Mitsyanko 670d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 671d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 672d7dfca08SIgor Mitsyanko { 673bf8ec38eSPhilippe Mathieu-Daudé uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK; 674d7dfca08SIgor Mitsyanko 675d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 676618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt); 677ba06fe8aSPhilippe Mathieu-Daudé dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt, 678ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 679d7dfca08SIgor Mitsyanko } else { 680ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt, 681ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 68262a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt); 683d7dfca08SIgor Mitsyanko } 684d7dfca08SIgor Mitsyanko s->blkcnt--; 685d7dfca08SIgor Mitsyanko 686d368ba43SKevin O'Connor sdhci_end_transfer(s); 687d7dfca08SIgor Mitsyanko } 688d7dfca08SIgor Mitsyanko 689d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 690d7dfca08SIgor Mitsyanko hwaddr addr; 691d7dfca08SIgor Mitsyanko uint16_t length; 692d7dfca08SIgor Mitsyanko uint8_t attr; 693d7dfca08SIgor Mitsyanko uint8_t incr; 694d7dfca08SIgor Mitsyanko } ADMADescr; 695d7dfca08SIgor Mitsyanko 696d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 697d7dfca08SIgor Mitsyanko { 698d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 699d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 700d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 70106c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 702d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 703ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2), 704ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 705d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 706d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 707d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 708d7dfca08SIgor Mitsyanko */ 709d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 710d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 711d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 712d7dfca08SIgor Mitsyanko dscr->incr = 8; 713d7dfca08SIgor Mitsyanko break; 714d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 715ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1), 716ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 717d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 718d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 719d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 720d7dfca08SIgor Mitsyanko dscr->incr = 4; 721d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 722d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 723d7dfca08SIgor Mitsyanko } else { 7244c8f9735SPhilippe Mathieu-Daudé dscr->length = 4 * KiB; 725d7dfca08SIgor Mitsyanko } 726d7dfca08SIgor Mitsyanko break; 727d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 728ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1, 729ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 730ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2, 731ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 732d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 733ba06fe8aSPhilippe Mathieu-Daudé dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8, 734ba06fe8aSPhilippe Mathieu-Daudé MEMTXATTRS_UNSPECIFIED); 73504654b5aSSai Pavan Boddu dscr->addr = le64_to_cpu(dscr->addr); 73604654b5aSSai Pavan Boddu dscr->attr &= (uint8_t) ~0xC0; 737d7dfca08SIgor Mitsyanko dscr->incr = 12; 738d7dfca08SIgor Mitsyanko break; 739d7dfca08SIgor Mitsyanko } 740d7dfca08SIgor Mitsyanko } 741d7dfca08SIgor Mitsyanko 742d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 743d7dfca08SIgor Mitsyanko 744d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 745d7dfca08SIgor Mitsyanko { 746618e0be1SPhilippe Mathieu-Daudé unsigned int begin, length; 747bf8ec38eSPhilippe Mathieu-Daudé const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK; 748799f7f01SPhilippe Mathieu-Daudé const MemTxAttrs attrs = { .memory = true }; 7498be487d8SPhilippe Mathieu-Daudé ADMADescr dscr = {}; 75078e619cbSPhilippe Mathieu-Daudé MemTxResult res; 751d7dfca08SIgor Mitsyanko int i; 752d7dfca08SIgor Mitsyanko 7536a9e5cc6SPhilippe Mathieu-Daudé if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) { 7546a9e5cc6SPhilippe Mathieu-Daudé /* Stop Multiple Transfer */ 7556a9e5cc6SPhilippe Mathieu-Daudé sdhci_end_transfer(s); 7566a9e5cc6SPhilippe Mathieu-Daudé return; 7576a9e5cc6SPhilippe Mathieu-Daudé } 7586a9e5cc6SPhilippe Mathieu-Daudé 759d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 760d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 761d7dfca08SIgor Mitsyanko 762d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 7638be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr); 764d7dfca08SIgor Mitsyanko 765d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 766d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 767d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 768d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 769d7dfca08SIgor Mitsyanko 770d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 771d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 772d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 773d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 774d7dfca08SIgor Mitsyanko } 775d7dfca08SIgor Mitsyanko 776d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 777d7dfca08SIgor Mitsyanko return; 778d7dfca08SIgor Mitsyanko } 779d7dfca08SIgor Mitsyanko 7804c8f9735SPhilippe Mathieu-Daudé length = dscr.length ? dscr.length : 64 * KiB; 781d7dfca08SIgor Mitsyanko 782d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 783d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 784bc6f2899SBin Meng s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE; 785d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 786bc6f2899SBin Meng s->prnsts |= SDHC_DOING_READ; 787d7dfca08SIgor Mitsyanko while (length) { 788d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 789618e0be1SPhilippe Mathieu-Daudé sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size); 790d7dfca08SIgor Mitsyanko } 791d7dfca08SIgor Mitsyanko begin = s->data_count; 792d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 793d7dfca08SIgor Mitsyanko s->data_count = length + begin; 794d7dfca08SIgor Mitsyanko length = 0; 795d7dfca08SIgor Mitsyanko } else { 796d7dfca08SIgor Mitsyanko s->data_count = block_size; 797d7dfca08SIgor Mitsyanko length -= block_size - begin; 798d7dfca08SIgor Mitsyanko } 79978e619cbSPhilippe Mathieu-Daudé res = dma_memory_write(s->dma_as, dscr.addr, 800d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 801ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, 802799f7f01SPhilippe Mathieu-Daudé attrs); 80378e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 80478e619cbSPhilippe Mathieu-Daudé break; 80578e619cbSPhilippe Mathieu-Daudé } 806d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 807d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 808d7dfca08SIgor Mitsyanko s->data_count = 0; 809d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 810d7dfca08SIgor Mitsyanko s->blkcnt--; 811d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 812d7dfca08SIgor Mitsyanko break; 813d7dfca08SIgor Mitsyanko } 814d7dfca08SIgor Mitsyanko } 815d7dfca08SIgor Mitsyanko } 816d7dfca08SIgor Mitsyanko } 817d7dfca08SIgor Mitsyanko } else { 818bc6f2899SBin Meng s->prnsts |= SDHC_DOING_WRITE; 819d7dfca08SIgor Mitsyanko while (length) { 820d7dfca08SIgor Mitsyanko begin = s->data_count; 821d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 822d7dfca08SIgor Mitsyanko s->data_count = length + begin; 823d7dfca08SIgor Mitsyanko length = 0; 824d7dfca08SIgor Mitsyanko } else { 825d7dfca08SIgor Mitsyanko s->data_count = block_size; 826d7dfca08SIgor Mitsyanko length -= block_size - begin; 827d7dfca08SIgor Mitsyanko } 82878e619cbSPhilippe Mathieu-Daudé res = dma_memory_read(s->dma_as, dscr.addr, 8299db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 830ba06fe8aSPhilippe Mathieu-Daudé s->data_count - begin, 831799f7f01SPhilippe Mathieu-Daudé attrs); 83278e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 83378e619cbSPhilippe Mathieu-Daudé break; 83478e619cbSPhilippe Mathieu-Daudé } 835d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 836d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 83762a21be6SPhilippe Mathieu-Daudé sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size); 838d7dfca08SIgor Mitsyanko s->data_count = 0; 839d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 840d7dfca08SIgor Mitsyanko s->blkcnt--; 841d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 842d7dfca08SIgor Mitsyanko break; 843d7dfca08SIgor Mitsyanko } 844d7dfca08SIgor Mitsyanko } 845d7dfca08SIgor Mitsyanko } 846d7dfca08SIgor Mitsyanko } 847d7dfca08SIgor Mitsyanko } 84878e619cbSPhilippe Mathieu-Daudé if (res != MEMTX_OK) { 84978e619cbSPhilippe Mathieu-Daudé if (s->errintstsen & SDHC_EISEN_ADMAERR) { 85078e619cbSPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 85178e619cbSPhilippe Mathieu-Daudé s->errintsts |= SDHC_EIS_ADMAERR; 85278e619cbSPhilippe Mathieu-Daudé s->norintsts |= SDHC_NIS_ERR; 85378e619cbSPhilippe Mathieu-Daudé } 85478e619cbSPhilippe Mathieu-Daudé sdhci_update_irq(s); 85578e619cbSPhilippe Mathieu-Daudé } else { 856d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 85778e619cbSPhilippe Mathieu-Daudé } 858d7dfca08SIgor Mitsyanko break; 859d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 860d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 8618be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("link", s->admasysaddr); 862d7dfca08SIgor Mitsyanko break; 863d7dfca08SIgor Mitsyanko default: 864d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 865d7dfca08SIgor Mitsyanko break; 866d7dfca08SIgor Mitsyanko } 867d7dfca08SIgor Mitsyanko 8681d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 8698be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma("interrupt", s->admasysaddr); 8701d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 8711d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 8721d32c26fSPeter Crosthwaite } 8731d32c26fSPeter Crosthwaite 8749321c1f2SPhilippe Mathieu-Daudé if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) { 8759321c1f2SPhilippe Mathieu-Daudé /* IRQ delivered, reschedule current transfer */ 8769321c1f2SPhilippe Mathieu-Daudé break; 8779321c1f2SPhilippe Mathieu-Daudé } 8781d32c26fSPeter Crosthwaite } 8791d32c26fSPeter Crosthwaite 880d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 881d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 882d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 8838be487d8SPhilippe Mathieu-Daudé trace_sdhci_adma_transfer_completed(); 884d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 885d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 886d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 8878be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("SD/MMC host ADMA length mismatch"); 888d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 889d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 890d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 8918be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Set ADMA error flag"); 892d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 893d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 894d7dfca08SIgor Mitsyanko } 895d7dfca08SIgor Mitsyanko 896d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 897d7dfca08SIgor Mitsyanko } 898d368ba43SKevin O'Connor sdhci_end_transfer(s); 899d7dfca08SIgor Mitsyanko return; 900d7dfca08SIgor Mitsyanko } 901d7dfca08SIgor Mitsyanko 902d7dfca08SIgor Mitsyanko } 903d7dfca08SIgor Mitsyanko 904085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 905bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 906bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 907d7dfca08SIgor Mitsyanko } 908d7dfca08SIgor Mitsyanko 909d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 910d7dfca08SIgor Mitsyanko 911d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 912d7dfca08SIgor Mitsyanko { 913d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 914d7dfca08SIgor Mitsyanko 915d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 91606c5120bSPhilippe Mathieu-Daudé switch (SDHC_DMA_TYPE(s->hostctl1)) { 917d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 918d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 919d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 920d7dfca08SIgor Mitsyanko } else { 921d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 922d7dfca08SIgor Mitsyanko } 923d7dfca08SIgor Mitsyanko 924d7dfca08SIgor Mitsyanko break; 925d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 9260540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) { 9278be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA1 not supported"); 928d7dfca08SIgor Mitsyanko break; 929d7dfca08SIgor Mitsyanko } 930d7dfca08SIgor Mitsyanko 931d368ba43SKevin O'Connor sdhci_do_adma(s); 932d7dfca08SIgor Mitsyanko break; 933d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 9340540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) { 9358be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("ADMA2 not supported"); 936d7dfca08SIgor Mitsyanko break; 937d7dfca08SIgor Mitsyanko } 938d7dfca08SIgor Mitsyanko 939d368ba43SKevin O'Connor sdhci_do_adma(s); 940d7dfca08SIgor Mitsyanko break; 941d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 9420540fba9SPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) || 9430540fba9SPhilippe Mathieu-Daudé !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) { 9448be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("64 bit ADMA not supported"); 945d7dfca08SIgor Mitsyanko break; 946d7dfca08SIgor Mitsyanko } 947d7dfca08SIgor Mitsyanko 948d368ba43SKevin O'Connor sdhci_do_adma(s); 949d7dfca08SIgor Mitsyanko break; 950d7dfca08SIgor Mitsyanko default: 9518be487d8SPhilippe Mathieu-Daudé trace_sdhci_error("Unsupported DMA type"); 952d7dfca08SIgor Mitsyanko break; 953d7dfca08SIgor Mitsyanko } 954d7dfca08SIgor Mitsyanko } else { 95540bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 956d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 957d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 958d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 959d7dfca08SIgor Mitsyanko } else { 960d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 961d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 962d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 963d7dfca08SIgor Mitsyanko } 964d7dfca08SIgor Mitsyanko } 965d7dfca08SIgor Mitsyanko } 966d7dfca08SIgor Mitsyanko 967d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 968d7dfca08SIgor Mitsyanko { 9696890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 970d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 971d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 972d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 973d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 974d7dfca08SIgor Mitsyanko return false; 975d7dfca08SIgor Mitsyanko } 976d7dfca08SIgor Mitsyanko 977d7dfca08SIgor Mitsyanko return true; 978d7dfca08SIgor Mitsyanko } 979d7dfca08SIgor Mitsyanko 980d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 981d7dfca08SIgor Mitsyanko * continuous manner */ 982d7dfca08SIgor Mitsyanko static inline bool 983d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 984d7dfca08SIgor Mitsyanko { 985d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 986*bb8dacedSPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, 987*bb8dacedSPhilippe Mathieu-Daudé "SDHCI: Non-sequential access to Buffer Data Port" 988*bb8dacedSPhilippe Mathieu-Daudé " register is prohibited\n"); 989d7dfca08SIgor Mitsyanko return false; 990d7dfca08SIgor Mitsyanko } 991d7dfca08SIgor Mitsyanko return true; 992d7dfca08SIgor Mitsyanko } 993d7dfca08SIgor Mitsyanko 99445e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s) 99545e5dc43SPhilippe Mathieu-Daudé { 99645e5dc43SPhilippe Mathieu-Daudé timer_del(s->transfer_timer); 99745e5dc43SPhilippe Mathieu-Daudé sdhci_data_transfer(s); 99845e5dc43SPhilippe Mathieu-Daudé } 99945e5dc43SPhilippe Mathieu-Daudé 1000d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 1001d7dfca08SIgor Mitsyanko { 1002d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1003d7dfca08SIgor Mitsyanko uint32_t ret = 0; 1004d7dfca08SIgor Mitsyanko 100545e5dc43SPhilippe Mathieu-Daudé if (timer_pending(s->transfer_timer)) { 100645e5dc43SPhilippe Mathieu-Daudé sdhci_resume_pending_transfer(s); 100745e5dc43SPhilippe Mathieu-Daudé } 100845e5dc43SPhilippe Mathieu-Daudé 1009d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1010d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1011d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 1012d7dfca08SIgor Mitsyanko break; 1013d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1014d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 1015d7dfca08SIgor Mitsyanko break; 1016d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1017d7dfca08SIgor Mitsyanko ret = s->argument; 1018d7dfca08SIgor Mitsyanko break; 1019d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1020d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 1021d7dfca08SIgor Mitsyanko break; 1022d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 1023d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 1024d7dfca08SIgor Mitsyanko break; 1025d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1026d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1027d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 10288be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1029d7dfca08SIgor Mitsyanko return ret; 1030d7dfca08SIgor Mitsyanko } 1031d7dfca08SIgor Mitsyanko break; 1032d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 1033d7dfca08SIgor Mitsyanko ret = s->prnsts; 1034da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL, 1035da346922SPhilippe Mathieu-Daudé sdbus_get_dat_lines(&s->sdbus)); 1036da346922SPhilippe Mathieu-Daudé ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL, 1037da346922SPhilippe Mathieu-Daudé sdbus_get_cmd_line(&s->sdbus)); 1038d7dfca08SIgor Mitsyanko break; 1039d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 104006c5120bSPhilippe Mathieu-Daudé ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) | 1041d7dfca08SIgor Mitsyanko (s->wakcon << 24); 1042d7dfca08SIgor Mitsyanko break; 1043d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1044d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 1045d7dfca08SIgor Mitsyanko break; 1046d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1047d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 1048d7dfca08SIgor Mitsyanko break; 1049d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1050d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 1051d7dfca08SIgor Mitsyanko break; 1052d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1053d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 1054d7dfca08SIgor Mitsyanko break; 1055d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 1056ea55a221SPhilippe Mathieu-Daudé ret = s->acmd12errsts | (s->hostctl2 << 16); 1057d7dfca08SIgor Mitsyanko break; 1058cd209421SPhilippe Mathieu-Daudé case SDHC_CAPAB: 10595efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->capareg; 10605efc9016SPhilippe Mathieu-Daudé break; 10615efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 10625efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->capareg >> 32); 1063d7dfca08SIgor Mitsyanko break; 1064d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 10655efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)s->maxcurr; 10665efc9016SPhilippe Mathieu-Daudé break; 10675efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 10685efc9016SPhilippe Mathieu-Daudé ret = (uint32_t)(s->maxcurr >> 32); 1069d7dfca08SIgor Mitsyanko break; 1070d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1071d7dfca08SIgor Mitsyanko ret = s->admaerr; 1072d7dfca08SIgor Mitsyanko break; 1073d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1074d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 1075d7dfca08SIgor Mitsyanko break; 1076d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1077d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 1078d7dfca08SIgor Mitsyanko break; 1079d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 1080aceb5b06SPhilippe Mathieu-Daudé ret = (s->version << 16) | sdhci_slotint(s); 1081d7dfca08SIgor Mitsyanko break; 1082d7dfca08SIgor Mitsyanko default: 108300b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " " 108400b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset); 1085d7dfca08SIgor Mitsyanko break; 1086d7dfca08SIgor Mitsyanko } 1087d7dfca08SIgor Mitsyanko 1088d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 1089d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 10908be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("rd", size << 3, offset, "->", ret, ret); 1091d7dfca08SIgor Mitsyanko return ret; 1092d7dfca08SIgor Mitsyanko } 1093d7dfca08SIgor Mitsyanko 1094d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 1095d7dfca08SIgor Mitsyanko { 1096d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 1097d7dfca08SIgor Mitsyanko return; 1098d7dfca08SIgor Mitsyanko } 1099d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 1100d7dfca08SIgor Mitsyanko 1101d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 1102d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 1103d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 1104d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 1105d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 1106d7dfca08SIgor Mitsyanko } else { 1107d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 1108d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 1109d7dfca08SIgor Mitsyanko } 1110d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1111d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 1112d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 1113d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 1114d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 1115d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 1116d7dfca08SIgor Mitsyanko } 1117d7dfca08SIgor Mitsyanko } 1118d7dfca08SIgor Mitsyanko } 1119d7dfca08SIgor Mitsyanko 1120d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 1121d7dfca08SIgor Mitsyanko { 1122d7dfca08SIgor Mitsyanko switch (value) { 1123d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 1124d368ba43SKevin O'Connor sdhci_reset(s); 1125d7dfca08SIgor Mitsyanko break; 1126d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 1127d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 1128d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 1129d7dfca08SIgor Mitsyanko break; 1130d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 1131d7dfca08SIgor Mitsyanko s->data_count = 0; 1132d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 1133d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 1134d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1135d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1136d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1137d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1138d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1139d7dfca08SIgor Mitsyanko break; 1140d7dfca08SIgor Mitsyanko } 1141d7dfca08SIgor Mitsyanko } 1142d7dfca08SIgor Mitsyanko 1143d7dfca08SIgor Mitsyanko static void 1144d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1145d7dfca08SIgor Mitsyanko { 1146d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1147d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1148d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1149d368ba43SKevin O'Connor uint32_t value = val; 1150d7dfca08SIgor Mitsyanko value <<= shift; 1151d7dfca08SIgor Mitsyanko 115245e5dc43SPhilippe Mathieu-Daudé if (timer_pending(s->transfer_timer)) { 115345e5dc43SPhilippe Mathieu-Daudé sdhci_resume_pending_transfer(s); 115445e5dc43SPhilippe Mathieu-Daudé } 115545e5dc43SPhilippe Mathieu-Daudé 1156d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1157d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 11588be45cc9SBin Meng if (!TRANSFERRING_DATA(s->prnsts)) { 1159d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1160d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1161d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1162946df4d5SLu Gao if (!(mask & 0xFF000000) && s->blkcnt && 1163946df4d5SLu Gao (s->blksize & BLOCK_SIZE_MASK) && 11648be45cc9SBin Meng SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) { 116545ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1166d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 116745ba9f76SPrasad J Pandit } else { 116845ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 116945ba9f76SPrasad J Pandit } 1170d7dfca08SIgor Mitsyanko } 11718be45cc9SBin Meng } 1172d7dfca08SIgor Mitsyanko break; 1173d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1174d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1175cffb446eSBin Meng uint16_t blksize = s->blksize; 1176cffb446eSBin Meng 1177946df4d5SLu Gao /* 1178946df4d5SLu Gao * [14:12] SDMA Buffer Boundary 1179946df4d5SLu Gao * [11:00] Transfer Block Size 1180946df4d5SLu Gao */ 1181946df4d5SLu Gao MASKED_WRITE(s->blksize, mask, extract32(value, 0, 15)); 1182d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 11839201bb9aSAlistair Francis 11849201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 11859201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 118678ee6bd0SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " 11879227cc52SPhilippe Mathieu-Daudé "the maximum buffer 0x%x\n", __func__, s->blksize, 11889201bb9aSAlistair Francis s->buf_maxsz); 11899201bb9aSAlistair Francis 11909201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 11919201bb9aSAlistair Francis } 1192cffb446eSBin Meng 1193cffb446eSBin Meng /* 1194cffb446eSBin Meng * If the block size is programmed to a different value from 1195cffb446eSBin Meng * the previous one, reset the data pointer of s->fifo_buffer[] 1196cffb446eSBin Meng * so that s->fifo_buffer[] can be filled in using the new block 1197cffb446eSBin Meng * size in the next transfer. 1198cffb446eSBin Meng */ 1199cffb446eSBin Meng if (blksize != s->blksize) { 1200cffb446eSBin Meng s->data_count = 0; 1201cffb446eSBin Meng } 12025cd7aa34SBin Meng } 12039201bb9aSAlistair Francis 1204d7dfca08SIgor Mitsyanko break; 1205d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1206d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1207d7dfca08SIgor Mitsyanko break; 1208d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1209d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1210d7dfca08SIgor Mitsyanko * capabilities register */ 12116ff37c3dSPhilippe Mathieu-Daudé if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) { 1212d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1213d7dfca08SIgor Mitsyanko } 12149e4b27caSPhilippe Mathieu-Daudé 12159e4b27caSPhilippe Mathieu-Daudé /* TRNMOD writes are inhibited while Command Inhibit (DAT) is true */ 12169e4b27caSPhilippe Mathieu-Daudé if (s->prnsts & SDHC_DATA_INHIBIT) { 12179e4b27caSPhilippe Mathieu-Daudé mask |= 0xffff; 12189e4b27caSPhilippe Mathieu-Daudé } 12199e4b27caSPhilippe Mathieu-Daudé 122024bddf9dSPhilippe Mathieu-Daudé MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK); 1221d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1222d7dfca08SIgor Mitsyanko 1223d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1224d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1225d7dfca08SIgor Mitsyanko break; 1226d7dfca08SIgor Mitsyanko } 1227d7dfca08SIgor Mitsyanko 1228d368ba43SKevin O'Connor sdhci_send_command(s); 1229d7dfca08SIgor Mitsyanko break; 1230d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1231d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1232d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1233d7dfca08SIgor Mitsyanko } 1234d7dfca08SIgor Mitsyanko break; 1235d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1236d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1237d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1238d7dfca08SIgor Mitsyanko } 123906c5120bSPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl1, mask, value); 1240d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1241d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1242d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1243d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1244d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1245d7dfca08SIgor Mitsyanko } 1246d7dfca08SIgor Mitsyanko break; 1247d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1248d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1249d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1250d7dfca08SIgor Mitsyanko } 1251d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1252d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1253d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1254d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1255d7dfca08SIgor Mitsyanko } else { 1256d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1257d7dfca08SIgor Mitsyanko } 1258d7dfca08SIgor Mitsyanko break; 1259d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1260d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1261d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1262d7dfca08SIgor Mitsyanko } 1263d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1264d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1265d7dfca08SIgor Mitsyanko if (s->errintsts) { 1266d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1267d7dfca08SIgor Mitsyanko } else { 1268d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1269d7dfca08SIgor Mitsyanko } 1270d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1271d7dfca08SIgor Mitsyanko break; 1272d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1273d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1274d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1275d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1276d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1277d7dfca08SIgor Mitsyanko if (s->errintsts) { 1278d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1279d7dfca08SIgor Mitsyanko } else { 1280d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1281d7dfca08SIgor Mitsyanko } 12820a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 12830a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 12840a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 12850a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 12860a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 12870a7ac9f9SAndrew Baumann s->pending_insert_state = false; 12880a7ac9f9SAndrew Baumann } 1289d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1290d7dfca08SIgor Mitsyanko break; 1291d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1292d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1293d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1294d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1295d7dfca08SIgor Mitsyanko break; 1296d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1297d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1298d7dfca08SIgor Mitsyanko break; 1299d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1300d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1301d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1302d7dfca08SIgor Mitsyanko break; 1303d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1304d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1305d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1306d7dfca08SIgor Mitsyanko break; 1307d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1308d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1309d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1310d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1311d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1312d7dfca08SIgor Mitsyanko } 1313d7dfca08SIgor Mitsyanko if (s->errintsts) { 1314d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1315d7dfca08SIgor Mitsyanko } 1316d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1317d7dfca08SIgor Mitsyanko break; 13185d2c0464SAndrey Smirnov case SDHC_ACMD12ERRSTS: 13190034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX); 13200034ebe6SPhilippe Mathieu-Daudé if (s->uhs_mode >= UHS_I) { 13210034ebe6SPhilippe Mathieu-Daudé MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16); 13220034ebe6SPhilippe Mathieu-Daudé 13230034ebe6SPhilippe Mathieu-Daudé if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) { 13240034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V); 13250034ebe6SPhilippe Mathieu-Daudé } else { 13260034ebe6SPhilippe Mathieu-Daudé sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V); 13270034ebe6SPhilippe Mathieu-Daudé } 13280034ebe6SPhilippe Mathieu-Daudé } 13295d2c0464SAndrey Smirnov break; 13305efc9016SPhilippe Mathieu-Daudé 13315efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB: 13325efc9016SPhilippe Mathieu-Daudé case SDHC_CAPAB + 4: 13335efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR: 13345efc9016SPhilippe Mathieu-Daudé case SDHC_MAXCURR + 4: 13355efc9016SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx 13365efc9016SPhilippe Mathieu-Daudé " <- 0x%08x read-only\n", size, offset, value >> shift); 13375efc9016SPhilippe Mathieu-Daudé break; 13385efc9016SPhilippe Mathieu-Daudé 1339d7dfca08SIgor Mitsyanko default: 134000b004b3SPhilippe Mathieu-Daudé qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x " 134100b004b3SPhilippe Mathieu-Daudé "not implemented\n", size, offset, value >> shift); 1342d7dfca08SIgor Mitsyanko break; 1343d7dfca08SIgor Mitsyanko } 13448be487d8SPhilippe Mathieu-Daudé trace_sdhci_access("wr", size << 3, offset, "<-", 13458be487d8SPhilippe Mathieu-Daudé value >> shift, value >> shift); 1346d7dfca08SIgor Mitsyanko } 1347d7dfca08SIgor Mitsyanko 1348c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_le_ops = { 1349d368ba43SKevin O'Connor .read = sdhci_read, 1350d368ba43SKevin O'Connor .write = sdhci_write, 1351d7dfca08SIgor Mitsyanko .valid = { 1352d7dfca08SIgor Mitsyanko .min_access_size = 1, 1353d7dfca08SIgor Mitsyanko .max_access_size = 4, 1354d7dfca08SIgor Mitsyanko .unaligned = false 1355d7dfca08SIgor Mitsyanko }, 1356d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1357d7dfca08SIgor Mitsyanko }; 1358d7dfca08SIgor Mitsyanko 1359c0a55a0cSPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_mmio_be_ops = { 1360c0a55a0cSPhilippe Mathieu-Daudé .read = sdhci_read, 1361c0a55a0cSPhilippe Mathieu-Daudé .write = sdhci_write, 1362c0a55a0cSPhilippe Mathieu-Daudé .impl = { 1363c0a55a0cSPhilippe Mathieu-Daudé .min_access_size = 4, 1364c0a55a0cSPhilippe Mathieu-Daudé .max_access_size = 4, 1365c0a55a0cSPhilippe Mathieu-Daudé }, 1366c0a55a0cSPhilippe Mathieu-Daudé .valid = { 1367c0a55a0cSPhilippe Mathieu-Daudé .min_access_size = 1, 1368c0a55a0cSPhilippe Mathieu-Daudé .max_access_size = 4, 1369c0a55a0cSPhilippe Mathieu-Daudé .unaligned = false 1370c0a55a0cSPhilippe Mathieu-Daudé }, 1371c0a55a0cSPhilippe Mathieu-Daudé .endianness = DEVICE_BIG_ENDIAN, 1372c0a55a0cSPhilippe Mathieu-Daudé }; 1373c0a55a0cSPhilippe Mathieu-Daudé 1374aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp) 1375aceb5b06SPhilippe Mathieu-Daudé { 1376de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 13776ff37c3dSPhilippe Mathieu-Daudé 13784d67852dSPhilippe Mathieu-Daudé switch (s->sd_spec_version) { 13794d67852dSPhilippe Mathieu-Daudé case 2 ... 3: 13804d67852dSPhilippe Mathieu-Daudé break; 13814d67852dSPhilippe Mathieu-Daudé default: 13824d67852dSPhilippe Mathieu-Daudé error_setg(errp, "Only Spec v2/v3 are supported"); 1383aceb5b06SPhilippe Mathieu-Daudé return; 1384aceb5b06SPhilippe Mathieu-Daudé } 1385aceb5b06SPhilippe Mathieu-Daudé s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1); 13866ff37c3dSPhilippe Mathieu-Daudé 1387de1b3800SVladimir Sementsov-Ogievskiy sdhci_check_capareg(s, errp); 1388de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 13896ff37c3dSPhilippe Mathieu-Daudé return; 13906ff37c3dSPhilippe Mathieu-Daudé } 1391aceb5b06SPhilippe Mathieu-Daudé } 1392aceb5b06SPhilippe Mathieu-Daudé 1393b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1394b635d98cSPhilippe Mathieu-Daudé 1395ce864603SThomas Huth void sdhci_initfn(SDHCIState *s) 1396d7dfca08SIgor Mitsyanko { 1397d637e1dcSPeter Maydell qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1398d7dfca08SIgor Mitsyanko 1399bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1400d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 14013b830790SBernhard Beschow 14023b830790SBernhard Beschow s->io_ops = &sdhci_mmio_le_ops; 1403d7dfca08SIgor Mitsyanko } 1404d7dfca08SIgor Mitsyanko 1405ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s) 1406d7dfca08SIgor Mitsyanko { 1407bc72ad67SAlex Bligh timer_free(s->insert_timer); 1408bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1409d7dfca08SIgor Mitsyanko 1410d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1411d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1412d7dfca08SIgor Mitsyanko } 1413d7dfca08SIgor Mitsyanko 1414ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp) 141525367498SPhilippe Mathieu-Daudé { 1416de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 1417aceb5b06SPhilippe Mathieu-Daudé 1418c0a55a0cSPhilippe Mathieu-Daudé switch (s->endianness) { 1419c0a55a0cSPhilippe Mathieu-Daudé case DEVICE_LITTLE_ENDIAN: 14203b830790SBernhard Beschow /* s->io_ops is little endian by default */ 1421c0a55a0cSPhilippe Mathieu-Daudé break; 1422c0a55a0cSPhilippe Mathieu-Daudé case DEVICE_BIG_ENDIAN: 14233b830790SBernhard Beschow if (s->io_ops != &sdhci_mmio_le_ops) { 14243b830790SBernhard Beschow error_setg(errp, "SD controller doesn't support big endianness"); 14253b830790SBernhard Beschow return; 14263b830790SBernhard Beschow } 1427c0a55a0cSPhilippe Mathieu-Daudé s->io_ops = &sdhci_mmio_be_ops; 1428c0a55a0cSPhilippe Mathieu-Daudé break; 1429c0a55a0cSPhilippe Mathieu-Daudé default: 1430c0a55a0cSPhilippe Mathieu-Daudé error_setg(errp, "Incorrect endianness"); 1431c0a55a0cSPhilippe Mathieu-Daudé return; 1432c0a55a0cSPhilippe Mathieu-Daudé } 1433c0a55a0cSPhilippe Mathieu-Daudé 1434de1b3800SVladimir Sementsov-Ogievskiy sdhci_init_readonly_registers(s, errp); 1435de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 1436aceb5b06SPhilippe Mathieu-Daudé return; 1437aceb5b06SPhilippe Mathieu-Daudé } 1438c0a55a0cSPhilippe Mathieu-Daudé 143925367498SPhilippe Mathieu-Daudé s->buf_maxsz = sdhci_get_fifolen(s); 144025367498SPhilippe Mathieu-Daudé s->fifo_buffer = g_malloc0(s->buf_maxsz); 144125367498SPhilippe Mathieu-Daudé 1442c0983085SPeter Maydell memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci", 144325367498SPhilippe Mathieu-Daudé SDHC_REGISTERS_MAP_SIZE); 144425367498SPhilippe Mathieu-Daudé } 144525367498SPhilippe Mathieu-Daudé 1446b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s) 14478b7455c7SPhilippe Mathieu-Daudé { 14488b7455c7SPhilippe Mathieu-Daudé /* This function is expected to be called only once for each class: 14498b7455c7SPhilippe Mathieu-Daudé * - SysBus: via DeviceClass->unrealize(), 14508b7455c7SPhilippe Mathieu-Daudé * - PCI: via PCIDeviceClass->exit(). 14518b7455c7SPhilippe Mathieu-Daudé * However to avoid double-free and/or use-after-free we still nullify 14528b7455c7SPhilippe Mathieu-Daudé * this variable (better safe than sorry!). */ 14538b7455c7SPhilippe Mathieu-Daudé g_free(s->fifo_buffer); 14548b7455c7SPhilippe Mathieu-Daudé s->fifo_buffer = NULL; 14558b7455c7SPhilippe Mathieu-Daudé } 14568b7455c7SPhilippe Mathieu-Daudé 14570a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 14580a7ac9f9SAndrew Baumann { 14590a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 14600a7ac9f9SAndrew Baumann 14610a7ac9f9SAndrew Baumann return s->pending_insert_state; 14620a7ac9f9SAndrew Baumann } 14630a7ac9f9SAndrew Baumann 14640a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 14650a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 14660a7ac9f9SAndrew Baumann .version_id = 1, 14670a7ac9f9SAndrew Baumann .minimum_version_id = 1, 14680a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 1469307119baSRichard Henderson .fields = (const VMStateField[]) { 14700a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 14710a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 14720a7ac9f9SAndrew Baumann }, 14730a7ac9f9SAndrew Baumann }; 14740a7ac9f9SAndrew Baumann 1475d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1476d7dfca08SIgor Mitsyanko .name = "sdhci", 1477d7dfca08SIgor Mitsyanko .version_id = 1, 1478d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1479307119baSRichard Henderson .fields = (const VMStateField[]) { 1480d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1481d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1482d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1483d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1484d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1485d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1486d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1487d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 148806c5120bSPhilippe Mathieu-Daudé VMSTATE_UINT8(hostctl1, SDHCIState), 1489d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1490d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1491d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1492d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1493d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1494d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1495d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1496d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1497d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1498d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1499d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1500d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1501d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1502d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1503d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1504d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 150559046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1506e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1507e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1508d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 15090a7ac9f9SAndrew Baumann }, 1510307119baSRichard Henderson .subsections = (const VMStateDescription * const []) { 15110a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 15120a7ac9f9SAndrew Baumann NULL 15130a7ac9f9SAndrew Baumann }, 1514d7dfca08SIgor Mitsyanko }; 1515d7dfca08SIgor Mitsyanko 1516ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data) 15171c92c505SPhilippe Mathieu-Daudé { 15181c92c505SPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 15191c92c505SPhilippe Mathieu-Daudé 15201c92c505SPhilippe Mathieu-Daudé set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 15211c92c505SPhilippe Mathieu-Daudé dc->vmsd = &sdhci_vmstate; 15221c92c505SPhilippe Mathieu-Daudé dc->reset = sdhci_poweron_reset; 15231c92c505SPhilippe Mathieu-Daudé } 15241c92c505SPhilippe Mathieu-Daudé 1525b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1526b635d98cSPhilippe Mathieu-Daudé 15275ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1528b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 15290a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 15300a7ac9f9SAndrew Baumann false), 153160765b6cSPhilippe Mathieu-Daudé DEFINE_PROP_LINK("dma", SDHCIState, 153260765b6cSPhilippe Mathieu-Daudé dma_mr, TYPE_MEMORY_REGION, MemoryRegion *), 15335ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 15345ec911c3SKevin O'Connor }; 15355ec911c3SKevin O'Connor 15367302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1537d7dfca08SIgor Mitsyanko { 15387302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 15395ec911c3SKevin O'Connor 154040bbc194SPeter Maydell sdhci_initfn(s); 15417302dcd6SKevin O'Connor } 15427302dcd6SKevin O'Connor 15437302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 15447302dcd6SKevin O'Connor { 15457302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 154660765b6cSPhilippe Mathieu-Daudé 154760765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 154860765b6cSPhilippe Mathieu-Daudé object_unparent(OBJECT(s->dma_mr)); 154960765b6cSPhilippe Mathieu-Daudé } 155060765b6cSPhilippe Mathieu-Daudé 15517302dcd6SKevin O'Connor sdhci_uninitfn(s); 15527302dcd6SKevin O'Connor } 15537302dcd6SKevin O'Connor 15547302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp) 15557302dcd6SKevin O'Connor { 1556de1b3800SVladimir Sementsov-Ogievskiy ERRP_GUARD(); 15577302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1558d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1559d7dfca08SIgor Mitsyanko 1560de1b3800SVladimir Sementsov-Ogievskiy sdhci_common_realize(s, errp); 1561de1b3800SVladimir Sementsov-Ogievskiy if (*errp) { 156225367498SPhilippe Mathieu-Daudé return; 156325367498SPhilippe Mathieu-Daudé } 156425367498SPhilippe Mathieu-Daudé 156560765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 156602e57e1cSPhilippe Mathieu-Daudé s->dma_as = &s->sysbus_dma_as; 156760765b6cSPhilippe Mathieu-Daudé address_space_init(s->dma_as, s->dma_mr, "sdhci-dma"); 156860765b6cSPhilippe Mathieu-Daudé } else { 156960765b6cSPhilippe Mathieu-Daudé /* use system_memory() if property "dma" not set */ 1570dd55c485SPhilippe Mathieu-Daudé s->dma_as = &address_space_memory; 157160765b6cSPhilippe Mathieu-Daudé } 1572dd55c485SPhilippe Mathieu-Daudé 1573d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 1574fd1e5c81SAndrey Smirnov 1575d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1576d7dfca08SIgor Mitsyanko } 1577d7dfca08SIgor Mitsyanko 1578b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev) 15798b7455c7SPhilippe Mathieu-Daudé { 15808b7455c7SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(dev); 15818b7455c7SPhilippe Mathieu-Daudé 1582b69c3c21SMarkus Armbruster sdhci_common_unrealize(s); 158360765b6cSPhilippe Mathieu-Daudé 158460765b6cSPhilippe Mathieu-Daudé if (s->dma_mr) { 158560765b6cSPhilippe Mathieu-Daudé address_space_destroy(s->dma_as); 158660765b6cSPhilippe Mathieu-Daudé } 15878b7455c7SPhilippe Mathieu-Daudé } 15888b7455c7SPhilippe Mathieu-Daudé 15897302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1590d7dfca08SIgor Mitsyanko { 1591d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1592d7dfca08SIgor Mitsyanko 15934f67d30bSMarc-André Lureau device_class_set_props(dc, sdhci_sysbus_properties); 15947302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 15958b7455c7SPhilippe Mathieu-Daudé dc->unrealize = sdhci_sysbus_unrealize; 15961c92c505SPhilippe Mathieu-Daudé 15971c92c505SPhilippe Mathieu-Daudé sdhci_common_class_init(klass, data); 1598d7dfca08SIgor Mitsyanko } 1599d7dfca08SIgor Mitsyanko 16007302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 16017302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1602d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1603d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 16047302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 16057302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 16067302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1607d7dfca08SIgor Mitsyanko }; 1608d7dfca08SIgor Mitsyanko 1609b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1610b635d98cSPhilippe Mathieu-Daudé 161140bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 161240bbc194SPeter Maydell { 161340bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 161440bbc194SPeter Maydell 161540bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 161640bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 161740bbc194SPeter Maydell } 161840bbc194SPeter Maydell 161940bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 162040bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 162140bbc194SPeter Maydell .parent = TYPE_SD_BUS, 162240bbc194SPeter Maydell .instance_size = sizeof(SDBus), 162340bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 162440bbc194SPeter Maydell }; 162540bbc194SPeter Maydell 1626efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */ 1627efadc818SPhilippe Mathieu-Daudé 16281e76667fSBernhard Beschow #define USDHC_MIX_CTRL 0x48 1629c038e574SBernhard Beschow 16301e76667fSBernhard Beschow #define USDHC_VENDOR_SPEC 0xc0 16311e76667fSBernhard Beschow #define USDHC_IMX_FRC_SDCLK_ON (1 << 8) 1632c038e574SBernhard Beschow 16331e76667fSBernhard Beschow #define USDHC_DLL_CTRL 0x60 1634c038e574SBernhard Beschow 16351e76667fSBernhard Beschow #define USDHC_TUNING_CTRL 0xcc 16361e76667fSBernhard Beschow #define USDHC_TUNE_CTRL_STATUS 0x68 16371e76667fSBernhard Beschow #define USDHC_WTMK_LVL 0x44 1638c038e574SBernhard Beschow 1639c038e574SBernhard Beschow /* Undocumented register used by guests working around erratum ERR004536 */ 16401e76667fSBernhard Beschow #define USDHC_UNDOCUMENTED_REG27 0x6c 1641c038e574SBernhard Beschow 16421e76667fSBernhard Beschow #define USDHC_CTRL_4BITBUS (0x1 << 1) 16431e76667fSBernhard Beschow #define USDHC_CTRL_8BITBUS (0x2 << 1) 1644c038e574SBernhard Beschow 16451e76667fSBernhard Beschow #define USDHC_PRNSTS_SDSTB (1 << 3) 1646c038e574SBernhard Beschow 1647fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size) 1648fd1e5c81SAndrey Smirnov { 1649fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 1650fd1e5c81SAndrey Smirnov uint32_t ret; 165106c5120bSPhilippe Mathieu-Daudé uint16_t hostctl1; 1652fd1e5c81SAndrey Smirnov 1653fd1e5c81SAndrey Smirnov switch (offset) { 1654fd1e5c81SAndrey Smirnov default: 1655fd1e5c81SAndrey Smirnov return sdhci_read(opaque, offset, size); 1656fd1e5c81SAndrey Smirnov 1657fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1658fd1e5c81SAndrey Smirnov /* 1659fd1e5c81SAndrey Smirnov * For a detailed explanation on the following bit 1660fd1e5c81SAndrey Smirnov * manipulation code see comments in a similar part of 1661fd1e5c81SAndrey Smirnov * usdhc_write() 1662fd1e5c81SAndrey Smirnov */ 166306c5120bSPhilippe Mathieu-Daudé hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3); 1664fd1e5c81SAndrey Smirnov 166506c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_8BITBUS) { 16661e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_8BITBUS; 1667fd1e5c81SAndrey Smirnov } 1668fd1e5c81SAndrey Smirnov 166906c5120bSPhilippe Mathieu-Daudé if (s->hostctl1 & SDHC_CTRL_4BITBUS) { 16701e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_4BITBUS; 1671fd1e5c81SAndrey Smirnov } 1672fd1e5c81SAndrey Smirnov 167306c5120bSPhilippe Mathieu-Daudé ret = hostctl1; 1674fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->blkgap << 16; 1675fd1e5c81SAndrey Smirnov ret |= (uint32_t)s->wakcon << 24; 1676fd1e5c81SAndrey Smirnov 1677fd1e5c81SAndrey Smirnov break; 1678fd1e5c81SAndrey Smirnov 16796bfd06daSHans-Erik Floryd case SDHC_PRNSTS: 16806bfd06daSHans-Erik Floryd /* Add SDSTB (SD Clock Stable) bit to PRNSTS */ 16811e76667fSBernhard Beschow ret = sdhci_read(opaque, offset, size) & ~USDHC_PRNSTS_SDSTB; 16826bfd06daSHans-Erik Floryd if (s->clkcon & SDHC_CLOCK_INT_STABLE) { 16831e76667fSBernhard Beschow ret |= USDHC_PRNSTS_SDSTB; 16846bfd06daSHans-Erik Floryd } 16856bfd06daSHans-Erik Floryd break; 16866bfd06daSHans-Erik Floryd 16871e76667fSBernhard Beschow case USDHC_VENDOR_SPEC: 16883b2d8176SGuenter Roeck ret = s->vendor_spec; 16893b2d8176SGuenter Roeck break; 16901e76667fSBernhard Beschow case USDHC_DLL_CTRL: 16911e76667fSBernhard Beschow case USDHC_TUNE_CTRL_STATUS: 16921e76667fSBernhard Beschow case USDHC_UNDOCUMENTED_REG27: 16931e76667fSBernhard Beschow case USDHC_TUNING_CTRL: 16941e76667fSBernhard Beschow case USDHC_MIX_CTRL: 16951e76667fSBernhard Beschow case USDHC_WTMK_LVL: 1696fd1e5c81SAndrey Smirnov ret = 0; 1697fd1e5c81SAndrey Smirnov break; 1698fd1e5c81SAndrey Smirnov } 1699fd1e5c81SAndrey Smirnov 1700fd1e5c81SAndrey Smirnov return ret; 1701fd1e5c81SAndrey Smirnov } 1702fd1e5c81SAndrey Smirnov 1703fd1e5c81SAndrey Smirnov static void 1704fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1705fd1e5c81SAndrey Smirnov { 1706fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(opaque); 170706c5120bSPhilippe Mathieu-Daudé uint8_t hostctl1; 1708fd1e5c81SAndrey Smirnov uint32_t value = (uint32_t)val; 1709fd1e5c81SAndrey Smirnov 1710fd1e5c81SAndrey Smirnov switch (offset) { 17111e76667fSBernhard Beschow case USDHC_DLL_CTRL: 17121e76667fSBernhard Beschow case USDHC_TUNE_CTRL_STATUS: 17131e76667fSBernhard Beschow case USDHC_UNDOCUMENTED_REG27: 17141e76667fSBernhard Beschow case USDHC_TUNING_CTRL: 17151e76667fSBernhard Beschow case USDHC_WTMK_LVL: 17163b2d8176SGuenter Roeck break; 17173b2d8176SGuenter Roeck 17181e76667fSBernhard Beschow case USDHC_VENDOR_SPEC: 17193b2d8176SGuenter Roeck s->vendor_spec = value; 17203b2d8176SGuenter Roeck switch (s->vendor) { 17213b2d8176SGuenter Roeck case SDHCI_VENDOR_IMX: 17221e76667fSBernhard Beschow if (value & USDHC_IMX_FRC_SDCLK_ON) { 17233b2d8176SGuenter Roeck s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF; 17243b2d8176SGuenter Roeck } else { 17253b2d8176SGuenter Roeck s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF; 17263b2d8176SGuenter Roeck } 17273b2d8176SGuenter Roeck break; 17283b2d8176SGuenter Roeck default: 17293b2d8176SGuenter Roeck break; 17303b2d8176SGuenter Roeck } 1731fd1e5c81SAndrey Smirnov break; 1732fd1e5c81SAndrey Smirnov 1733fd1e5c81SAndrey Smirnov case SDHC_HOSTCTL: 1734fd1e5c81SAndrey Smirnov /* 1735fd1e5c81SAndrey Smirnov * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL) 1736fd1e5c81SAndrey Smirnov * 1737fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1738fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1739fd1e5c81SAndrey Smirnov * | Card | Card | Endian | DATA3 | Data | Led | 1740fd1e5c81SAndrey Smirnov * | Detect | Detect | Mode | as Card | Transfer | Control | 1741fd1e5c81SAndrey Smirnov * | Signal | Test | | Detection | Width | | 1742fd1e5c81SAndrey Smirnov * | Selection | Level | | Pin | | | 1743fd1e5c81SAndrey Smirnov * |-----------+--------+--------+-----------+----------+---------| 1744fd1e5c81SAndrey Smirnov * 1745fd1e5c81SAndrey Smirnov * and 0x29 1746fd1e5c81SAndrey Smirnov * 1747fd1e5c81SAndrey Smirnov * 15 10 9 8 1748fd1e5c81SAndrey Smirnov * |----------+------| 1749fd1e5c81SAndrey Smirnov * | Reserved | DMA | 1750fd1e5c81SAndrey Smirnov * | | Sel. | 1751fd1e5c81SAndrey Smirnov * | | | 1752fd1e5c81SAndrey Smirnov * |----------+------| 1753fd1e5c81SAndrey Smirnov * 1754fd1e5c81SAndrey Smirnov * and here's what SDCHI spec expects those offsets to be: 1755fd1e5c81SAndrey Smirnov * 1756fd1e5c81SAndrey Smirnov * 0x28 (Host Control Register) 1757fd1e5c81SAndrey Smirnov * 1758fd1e5c81SAndrey Smirnov * 7 6 5 4 3 2 1 0 1759fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1760fd1e5c81SAndrey Smirnov * | Card | Card | Extended | DMA | High | Data | LED | 1761fd1e5c81SAndrey Smirnov * | Detect | Detect | Data | Sel. | Speed | Transfer | Control | 1762fd1e5c81SAndrey Smirnov * | Signal | Test | Transfer | | Enable | Width | | 1763fd1e5c81SAndrey Smirnov * | Sel. | Level | Width | | | | | 1764fd1e5c81SAndrey Smirnov * |--------+--------+----------+------+--------+----------+---------| 1765fd1e5c81SAndrey Smirnov * 1766fd1e5c81SAndrey Smirnov * and 0x29 (Power Control Register) 1767fd1e5c81SAndrey Smirnov * 1768fd1e5c81SAndrey Smirnov * |----------------------------------| 1769fd1e5c81SAndrey Smirnov * | Power Control Register | 1770fd1e5c81SAndrey Smirnov * | | 1771fd1e5c81SAndrey Smirnov * | Description omitted, | 1772fd1e5c81SAndrey Smirnov * | since it has no analog in ESDHCI | 1773fd1e5c81SAndrey Smirnov * | | 1774fd1e5c81SAndrey Smirnov * |----------------------------------| 1775fd1e5c81SAndrey Smirnov * 1776fd1e5c81SAndrey Smirnov * Since offsets 0x2A and 0x2B should be compatible between 1777fd1e5c81SAndrey Smirnov * both IP specs we only need to reconcile least 16-bit of the 1778fd1e5c81SAndrey Smirnov * word we've been given. 1779fd1e5c81SAndrey Smirnov */ 1780fd1e5c81SAndrey Smirnov 1781fd1e5c81SAndrey Smirnov /* 1782fd1e5c81SAndrey Smirnov * First, save bits 7 6 and 0 since they are identical 1783fd1e5c81SAndrey Smirnov */ 178406c5120bSPhilippe Mathieu-Daudé hostctl1 = value & (SDHC_CTRL_LED | 1785fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_INS | 1786fd1e5c81SAndrey Smirnov SDHC_CTRL_CDTEST_EN); 1787fd1e5c81SAndrey Smirnov /* 1788fd1e5c81SAndrey Smirnov * Second, split "Data Transfer Width" from bits 2 and 1 in to 1789fd1e5c81SAndrey Smirnov * bits 5 and 1 1790fd1e5c81SAndrey Smirnov */ 17911e76667fSBernhard Beschow if (value & USDHC_CTRL_8BITBUS) { 179206c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_CTRL_8BITBUS; 1793fd1e5c81SAndrey Smirnov } 1794fd1e5c81SAndrey Smirnov 17951e76667fSBernhard Beschow if (value & USDHC_CTRL_4BITBUS) { 17961e76667fSBernhard Beschow hostctl1 |= USDHC_CTRL_4BITBUS; 1797fd1e5c81SAndrey Smirnov } 1798fd1e5c81SAndrey Smirnov 1799fd1e5c81SAndrey Smirnov /* 1800fd1e5c81SAndrey Smirnov * Third, move DMA select from bits 9 and 8 to bits 4 and 3 1801fd1e5c81SAndrey Smirnov */ 180206c5120bSPhilippe Mathieu-Daudé hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3)); 1803fd1e5c81SAndrey Smirnov 1804fd1e5c81SAndrey Smirnov /* 1805fd1e5c81SAndrey Smirnov * Now place the corrected value into low 16-bit of the value 1806fd1e5c81SAndrey Smirnov * we are going to give standard SDHCI write function 1807fd1e5c81SAndrey Smirnov * 1808fd1e5c81SAndrey Smirnov * NOTE: This transformation should be the inverse of what can 1809fd1e5c81SAndrey Smirnov * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux 1810fd1e5c81SAndrey Smirnov * kernel 1811fd1e5c81SAndrey Smirnov */ 1812fd1e5c81SAndrey Smirnov value &= ~UINT16_MAX; 181306c5120bSPhilippe Mathieu-Daudé value |= hostctl1; 1814fd1e5c81SAndrey Smirnov value |= (uint16_t)s->pwrcon << 8; 1815fd1e5c81SAndrey Smirnov 1816fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, value, size); 1817fd1e5c81SAndrey Smirnov break; 1818fd1e5c81SAndrey Smirnov 18191e76667fSBernhard Beschow case USDHC_MIX_CTRL: 1820fd1e5c81SAndrey Smirnov /* 1821fd1e5c81SAndrey Smirnov * So, when SD/MMC stack in Linux tries to write to "Transfer 1822fd1e5c81SAndrey Smirnov * Mode Register", ESDHC i.MX quirk code will translate it 1823fd1e5c81SAndrey Smirnov * into a write to ESDHC_MIX_CTRL, so we do the opposite in 1824fd1e5c81SAndrey Smirnov * order to get where we started 1825fd1e5c81SAndrey Smirnov * 1826fd1e5c81SAndrey Smirnov * Note that Auto CMD23 Enable bit is located in a wrong place 1827fd1e5c81SAndrey Smirnov * on i.MX, but since it is not used by QEMU we do not care. 1828fd1e5c81SAndrey Smirnov * 1829fd1e5c81SAndrey Smirnov * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...) 1830b8d09982SMichael Tokarev * here because it will result in a call to 1831fd1e5c81SAndrey Smirnov * sdhci_send_command(s) which we don't want. 1832fd1e5c81SAndrey Smirnov * 1833fd1e5c81SAndrey Smirnov */ 1834fd1e5c81SAndrey Smirnov s->trnmod = value & UINT16_MAX; 1835fd1e5c81SAndrey Smirnov break; 1836fd1e5c81SAndrey Smirnov case SDHC_TRNMOD: 1837fd1e5c81SAndrey Smirnov /* 1838fd1e5c81SAndrey Smirnov * Similar to above, but this time a write to "Command 1839fd1e5c81SAndrey Smirnov * Register" will be translated into a 4-byte write to 1840fd1e5c81SAndrey Smirnov * "Transfer Mode register" where lower 16-bit of value would 1841fd1e5c81SAndrey Smirnov * be set to zero. So what we do is fill those bits with 1842fd1e5c81SAndrey Smirnov * cached value from s->trnmod and let the SDHCI 1843fd1e5c81SAndrey Smirnov * infrastructure handle the rest 1844fd1e5c81SAndrey Smirnov */ 1845fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val | s->trnmod, size); 1846fd1e5c81SAndrey Smirnov break; 1847fd1e5c81SAndrey Smirnov case SDHC_BLKSIZE: 1848fd1e5c81SAndrey Smirnov /* 1849fd1e5c81SAndrey Smirnov * ESDHCI does not implement "Host SDMA Buffer Boundary", and 1850fd1e5c81SAndrey Smirnov * Linux driver will try to zero this field out which will 1851fd1e5c81SAndrey Smirnov * break the rest of SDHCI emulation. 1852fd1e5c81SAndrey Smirnov * 1853fd1e5c81SAndrey Smirnov * Linux defaults to maximum possible setting (512K boundary) 1854fd1e5c81SAndrey Smirnov * and it seems to be the only option that i.MX IP implements, 1855fd1e5c81SAndrey Smirnov * so we artificially set it to that value. 1856fd1e5c81SAndrey Smirnov */ 1857fd1e5c81SAndrey Smirnov val |= 0x7 << 12; 1858fd1e5c81SAndrey Smirnov /* FALLTHROUGH */ 1859fd1e5c81SAndrey Smirnov default: 1860fd1e5c81SAndrey Smirnov sdhci_write(opaque, offset, val, size); 1861fd1e5c81SAndrey Smirnov break; 1862fd1e5c81SAndrey Smirnov } 1863fd1e5c81SAndrey Smirnov } 1864fd1e5c81SAndrey Smirnov 1865fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = { 1866fd1e5c81SAndrey Smirnov .read = usdhc_read, 1867fd1e5c81SAndrey Smirnov .write = usdhc_write, 1868fd1e5c81SAndrey Smirnov .valid = { 1869fd1e5c81SAndrey Smirnov .min_access_size = 1, 1870fd1e5c81SAndrey Smirnov .max_access_size = 4, 1871fd1e5c81SAndrey Smirnov .unaligned = false 1872fd1e5c81SAndrey Smirnov }, 1873fd1e5c81SAndrey Smirnov .endianness = DEVICE_LITTLE_ENDIAN, 1874fd1e5c81SAndrey Smirnov }; 1875fd1e5c81SAndrey Smirnov 1876fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj) 1877fd1e5c81SAndrey Smirnov { 1878fd1e5c81SAndrey Smirnov SDHCIState *s = SYSBUS_SDHCI(obj); 1879fd1e5c81SAndrey Smirnov 1880fd1e5c81SAndrey Smirnov s->io_ops = &usdhc_mmio_ops; 1881fd1e5c81SAndrey Smirnov s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ; 1882fd1e5c81SAndrey Smirnov } 1883fd1e5c81SAndrey Smirnov 1884fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = { 1885fd1e5c81SAndrey Smirnov .name = TYPE_IMX_USDHC, 1886fd1e5c81SAndrey Smirnov .parent = TYPE_SYSBUS_SDHCI, 1887fd1e5c81SAndrey Smirnov .instance_init = imx_usdhc_init, 1888fd1e5c81SAndrey Smirnov }; 1889fd1e5c81SAndrey Smirnov 1890c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */ 1891c85fba50SPhilippe Mathieu-Daudé 1892c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2 0x80 1893c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3 0x84 1894c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4 0x8c 1895c85fba50SPhilippe Mathieu-Daudé 1896c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size) 1897c85fba50SPhilippe Mathieu-Daudé { 1898c85fba50SPhilippe Mathieu-Daudé uint64_t ret; 1899c85fba50SPhilippe Mathieu-Daudé 1900c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1901c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1902c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1903c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1904c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1905c85fba50SPhilippe Mathieu-Daudé ret = 0; 1906c85fba50SPhilippe Mathieu-Daudé break; 1907c85fba50SPhilippe Mathieu-Daudé default: 1908c85fba50SPhilippe Mathieu-Daudé ret = sdhci_read(opaque, offset, size); 1909c85fba50SPhilippe Mathieu-Daudé break; 1910c85fba50SPhilippe Mathieu-Daudé } 1911c85fba50SPhilippe Mathieu-Daudé 1912c85fba50SPhilippe Mathieu-Daudé return ret; 1913c85fba50SPhilippe Mathieu-Daudé } 1914c85fba50SPhilippe Mathieu-Daudé 1915c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val, 1916c85fba50SPhilippe Mathieu-Daudé unsigned size) 1917c85fba50SPhilippe Mathieu-Daudé { 1918c85fba50SPhilippe Mathieu-Daudé switch (offset) { 1919c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL2: 1920c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL3: 1921c85fba50SPhilippe Mathieu-Daudé case S3C_SDHCI_CONTROL4: 1922c85fba50SPhilippe Mathieu-Daudé /* ignore */ 1923c85fba50SPhilippe Mathieu-Daudé break; 1924c85fba50SPhilippe Mathieu-Daudé default: 1925c85fba50SPhilippe Mathieu-Daudé sdhci_write(opaque, offset, val, size); 1926c85fba50SPhilippe Mathieu-Daudé break; 1927c85fba50SPhilippe Mathieu-Daudé } 1928c85fba50SPhilippe Mathieu-Daudé } 1929c85fba50SPhilippe Mathieu-Daudé 1930c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = { 1931c85fba50SPhilippe Mathieu-Daudé .read = sdhci_s3c_read, 1932c85fba50SPhilippe Mathieu-Daudé .write = sdhci_s3c_write, 1933c85fba50SPhilippe Mathieu-Daudé .valid = { 1934c85fba50SPhilippe Mathieu-Daudé .min_access_size = 1, 1935c85fba50SPhilippe Mathieu-Daudé .max_access_size = 4, 1936c85fba50SPhilippe Mathieu-Daudé .unaligned = false 1937c85fba50SPhilippe Mathieu-Daudé }, 1938c85fba50SPhilippe Mathieu-Daudé .endianness = DEVICE_LITTLE_ENDIAN, 1939c85fba50SPhilippe Mathieu-Daudé }; 1940c85fba50SPhilippe Mathieu-Daudé 1941c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj) 1942c85fba50SPhilippe Mathieu-Daudé { 1943c85fba50SPhilippe Mathieu-Daudé SDHCIState *s = SYSBUS_SDHCI(obj); 1944c85fba50SPhilippe Mathieu-Daudé 1945c85fba50SPhilippe Mathieu-Daudé s->io_ops = &sdhci_s3c_mmio_ops; 1946c85fba50SPhilippe Mathieu-Daudé } 1947c85fba50SPhilippe Mathieu-Daudé 1948c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = { 1949c85fba50SPhilippe Mathieu-Daudé .name = TYPE_S3C_SDHCI , 1950c85fba50SPhilippe Mathieu-Daudé .parent = TYPE_SYSBUS_SDHCI, 1951c85fba50SPhilippe Mathieu-Daudé .instance_init = sdhci_s3c_init, 1952c85fba50SPhilippe Mathieu-Daudé }; 1953c85fba50SPhilippe Mathieu-Daudé 1954d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1955d7dfca08SIgor Mitsyanko { 19567302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 195740bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1958fd1e5c81SAndrey Smirnov type_register_static(&imx_usdhc_info); 1959c85fba50SPhilippe Mathieu-Daudé type_register_static(&sdhci_s3c_info); 1960d7dfca08SIgor Mitsyanko } 1961d7dfca08SIgor Mitsyanko 1962d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1963