xref: /qemu/hw/sd/sdhci.c (revision ba06fe8add5b788956a7317246c6280dfc157040)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4598a40b3SPhilippe Mathieu-Daudé  * Datasheet: PartA2_SD_Host_Controller_Simplified_Specification_Ver2.00.pdf
5598a40b3SPhilippe Mathieu-Daudé  *
6d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
7d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
8d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
9d7dfca08SIgor Mitsyanko  *
10d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
11d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
12d7dfca08SIgor Mitsyanko  *
13d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
14d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
15d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
16d7dfca08SIgor Mitsyanko  * option) any later version.
17d7dfca08SIgor Mitsyanko  *
18d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
19d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
20d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
21d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
22d7dfca08SIgor Mitsyanko  *
23d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
24d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
25d7dfca08SIgor Mitsyanko  */
26d7dfca08SIgor Mitsyanko 
270430891cSPeter Maydell #include "qemu/osdep.h"
284c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
296ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
30b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
3164552b6bSMarkus Armbruster #include "hw/irq.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
33d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
34d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
35d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
36f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
37d6454270SMarkus Armbruster #include "migration/vmstate.h"
38637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3903dd024fSPaolo Bonzini #include "qemu/log.h"
400b8fa32fSMarkus Armbruster #include "qemu/module.h"
418be487d8SPhilippe Mathieu-Daudé #include "trace.h"
42db1015e9SEduardo Habkost #include "qom/object.h"
43d7dfca08SIgor Mitsyanko 
4440bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
45fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */
46fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
47fa34a3c5SEduardo Habkost                          TYPE_SDHCI_BUS)
4840bbc194SPeter Maydell 
49aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
50aa164fbfSPhilippe Mathieu-Daudé 
5109b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
5209b738ffSPhilippe Mathieu-Daudé {
5309b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
5409b738ffSPhilippe Mathieu-Daudé }
5509b738ffSPhilippe Mathieu-Daudé 
566ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
576ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
586ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
596ff37c3dSPhilippe Mathieu-Daudé {
604d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
614d67852dSPhilippe Mathieu-Daudé         return false;
624d67852dSPhilippe Mathieu-Daudé     }
636ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
646ff37c3dSPhilippe Mathieu-Daudé     case 0:
656ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
666ff37c3dSPhilippe Mathieu-Daudé         break;
676ff37c3dSPhilippe Mathieu-Daudé     default:
686ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
696ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
706ff37c3dSPhilippe Mathieu-Daudé         return true;
716ff37c3dSPhilippe Mathieu-Daudé     }
726ff37c3dSPhilippe Mathieu-Daudé     return false;
736ff37c3dSPhilippe Mathieu-Daudé }
746ff37c3dSPhilippe Mathieu-Daudé 
756ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
766ff37c3dSPhilippe Mathieu-Daudé {
776ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
786ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
796ff37c3dSPhilippe Mathieu-Daudé     bool y;
806ff37c3dSPhilippe Mathieu-Daudé 
816ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
821e23b63fSPhilippe Mathieu-Daudé     case 4:
831e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
841e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
851e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
861e23b63fSPhilippe Mathieu-Daudé 
871e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
881e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
891e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
901e23b63fSPhilippe Mathieu-Daudé 
911e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
921e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
931e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
941e23b63fSPhilippe Mathieu-Daudé 
951e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
964d67852dSPhilippe Mathieu-Daudé     case 3:
974d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
984d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
994d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
1004d67852dSPhilippe Mathieu-Daudé 
1014d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
1024d67852dSPhilippe Mathieu-Daudé         if (val) {
1034d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
1044d67852dSPhilippe Mathieu-Daudé             return;
1054d67852dSPhilippe Mathieu-Daudé         }
1064d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
1074d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1084d67852dSPhilippe Mathieu-Daudé 
1094d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1104d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1114d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1124d67852dSPhilippe Mathieu-Daudé         }
1134d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1144d67852dSPhilippe Mathieu-Daudé 
1154d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1164d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1174d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1184d67852dSPhilippe Mathieu-Daudé 
1194d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1204d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1214d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1224d67852dSPhilippe Mathieu-Daudé 
1234d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1244d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1254d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1264d67852dSPhilippe Mathieu-Daudé 
1274d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1284d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1294d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1304d67852dSPhilippe Mathieu-Daudé 
1314d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1324d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1334d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1344d67852dSPhilippe Mathieu-Daudé 
1354d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1364d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1374d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1384d67852dSPhilippe Mathieu-Daudé 
1394d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1406ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1410540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1420540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1430540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1440540fba9SPhilippe Mathieu-Daudé 
1450540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1460540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1470540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1480540fba9SPhilippe Mathieu-Daudé 
1490540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1501e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1510540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1526ff37c3dSPhilippe Mathieu-Daudé 
1536ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1546ff37c3dSPhilippe Mathieu-Daudé     case 1:
1556ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1566ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1576ff37c3dSPhilippe Mathieu-Daudé 
1586ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1596ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1606ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1616ff37c3dSPhilippe Mathieu-Daudé             return;
1626ff37c3dSPhilippe Mathieu-Daudé         }
1636ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1646ff37c3dSPhilippe Mathieu-Daudé 
1656ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1666ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1676ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1686ff37c3dSPhilippe Mathieu-Daudé             return;
1696ff37c3dSPhilippe Mathieu-Daudé         }
1706ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1716ff37c3dSPhilippe Mathieu-Daudé 
1726ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1736ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1746ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1756ff37c3dSPhilippe Mathieu-Daudé             return;
1766ff37c3dSPhilippe Mathieu-Daudé         }
1776ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1786ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1796ff37c3dSPhilippe Mathieu-Daudé 
1806ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1816ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1826ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1836ff37c3dSPhilippe Mathieu-Daudé 
1846ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1856ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1866ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1876ff37c3dSPhilippe Mathieu-Daudé 
1886ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1896ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1906ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1916ff37c3dSPhilippe Mathieu-Daudé 
1926ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1936ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1946ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1956ff37c3dSPhilippe Mathieu-Daudé 
1966ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1976ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1986ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1996ff37c3dSPhilippe Mathieu-Daudé 
2006ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
2016ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2026ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2036ff37c3dSPhilippe Mathieu-Daudé         break;
2046ff37c3dSPhilippe Mathieu-Daudé 
2056ff37c3dSPhilippe Mathieu-Daudé     default:
2066ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2076ff37c3dSPhilippe Mathieu-Daudé     }
2086ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2096ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2106ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2116ff37c3dSPhilippe Mathieu-Daudé     }
2126ff37c3dSPhilippe Mathieu-Daudé }
2136ff37c3dSPhilippe Mathieu-Daudé 
214d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
215d7dfca08SIgor Mitsyanko {
216d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
217d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
218d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
219d7dfca08SIgor Mitsyanko }
220d7dfca08SIgor Mitsyanko 
2212bd9ae7eSPhilippe Mathieu-Daudé /* Return true if IRQ was pending and delivered */
2222bd9ae7eSPhilippe Mathieu-Daudé static bool sdhci_update_irq(SDHCIState *s)
223d7dfca08SIgor Mitsyanko {
2242bd9ae7eSPhilippe Mathieu-Daudé     bool pending = sdhci_slotint(s);
2252bd9ae7eSPhilippe Mathieu-Daudé 
2262bd9ae7eSPhilippe Mathieu-Daudé     qemu_set_irq(s->irq, pending);
2272bd9ae7eSPhilippe Mathieu-Daudé 
2282bd9ae7eSPhilippe Mathieu-Daudé     return pending;
229d7dfca08SIgor Mitsyanko }
230d7dfca08SIgor Mitsyanko 
231d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
232d7dfca08SIgor Mitsyanko {
233d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
234d7dfca08SIgor Mitsyanko 
235d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
236bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
237bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
238d7dfca08SIgor Mitsyanko     } else {
239d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
240d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
241d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
242d7dfca08SIgor Mitsyanko         }
243d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
244d7dfca08SIgor Mitsyanko     }
245d7dfca08SIgor Mitsyanko }
246d7dfca08SIgor Mitsyanko 
24740bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
248d7dfca08SIgor Mitsyanko {
24940bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
250d7dfca08SIgor Mitsyanko 
2518be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
252d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
253d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
254bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
255bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
256d7dfca08SIgor Mitsyanko     } else {
257d7dfca08SIgor Mitsyanko         if (level) {
258d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
259d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
260d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
261d7dfca08SIgor Mitsyanko             }
262d7dfca08SIgor Mitsyanko         } else {
263d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
264d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
265d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
266d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
267d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
268d7dfca08SIgor Mitsyanko             }
269d7dfca08SIgor Mitsyanko         }
270d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
271d7dfca08SIgor Mitsyanko     }
272d7dfca08SIgor Mitsyanko }
273d7dfca08SIgor Mitsyanko 
27440bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
275d7dfca08SIgor Mitsyanko {
27640bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
277d7dfca08SIgor Mitsyanko 
278d7dfca08SIgor Mitsyanko     if (level) {
279d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
280d7dfca08SIgor Mitsyanko     } else {
281d7dfca08SIgor Mitsyanko         /* Write enabled */
282d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
283d7dfca08SIgor Mitsyanko     }
284d7dfca08SIgor Mitsyanko }
285d7dfca08SIgor Mitsyanko 
286d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
287d7dfca08SIgor Mitsyanko {
28840bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28940bbc194SPeter Maydell 
290bc72ad67SAlex Bligh     timer_del(s->insert_timer);
291bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
292aceb5b06SPhilippe Mathieu-Daudé 
293aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
294d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
295d7dfca08SIgor Mitsyanko      * initialization */
296d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
297d7dfca08SIgor Mitsyanko 
29840bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
29940bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
30040bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
30140bbc194SPeter Maydell 
302d7dfca08SIgor Mitsyanko     s->data_count = 0;
303d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
3040a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
305d7dfca08SIgor Mitsyanko }
306d7dfca08SIgor Mitsyanko 
3078b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3088b41c305SPeter Maydell {
3098b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
3108b41c305SPeter Maydell      * commanded via device register apart from handling of the
3118b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3128b41c305SPeter Maydell      */
3138b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3148b41c305SPeter Maydell 
3158b41c305SPeter Maydell     sdhci_reset(s);
3168b41c305SPeter Maydell 
3178b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3188b41c305SPeter Maydell         s->pending_insert_state = true;
3198b41c305SPeter Maydell     }
3208b41c305SPeter Maydell }
3218b41c305SPeter Maydell 
322d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
323d7dfca08SIgor Mitsyanko 
324d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
325d7dfca08SIgor Mitsyanko {
326d7dfca08SIgor Mitsyanko     SDRequest request;
327d7dfca08SIgor Mitsyanko     uint8_t response[16];
328d7dfca08SIgor Mitsyanko     int rlen;
329b263d8f9SBin Meng     bool timeout = false;
330d7dfca08SIgor Mitsyanko 
331d7dfca08SIgor Mitsyanko     s->errintsts = 0;
332d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
333d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
334d7dfca08SIgor Mitsyanko     request.arg = s->argument;
3358be487d8SPhilippe Mathieu-Daudé 
3368be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
33740bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
338d7dfca08SIgor Mitsyanko 
339d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
340d7dfca08SIgor Mitsyanko         if (rlen == 4) {
341b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
342d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3438be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
344d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
345b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
346b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
347b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
348d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
349d7dfca08SIgor Mitsyanko                             response[2];
3508be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3518be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
352d7dfca08SIgor Mitsyanko         } else {
353b263d8f9SBin Meng             timeout = true;
3548be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
355d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
356d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
357d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
358d7dfca08SIgor Mitsyanko             }
359d7dfca08SIgor Mitsyanko         }
360d7dfca08SIgor Mitsyanko 
361fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
362fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
363d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
364d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
365d7dfca08SIgor Mitsyanko         }
366d7dfca08SIgor Mitsyanko     }
367d7dfca08SIgor Mitsyanko 
368d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
369d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
370d7dfca08SIgor Mitsyanko     }
371d7dfca08SIgor Mitsyanko 
372d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
373d7dfca08SIgor Mitsyanko 
374b263d8f9SBin Meng     if (!timeout && s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
375656f416cSPeter Crosthwaite         s->data_count = 0;
376d368ba43SKevin O'Connor         sdhci_data_transfer(s);
377d7dfca08SIgor Mitsyanko     }
378d7dfca08SIgor Mitsyanko }
379d7dfca08SIgor Mitsyanko 
380d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
381d7dfca08SIgor Mitsyanko {
382d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
383d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
384d7dfca08SIgor Mitsyanko         SDRequest request;
385d7dfca08SIgor Mitsyanko         uint8_t response[16];
386d7dfca08SIgor Mitsyanko 
387d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
388d7dfca08SIgor Mitsyanko         request.arg = 0;
3898be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
39040bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
391d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
392b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
393d7dfca08SIgor Mitsyanko     }
394d7dfca08SIgor Mitsyanko 
395d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
396d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
397d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
398d7dfca08SIgor Mitsyanko 
399d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
400d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
401d7dfca08SIgor Mitsyanko     }
402d7dfca08SIgor Mitsyanko 
403d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
404d7dfca08SIgor Mitsyanko }
405d7dfca08SIgor Mitsyanko 
406d7dfca08SIgor Mitsyanko /*
407d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
408d7dfca08SIgor Mitsyanko  */
409d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1)
410d7dfca08SIgor Mitsyanko 
411d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
412d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
413d7dfca08SIgor Mitsyanko {
414ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
415d7dfca08SIgor Mitsyanko 
416d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
417d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
418d7dfca08SIgor Mitsyanko         return;
419d7dfca08SIgor Mitsyanko     }
420d7dfca08SIgor Mitsyanko 
421ea55a221SPhilippe Mathieu-Daudé     if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42208022a91SPhilippe Mathieu-Daudé         /* Device is not in tuning */
423618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
424ea55a221SPhilippe Mathieu-Daudé     }
425ea55a221SPhilippe Mathieu-Daudé 
426ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
42708022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
428ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
429ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
430ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
431ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
432ea55a221SPhilippe Mathieu-Daudé         goto read_done;
433d7dfca08SIgor Mitsyanko     }
434d7dfca08SIgor Mitsyanko 
435d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
436d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
437d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
438d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
439d7dfca08SIgor Mitsyanko     }
440d7dfca08SIgor Mitsyanko 
441d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
442d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
443d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
444d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
445d7dfca08SIgor Mitsyanko     }
446d7dfca08SIgor Mitsyanko 
447d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
448d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
449d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
450d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
451d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
452d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
453d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
454d7dfca08SIgor Mitsyanko         }
455d7dfca08SIgor Mitsyanko     }
456d7dfca08SIgor Mitsyanko 
457ea55a221SPhilippe Mathieu-Daudé read_done:
458d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
459d7dfca08SIgor Mitsyanko }
460d7dfca08SIgor Mitsyanko 
461d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
462d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
463d7dfca08SIgor Mitsyanko {
464d7dfca08SIgor Mitsyanko     uint32_t value = 0;
465d7dfca08SIgor Mitsyanko     int i;
466d7dfca08SIgor Mitsyanko 
467d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
468d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4698be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
470d7dfca08SIgor Mitsyanko         return 0;
471d7dfca08SIgor Mitsyanko     }
472d7dfca08SIgor Mitsyanko 
473d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
474d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
475d7dfca08SIgor Mitsyanko         s->data_count++;
476d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
477bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4788be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
479d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
480d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
481d7dfca08SIgor Mitsyanko 
482d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
483d7dfca08SIgor Mitsyanko                 s->blkcnt--;
484d7dfca08SIgor Mitsyanko             }
485d7dfca08SIgor Mitsyanko 
486d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
487d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
488d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
489d7dfca08SIgor Mitsyanko                  /* stop at gap request */
490d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
491d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
492d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
493d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
494d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
495d7dfca08SIgor Mitsyanko             }
496d7dfca08SIgor Mitsyanko             break;
497d7dfca08SIgor Mitsyanko         }
498d7dfca08SIgor Mitsyanko     }
499d7dfca08SIgor Mitsyanko 
500d7dfca08SIgor Mitsyanko     return value;
501d7dfca08SIgor Mitsyanko }
502d7dfca08SIgor Mitsyanko 
503d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
504d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
505d7dfca08SIgor Mitsyanko {
506d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
507d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
508d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
509d7dfca08SIgor Mitsyanko         }
510d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
511d7dfca08SIgor Mitsyanko         return;
512d7dfca08SIgor Mitsyanko     }
513d7dfca08SIgor Mitsyanko 
514d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
515d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
516d7dfca08SIgor Mitsyanko             return;
517d7dfca08SIgor Mitsyanko         } else {
518d7dfca08SIgor Mitsyanko             s->blkcnt--;
519d7dfca08SIgor Mitsyanko         }
520d7dfca08SIgor Mitsyanko     }
521d7dfca08SIgor Mitsyanko 
52262a21be6SPhilippe Mathieu-Daudé     sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
523d7dfca08SIgor Mitsyanko 
524d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
525d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
526d7dfca08SIgor Mitsyanko 
527d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
528d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
529d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
530d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
531d368ba43SKevin O'Connor         sdhci_end_transfer(s);
532dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
533dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
534d7dfca08SIgor Mitsyanko     }
535d7dfca08SIgor Mitsyanko 
536d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
537d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
538d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
539d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
540d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
541d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
542d7dfca08SIgor Mitsyanko         }
543d368ba43SKevin O'Connor         sdhci_end_transfer(s);
544d7dfca08SIgor Mitsyanko     }
545d7dfca08SIgor Mitsyanko 
546d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
547d7dfca08SIgor Mitsyanko }
548d7dfca08SIgor Mitsyanko 
549d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
550d7dfca08SIgor Mitsyanko  * register */
551d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
552d7dfca08SIgor Mitsyanko {
553d7dfca08SIgor Mitsyanko     unsigned i;
554d7dfca08SIgor Mitsyanko 
555d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
556d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5578be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
558d7dfca08SIgor Mitsyanko         return;
559d7dfca08SIgor Mitsyanko     }
560d7dfca08SIgor Mitsyanko 
561d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
562d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
563d7dfca08SIgor Mitsyanko         s->data_count++;
564d7dfca08SIgor Mitsyanko         value >>= 8;
565bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5668be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
567d7dfca08SIgor Mitsyanko             s->data_count = 0;
568d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
569d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
570d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
571d7dfca08SIgor Mitsyanko             }
572d7dfca08SIgor Mitsyanko         }
573d7dfca08SIgor Mitsyanko     }
574d7dfca08SIgor Mitsyanko }
575d7dfca08SIgor Mitsyanko 
576d7dfca08SIgor Mitsyanko /*
577d7dfca08SIgor Mitsyanko  * Single DMA data transfer
578d7dfca08SIgor Mitsyanko  */
579d7dfca08SIgor Mitsyanko 
580d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
581d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
582d7dfca08SIgor Mitsyanko {
583d7dfca08SIgor Mitsyanko     bool page_aligned = false;
584618e0be1SPhilippe Mathieu-Daudé     unsigned int begin;
585bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
586bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
587d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
588d7dfca08SIgor Mitsyanko 
5896e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5906e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5916e86d903SPrasad J Pandit         return;
5926e86d903SPrasad J Pandit     }
5936e86d903SPrasad J Pandit 
594d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
595d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
596d7dfca08SIgor Mitsyanko      * allow them to work properly */
597d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
598d7dfca08SIgor Mitsyanko         page_aligned = true;
599d7dfca08SIgor Mitsyanko     }
600d7dfca08SIgor Mitsyanko 
6018bc1f1aaSBin Meng     s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
602d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
6038bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_READ;
604d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
605d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
606618e0be1SPhilippe Mathieu-Daudé                 sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
607d7dfca08SIgor Mitsyanko             }
608d7dfca08SIgor Mitsyanko             begin = s->data_count;
609d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
610d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
611d7dfca08SIgor Mitsyanko                 boundary_count = 0;
612d7dfca08SIgor Mitsyanko              } else {
613d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
614d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
615d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
616d7dfca08SIgor Mitsyanko                     s->blkcnt--;
617d7dfca08SIgor Mitsyanko                 }
618d7dfca08SIgor Mitsyanko             }
619*ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
620*ba06fe8aSPhilippe Mathieu-Daudé                              s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
621d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
622d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
623d7dfca08SIgor Mitsyanko                 s->data_count = 0;
624d7dfca08SIgor Mitsyanko             }
625d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
626d7dfca08SIgor Mitsyanko                 break;
627d7dfca08SIgor Mitsyanko             }
628d7dfca08SIgor Mitsyanko         }
629d7dfca08SIgor Mitsyanko     } else {
6308bc1f1aaSBin Meng         s->prnsts |= SDHC_DOING_WRITE;
631d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
632d7dfca08SIgor Mitsyanko             begin = s->data_count;
633d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
634d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
635d7dfca08SIgor Mitsyanko                 boundary_count = 0;
636d7dfca08SIgor Mitsyanko              } else {
637d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
638d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
639d7dfca08SIgor Mitsyanko             }
640*ba06fe8aSPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad, &s->fifo_buffer[begin],
641*ba06fe8aSPhilippe Mathieu-Daudé                             s->data_count - begin, MEMTXATTRS_UNSPECIFIED);
642d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
643d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
64462a21be6SPhilippe Mathieu-Daudé                 sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
645d7dfca08SIgor Mitsyanko                 s->data_count = 0;
646d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
647d7dfca08SIgor Mitsyanko                     s->blkcnt--;
648d7dfca08SIgor Mitsyanko                 }
649d7dfca08SIgor Mitsyanko             }
650d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
651d7dfca08SIgor Mitsyanko                 break;
652d7dfca08SIgor Mitsyanko             }
653d7dfca08SIgor Mitsyanko         }
654d7dfca08SIgor Mitsyanko     }
655d7dfca08SIgor Mitsyanko 
656d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
657d368ba43SKevin O'Connor         sdhci_end_transfer(s);
658d7dfca08SIgor Mitsyanko     } else {
659d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
660d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
661d7dfca08SIgor Mitsyanko         }
662d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
663d7dfca08SIgor Mitsyanko     }
664d7dfca08SIgor Mitsyanko }
665d7dfca08SIgor Mitsyanko 
666d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
667d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
668d7dfca08SIgor Mitsyanko {
669bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
670d7dfca08SIgor Mitsyanko 
671d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
672618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
673*ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
674*ba06fe8aSPhilippe Mathieu-Daudé                          MEMTXATTRS_UNSPECIFIED);
675d7dfca08SIgor Mitsyanko     } else {
676*ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt,
677*ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
67862a21be6SPhilippe Mathieu-Daudé         sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
679d7dfca08SIgor Mitsyanko     }
680d7dfca08SIgor Mitsyanko     s->blkcnt--;
681d7dfca08SIgor Mitsyanko 
682d368ba43SKevin O'Connor     sdhci_end_transfer(s);
683d7dfca08SIgor Mitsyanko }
684d7dfca08SIgor Mitsyanko 
685d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
686d7dfca08SIgor Mitsyanko     hwaddr addr;
687d7dfca08SIgor Mitsyanko     uint16_t length;
688d7dfca08SIgor Mitsyanko     uint8_t attr;
689d7dfca08SIgor Mitsyanko     uint8_t incr;
690d7dfca08SIgor Mitsyanko } ADMADescr;
691d7dfca08SIgor Mitsyanko 
692d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
693d7dfca08SIgor Mitsyanko {
694d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
695d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
696d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
69706c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
698d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
699*ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2),
700*ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
701d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
702d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
703d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
704d7dfca08SIgor Mitsyanko          */
705d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
706d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
707d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
708d7dfca08SIgor Mitsyanko         dscr->incr = 8;
709d7dfca08SIgor Mitsyanko         break;
710d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
711*ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1),
712*ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
713d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
714d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
715d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
716d7dfca08SIgor Mitsyanko         dscr->incr = 4;
717d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
718d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
719d7dfca08SIgor Mitsyanko         } else {
7204c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
721d7dfca08SIgor Mitsyanko         }
722d7dfca08SIgor Mitsyanko         break;
723d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
724*ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1,
725*ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
726*ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2,
727*ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
728d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
729*ba06fe8aSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8,
730*ba06fe8aSPhilippe Mathieu-Daudé                         MEMTXATTRS_UNSPECIFIED);
73104654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
73204654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
733d7dfca08SIgor Mitsyanko         dscr->incr = 12;
734d7dfca08SIgor Mitsyanko         break;
735d7dfca08SIgor Mitsyanko     }
736d7dfca08SIgor Mitsyanko }
737d7dfca08SIgor Mitsyanko 
738d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
739d7dfca08SIgor Mitsyanko 
740d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
741d7dfca08SIgor Mitsyanko {
742618e0be1SPhilippe Mathieu-Daudé     unsigned int begin, length;
743bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
7448be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
745d7dfca08SIgor Mitsyanko     int i;
746d7dfca08SIgor Mitsyanko 
7476a9e5cc6SPhilippe Mathieu-Daudé     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN && !s->blkcnt) {
7486a9e5cc6SPhilippe Mathieu-Daudé         /* Stop Multiple Transfer */
7496a9e5cc6SPhilippe Mathieu-Daudé         sdhci_end_transfer(s);
7506a9e5cc6SPhilippe Mathieu-Daudé         return;
7516a9e5cc6SPhilippe Mathieu-Daudé     }
7526a9e5cc6SPhilippe Mathieu-Daudé 
753d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
754d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
755d7dfca08SIgor Mitsyanko 
756d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
7578be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
758d7dfca08SIgor Mitsyanko 
759d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
760d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
761d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
762d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
763d7dfca08SIgor Mitsyanko 
764d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
765d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
766d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
767d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
768d7dfca08SIgor Mitsyanko             }
769d7dfca08SIgor Mitsyanko 
770d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
771d7dfca08SIgor Mitsyanko             return;
772d7dfca08SIgor Mitsyanko         }
773d7dfca08SIgor Mitsyanko 
7744c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
775d7dfca08SIgor Mitsyanko 
776d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
777d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
778bc6f2899SBin Meng             s->prnsts |= SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE;
779d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
780bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_READ;
781d7dfca08SIgor Mitsyanko                 while (length) {
782d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
783618e0be1SPhilippe Mathieu-Daudé                         sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
784d7dfca08SIgor Mitsyanko                     }
785d7dfca08SIgor Mitsyanko                     begin = s->data_count;
786d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
787d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
788d7dfca08SIgor Mitsyanko                         length = 0;
789d7dfca08SIgor Mitsyanko                      } else {
790d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
791d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
792d7dfca08SIgor Mitsyanko                     }
793dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
794d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
795*ba06fe8aSPhilippe Mathieu-Daudé                                      s->data_count - begin,
796*ba06fe8aSPhilippe Mathieu-Daudé                                      MEMTXATTRS_UNSPECIFIED);
797d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
798d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
799d7dfca08SIgor Mitsyanko                         s->data_count = 0;
800d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
801d7dfca08SIgor Mitsyanko                             s->blkcnt--;
802d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
803d7dfca08SIgor Mitsyanko                                 break;
804d7dfca08SIgor Mitsyanko                             }
805d7dfca08SIgor Mitsyanko                         }
806d7dfca08SIgor Mitsyanko                     }
807d7dfca08SIgor Mitsyanko                 }
808d7dfca08SIgor Mitsyanko             } else {
809bc6f2899SBin Meng                 s->prnsts |= SDHC_DOING_WRITE;
810d7dfca08SIgor Mitsyanko                 while (length) {
811d7dfca08SIgor Mitsyanko                     begin = s->data_count;
812d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
813d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
814d7dfca08SIgor Mitsyanko                         length = 0;
815d7dfca08SIgor Mitsyanko                      } else {
816d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
817d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
818d7dfca08SIgor Mitsyanko                     }
819dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
8209db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
821*ba06fe8aSPhilippe Mathieu-Daudé                                     s->data_count - begin,
822*ba06fe8aSPhilippe Mathieu-Daudé                                     MEMTXATTRS_UNSPECIFIED);
823d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
824d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
82562a21be6SPhilippe Mathieu-Daudé                         sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
826d7dfca08SIgor Mitsyanko                         s->data_count = 0;
827d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
828d7dfca08SIgor Mitsyanko                             s->blkcnt--;
829d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
830d7dfca08SIgor Mitsyanko                                 break;
831d7dfca08SIgor Mitsyanko                             }
832d7dfca08SIgor Mitsyanko                         }
833d7dfca08SIgor Mitsyanko                     }
834d7dfca08SIgor Mitsyanko                 }
835d7dfca08SIgor Mitsyanko             }
836d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
837d7dfca08SIgor Mitsyanko             break;
838d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
839d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
8408be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
841d7dfca08SIgor Mitsyanko             break;
842d7dfca08SIgor Mitsyanko         default:
843d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
844d7dfca08SIgor Mitsyanko             break;
845d7dfca08SIgor Mitsyanko         }
846d7dfca08SIgor Mitsyanko 
8471d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8488be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8491d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8501d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8511d32c26fSPeter Crosthwaite             }
8521d32c26fSPeter Crosthwaite 
8539321c1f2SPhilippe Mathieu-Daudé             if (sdhci_update_irq(s) && !(dscr.attr & SDHC_ADMA_ATTR_END)) {
8549321c1f2SPhilippe Mathieu-Daudé                 /* IRQ delivered, reschedule current transfer */
8559321c1f2SPhilippe Mathieu-Daudé                 break;
8569321c1f2SPhilippe Mathieu-Daudé             }
8571d32c26fSPeter Crosthwaite         }
8581d32c26fSPeter Crosthwaite 
859d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
860d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
861d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8628be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
863d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
864d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
865d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
8668be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
867d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
868d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
869d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8708be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
871d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
872d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
873d7dfca08SIgor Mitsyanko                 }
874d7dfca08SIgor Mitsyanko 
875d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
876d7dfca08SIgor Mitsyanko             }
877d368ba43SKevin O'Connor             sdhci_end_transfer(s);
878d7dfca08SIgor Mitsyanko             return;
879d7dfca08SIgor Mitsyanko         }
880d7dfca08SIgor Mitsyanko 
881d7dfca08SIgor Mitsyanko     }
882d7dfca08SIgor Mitsyanko 
883085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
884bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
885bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
886d7dfca08SIgor Mitsyanko }
887d7dfca08SIgor Mitsyanko 
888d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
889d7dfca08SIgor Mitsyanko 
890d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
891d7dfca08SIgor Mitsyanko {
892d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
893d7dfca08SIgor Mitsyanko 
894d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
89506c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
896d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
897d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
898d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
899d7dfca08SIgor Mitsyanko             } else {
900d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
901d7dfca08SIgor Mitsyanko             }
902d7dfca08SIgor Mitsyanko 
903d7dfca08SIgor Mitsyanko             break;
904d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
9050540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
9068be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
907d7dfca08SIgor Mitsyanko                 break;
908d7dfca08SIgor Mitsyanko             }
909d7dfca08SIgor Mitsyanko 
910d368ba43SKevin O'Connor             sdhci_do_adma(s);
911d7dfca08SIgor Mitsyanko             break;
912d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
9130540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
9148be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
915d7dfca08SIgor Mitsyanko                 break;
916d7dfca08SIgor Mitsyanko             }
917d7dfca08SIgor Mitsyanko 
918d368ba43SKevin O'Connor             sdhci_do_adma(s);
919d7dfca08SIgor Mitsyanko             break;
920d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
9210540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
9220540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
9238be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
924d7dfca08SIgor Mitsyanko                 break;
925d7dfca08SIgor Mitsyanko             }
926d7dfca08SIgor Mitsyanko 
927d368ba43SKevin O'Connor             sdhci_do_adma(s);
928d7dfca08SIgor Mitsyanko             break;
929d7dfca08SIgor Mitsyanko         default:
9308be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
931d7dfca08SIgor Mitsyanko             break;
932d7dfca08SIgor Mitsyanko         }
933d7dfca08SIgor Mitsyanko     } else {
93440bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
935d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
936d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
937d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
938d7dfca08SIgor Mitsyanko         } else {
939d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
940d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
941d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
942d7dfca08SIgor Mitsyanko         }
943d7dfca08SIgor Mitsyanko     }
944d7dfca08SIgor Mitsyanko }
945d7dfca08SIgor Mitsyanko 
946d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
947d7dfca08SIgor Mitsyanko {
9486890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
949d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
950d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
951d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
952d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
953d7dfca08SIgor Mitsyanko         return false;
954d7dfca08SIgor Mitsyanko     }
955d7dfca08SIgor Mitsyanko 
956d7dfca08SIgor Mitsyanko     return true;
957d7dfca08SIgor Mitsyanko }
958d7dfca08SIgor Mitsyanko 
959d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
960d7dfca08SIgor Mitsyanko  * continuous manner */
961d7dfca08SIgor Mitsyanko static inline bool
962d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
963d7dfca08SIgor Mitsyanko {
964d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
9658be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
966d7dfca08SIgor Mitsyanko                           "is prohibited\n");
967d7dfca08SIgor Mitsyanko         return false;
968d7dfca08SIgor Mitsyanko     }
969d7dfca08SIgor Mitsyanko     return true;
970d7dfca08SIgor Mitsyanko }
971d7dfca08SIgor Mitsyanko 
97245e5dc43SPhilippe Mathieu-Daudé static void sdhci_resume_pending_transfer(SDHCIState *s)
97345e5dc43SPhilippe Mathieu-Daudé {
97445e5dc43SPhilippe Mathieu-Daudé     timer_del(s->transfer_timer);
97545e5dc43SPhilippe Mathieu-Daudé     sdhci_data_transfer(s);
97645e5dc43SPhilippe Mathieu-Daudé }
97745e5dc43SPhilippe Mathieu-Daudé 
978d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
979d7dfca08SIgor Mitsyanko {
980d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
981d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
982d7dfca08SIgor Mitsyanko 
98345e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
98445e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
98545e5dc43SPhilippe Mathieu-Daudé     }
98645e5dc43SPhilippe Mathieu-Daudé 
987d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
988d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
989d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
990d7dfca08SIgor Mitsyanko         break;
991d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
992d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
993d7dfca08SIgor Mitsyanko         break;
994d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
995d7dfca08SIgor Mitsyanko         ret = s->argument;
996d7dfca08SIgor Mitsyanko         break;
997d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
998d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
999d7dfca08SIgor Mitsyanko         break;
1000d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
1001d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
1002d7dfca08SIgor Mitsyanko         break;
1003d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1004d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1005d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
10068be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
1007d7dfca08SIgor Mitsyanko             return ret;
1008d7dfca08SIgor Mitsyanko         }
1009d7dfca08SIgor Mitsyanko         break;
1010d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
1011d7dfca08SIgor Mitsyanko         ret = s->prnsts;
1012da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
1013da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
1014da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
1015da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
1016d7dfca08SIgor Mitsyanko         break;
1017d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
101806c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
1019d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
1020d7dfca08SIgor Mitsyanko         break;
1021d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1022d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
1023d7dfca08SIgor Mitsyanko         break;
1024d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1025d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
1026d7dfca08SIgor Mitsyanko         break;
1027d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1028d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
1029d7dfca08SIgor Mitsyanko         break;
1030d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1031d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
1032d7dfca08SIgor Mitsyanko         break;
1033d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
1034ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
1035d7dfca08SIgor Mitsyanko         break;
1036cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10375efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10385efc9016SPhilippe Mathieu-Daudé         break;
10395efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10405efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
1041d7dfca08SIgor Mitsyanko         break;
1042d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
10435efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10445efc9016SPhilippe Mathieu-Daudé         break;
10455efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10465efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
1047d7dfca08SIgor Mitsyanko         break;
1048d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1049d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
1050d7dfca08SIgor Mitsyanko         break;
1051d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1052d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
1053d7dfca08SIgor Mitsyanko         break;
1054d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1055d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
1056d7dfca08SIgor Mitsyanko         break;
1057d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
1058aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
1059d7dfca08SIgor Mitsyanko         break;
1060d7dfca08SIgor Mitsyanko     default:
106100b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
106200b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
1063d7dfca08SIgor Mitsyanko         break;
1064d7dfca08SIgor Mitsyanko     }
1065d7dfca08SIgor Mitsyanko 
1066d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
1067d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
10688be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
1069d7dfca08SIgor Mitsyanko     return ret;
1070d7dfca08SIgor Mitsyanko }
1071d7dfca08SIgor Mitsyanko 
1072d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
1073d7dfca08SIgor Mitsyanko {
1074d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
1075d7dfca08SIgor Mitsyanko         return;
1076d7dfca08SIgor Mitsyanko     }
1077d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
1078d7dfca08SIgor Mitsyanko 
1079d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
1080d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
1081d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
1082d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1083d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
1084d7dfca08SIgor Mitsyanko         } else {
1085d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1086d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
1087d7dfca08SIgor Mitsyanko         }
1088d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1089d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
1090d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
1091d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
1092d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
1093d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
1094d7dfca08SIgor Mitsyanko         }
1095d7dfca08SIgor Mitsyanko     }
1096d7dfca08SIgor Mitsyanko }
1097d7dfca08SIgor Mitsyanko 
1098d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
1099d7dfca08SIgor Mitsyanko {
1100d7dfca08SIgor Mitsyanko     switch (value) {
1101d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
1102d368ba43SKevin O'Connor         sdhci_reset(s);
1103d7dfca08SIgor Mitsyanko         break;
1104d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
1105d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
1106d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
1107d7dfca08SIgor Mitsyanko         break;
1108d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
1109d7dfca08SIgor Mitsyanko         s->data_count = 0;
1110d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
1111d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
1112d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
1113d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
1114d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1115d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
1116d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
1117d7dfca08SIgor Mitsyanko         break;
1118d7dfca08SIgor Mitsyanko     }
1119d7dfca08SIgor Mitsyanko }
1120d7dfca08SIgor Mitsyanko 
1121d7dfca08SIgor Mitsyanko static void
1122d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1123d7dfca08SIgor Mitsyanko {
1124d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
1125d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
1126d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1127d368ba43SKevin O'Connor     uint32_t value = val;
1128d7dfca08SIgor Mitsyanko     value <<= shift;
1129d7dfca08SIgor Mitsyanko 
113045e5dc43SPhilippe Mathieu-Daudé     if (timer_pending(s->transfer_timer)) {
113145e5dc43SPhilippe Mathieu-Daudé         sdhci_resume_pending_transfer(s);
113245e5dc43SPhilippe Mathieu-Daudé     }
113345e5dc43SPhilippe Mathieu-Daudé 
1134d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
1135d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
11368be45cc9SBin Meng         if (!TRANSFERRING_DATA(s->prnsts)) {
1137d7dfca08SIgor Mitsyanko             s->sdmasysad = (s->sdmasysad & mask) | value;
1138d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->sdmasysad, mask, value);
1139d7dfca08SIgor Mitsyanko             /* Writing to last byte of sdmasysad might trigger transfer */
11408be45cc9SBin Meng             if (!(mask & 0xFF000000) && s->blkcnt && s->blksize &&
11418be45cc9SBin Meng                 SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
114245ba9f76SPrasad J Pandit                 if (s->trnmod & SDHC_TRNS_MULTI) {
1143d368ba43SKevin O'Connor                     sdhci_sdma_transfer_multi_blocks(s);
114445ba9f76SPrasad J Pandit                 } else {
114545ba9f76SPrasad J Pandit                     sdhci_sdma_transfer_single_block(s);
114645ba9f76SPrasad J Pandit                 }
1147d7dfca08SIgor Mitsyanko             }
11488be45cc9SBin Meng         }
1149d7dfca08SIgor Mitsyanko         break;
1150d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1151d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1152cffb446eSBin Meng             uint16_t blksize = s->blksize;
1153cffb446eSBin Meng 
1154dfba99f1SPhilippe Mathieu-Daudé             MASKED_WRITE(s->blksize, mask, extract32(value, 0, 12));
1155d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
11569201bb9aSAlistair Francis 
11579201bb9aSAlistair Francis             /* Limit block size to the maximum buffer size */
11589201bb9aSAlistair Francis             if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
115978ee6bd0SPhilippe Mathieu-Daudé                 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
11609227cc52SPhilippe Mathieu-Daudé                               "the maximum buffer 0x%x\n", __func__, s->blksize,
11619201bb9aSAlistair Francis                               s->buf_maxsz);
11629201bb9aSAlistair Francis 
11639201bb9aSAlistair Francis                 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11649201bb9aSAlistair Francis             }
1165cffb446eSBin Meng 
1166cffb446eSBin Meng             /*
1167cffb446eSBin Meng              * If the block size is programmed to a different value from
1168cffb446eSBin Meng              * the previous one, reset the data pointer of s->fifo_buffer[]
1169cffb446eSBin Meng              * so that s->fifo_buffer[] can be filled in using the new block
1170cffb446eSBin Meng              * size in the next transfer.
1171cffb446eSBin Meng              */
1172cffb446eSBin Meng             if (blksize != s->blksize) {
1173cffb446eSBin Meng                 s->data_count = 0;
1174cffb446eSBin Meng             }
11755cd7aa34SBin Meng         }
11769201bb9aSAlistair Francis 
1177d7dfca08SIgor Mitsyanko         break;
1178d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1179d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1180d7dfca08SIgor Mitsyanko         break;
1181d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1182d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1183d7dfca08SIgor Mitsyanko          * capabilities register */
11846ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
1185d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1186d7dfca08SIgor Mitsyanko         }
118724bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
1188d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1189d7dfca08SIgor Mitsyanko 
1190d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1191d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1192d7dfca08SIgor Mitsyanko             break;
1193d7dfca08SIgor Mitsyanko         }
1194d7dfca08SIgor Mitsyanko 
1195d368ba43SKevin O'Connor         sdhci_send_command(s);
1196d7dfca08SIgor Mitsyanko         break;
1197d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1198d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1199d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1200d7dfca08SIgor Mitsyanko         }
1201d7dfca08SIgor Mitsyanko         break;
1202d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1203d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1204d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1205d7dfca08SIgor Mitsyanko         }
120606c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
1207d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1208d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1209d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1210d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1211d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1212d7dfca08SIgor Mitsyanko         }
1213d7dfca08SIgor Mitsyanko         break;
1214d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1215d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1216d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1217d7dfca08SIgor Mitsyanko         }
1218d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1219d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1220d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1221d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1222d7dfca08SIgor Mitsyanko         } else {
1223d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1224d7dfca08SIgor Mitsyanko         }
1225d7dfca08SIgor Mitsyanko         break;
1226d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1227d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1228d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1229d7dfca08SIgor Mitsyanko         }
1230d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1231d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1232d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1233d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1234d7dfca08SIgor Mitsyanko         } else {
1235d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1236d7dfca08SIgor Mitsyanko         }
1237d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1238d7dfca08SIgor Mitsyanko         break;
1239d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1240d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1241d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1242d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1243d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1244d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1245d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1246d7dfca08SIgor Mitsyanko         } else {
1247d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1248d7dfca08SIgor Mitsyanko         }
12490a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
12500a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
12510a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
12520a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
12530a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
12540a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
12550a7ac9f9SAndrew Baumann         }
1256d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1257d7dfca08SIgor Mitsyanko         break;
1258d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1259d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1260d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1261d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1262d7dfca08SIgor Mitsyanko         break;
1263d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1264d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1265d7dfca08SIgor Mitsyanko         break;
1266d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1267d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1268d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1269d7dfca08SIgor Mitsyanko         break;
1270d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1271d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1272d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1273d7dfca08SIgor Mitsyanko         break;
1274d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1275d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1276d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1277d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1278d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1279d7dfca08SIgor Mitsyanko         }
1280d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1281d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1282d7dfca08SIgor Mitsyanko         }
1283d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1284d7dfca08SIgor Mitsyanko         break;
12855d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
12860034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
12870034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
12880034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
12890034ebe6SPhilippe Mathieu-Daudé 
12900034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
12910034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
12920034ebe6SPhilippe Mathieu-Daudé             } else {
12930034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
12940034ebe6SPhilippe Mathieu-Daudé             }
12950034ebe6SPhilippe Mathieu-Daudé         }
12965d2c0464SAndrey Smirnov         break;
12975efc9016SPhilippe Mathieu-Daudé 
12985efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
12995efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
13005efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
13015efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
13025efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
13035efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
13045efc9016SPhilippe Mathieu-Daudé         break;
13055efc9016SPhilippe Mathieu-Daudé 
1306d7dfca08SIgor Mitsyanko     default:
130700b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
130800b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1309d7dfca08SIgor Mitsyanko         break;
1310d7dfca08SIgor Mitsyanko     }
13118be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
13128be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1313d7dfca08SIgor Mitsyanko }
1314d7dfca08SIgor Mitsyanko 
1315d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1316d368ba43SKevin O'Connor     .read = sdhci_read,
1317d368ba43SKevin O'Connor     .write = sdhci_write,
1318d7dfca08SIgor Mitsyanko     .valid = {
1319d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1320d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1321d7dfca08SIgor Mitsyanko         .unaligned = false
1322d7dfca08SIgor Mitsyanko     },
1323d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1324d7dfca08SIgor Mitsyanko };
1325d7dfca08SIgor Mitsyanko 
1326aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1327aceb5b06SPhilippe Mathieu-Daudé {
1328de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
13296ff37c3dSPhilippe Mathieu-Daudé 
13304d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
13314d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
13324d67852dSPhilippe Mathieu-Daudé         break;
13334d67852dSPhilippe Mathieu-Daudé     default:
13344d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1335aceb5b06SPhilippe Mathieu-Daudé         return;
1336aceb5b06SPhilippe Mathieu-Daudé     }
1337aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
13386ff37c3dSPhilippe Mathieu-Daudé 
1339de1b3800SVladimir Sementsov-Ogievskiy     sdhci_check_capareg(s, errp);
1340de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
13416ff37c3dSPhilippe Mathieu-Daudé         return;
13426ff37c3dSPhilippe Mathieu-Daudé     }
1343aceb5b06SPhilippe Mathieu-Daudé }
1344aceb5b06SPhilippe Mathieu-Daudé 
1345b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1346b635d98cSPhilippe Mathieu-Daudé 
1347ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
1348d7dfca08SIgor Mitsyanko {
1349d637e1dcSPeter Maydell     qbus_init(&s->sdbus, sizeof(s->sdbus), TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1350d7dfca08SIgor Mitsyanko 
1351bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1352d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1353fd1e5c81SAndrey Smirnov 
1354fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
1355d7dfca08SIgor Mitsyanko }
1356d7dfca08SIgor Mitsyanko 
1357ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
1358d7dfca08SIgor Mitsyanko {
1359bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1360bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1361d7dfca08SIgor Mitsyanko 
1362d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1363d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1364d7dfca08SIgor Mitsyanko }
1365d7dfca08SIgor Mitsyanko 
1366ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
136725367498SPhilippe Mathieu-Daudé {
1368de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
1369aceb5b06SPhilippe Mathieu-Daudé 
1370de1b3800SVladimir Sementsov-Ogievskiy     sdhci_init_readonly_registers(s, errp);
1371de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
1372aceb5b06SPhilippe Mathieu-Daudé         return;
1373aceb5b06SPhilippe Mathieu-Daudé     }
137425367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
137525367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
137625367498SPhilippe Mathieu-Daudé 
1377c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
137825367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
137925367498SPhilippe Mathieu-Daudé }
138025367498SPhilippe Mathieu-Daudé 
1381b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s)
13828b7455c7SPhilippe Mathieu-Daudé {
13838b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
13848b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
13858b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
13868b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
13878b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
13888b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
13898b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
13908b7455c7SPhilippe Mathieu-Daudé }
13918b7455c7SPhilippe Mathieu-Daudé 
13920a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
13930a7ac9f9SAndrew Baumann {
13940a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
13950a7ac9f9SAndrew Baumann 
13960a7ac9f9SAndrew Baumann     return s->pending_insert_state;
13970a7ac9f9SAndrew Baumann }
13980a7ac9f9SAndrew Baumann 
13990a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
14000a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
14010a7ac9f9SAndrew Baumann     .version_id = 1,
14020a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
14030a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
14040a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
14050a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
14060a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
14070a7ac9f9SAndrew Baumann     },
14080a7ac9f9SAndrew Baumann };
14090a7ac9f9SAndrew Baumann 
1410d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1411d7dfca08SIgor Mitsyanko     .name = "sdhci",
1412d7dfca08SIgor Mitsyanko     .version_id = 1,
1413d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1414d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1415d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1416d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1417d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1418d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1419d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1420d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1421d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1422d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
142306c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
1424d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1425d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1426d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1427d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1428d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1429d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1430d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1431d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1432d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1433d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1434d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1435d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1436d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1437d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1438d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1439d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
144059046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1441e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1442e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1443d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
14440a7ac9f9SAndrew Baumann     },
14450a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
14460a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
14470a7ac9f9SAndrew Baumann         NULL
14480a7ac9f9SAndrew Baumann     },
1449d7dfca08SIgor Mitsyanko };
1450d7dfca08SIgor Mitsyanko 
1451ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
14521c92c505SPhilippe Mathieu-Daudé {
14531c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
14541c92c505SPhilippe Mathieu-Daudé 
14551c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
14561c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
14571c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
14581c92c505SPhilippe Mathieu-Daudé }
14591c92c505SPhilippe Mathieu-Daudé 
1460b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1461b635d98cSPhilippe Mathieu-Daudé 
14625ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1463b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
14640a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
14650a7ac9f9SAndrew Baumann                      false),
146660765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
146760765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
14685ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
14695ec911c3SKevin O'Connor };
14705ec911c3SKevin O'Connor 
14717302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1472d7dfca08SIgor Mitsyanko {
14737302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
14745ec911c3SKevin O'Connor 
147540bbc194SPeter Maydell     sdhci_initfn(s);
14767302dcd6SKevin O'Connor }
14777302dcd6SKevin O'Connor 
14787302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
14797302dcd6SKevin O'Connor {
14807302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
148160765b6cSPhilippe Mathieu-Daudé 
148260765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
148360765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
148460765b6cSPhilippe Mathieu-Daudé     }
148560765b6cSPhilippe Mathieu-Daudé 
14867302dcd6SKevin O'Connor     sdhci_uninitfn(s);
14877302dcd6SKevin O'Connor }
14887302dcd6SKevin O'Connor 
14897302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
14907302dcd6SKevin O'Connor {
1491de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
14927302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1493d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1494d7dfca08SIgor Mitsyanko 
1495de1b3800SVladimir Sementsov-Ogievskiy     sdhci_common_realize(s, errp);
1496de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
149725367498SPhilippe Mathieu-Daudé         return;
149825367498SPhilippe Mathieu-Daudé     }
149925367498SPhilippe Mathieu-Daudé 
150060765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
150102e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
150260765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
150360765b6cSPhilippe Mathieu-Daudé     } else {
150460765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1505dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
150660765b6cSPhilippe Mathieu-Daudé     }
1507dd55c485SPhilippe Mathieu-Daudé 
1508d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1509fd1e5c81SAndrey Smirnov 
1510d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1511d7dfca08SIgor Mitsyanko }
1512d7dfca08SIgor Mitsyanko 
1513b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev)
15148b7455c7SPhilippe Mathieu-Daudé {
15158b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
15168b7455c7SPhilippe Mathieu-Daudé 
1517b69c3c21SMarkus Armbruster     sdhci_common_unrealize(s);
151860765b6cSPhilippe Mathieu-Daudé 
151960765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
152060765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
152160765b6cSPhilippe Mathieu-Daudé     }
15228b7455c7SPhilippe Mathieu-Daudé }
15238b7455c7SPhilippe Mathieu-Daudé 
15247302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1525d7dfca08SIgor Mitsyanko {
1526d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1527d7dfca08SIgor Mitsyanko 
15284f67d30bSMarc-André Lureau     device_class_set_props(dc, sdhci_sysbus_properties);
15297302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
15308b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
15311c92c505SPhilippe Mathieu-Daudé 
15321c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1533d7dfca08SIgor Mitsyanko }
1534d7dfca08SIgor Mitsyanko 
15357302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
15367302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1537d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1538d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
15397302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
15407302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
15417302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1542d7dfca08SIgor Mitsyanko };
1543d7dfca08SIgor Mitsyanko 
1544b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1545b635d98cSPhilippe Mathieu-Daudé 
154640bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
154740bbc194SPeter Maydell {
154840bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
154940bbc194SPeter Maydell 
155040bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
155140bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
155240bbc194SPeter Maydell }
155340bbc194SPeter Maydell 
155440bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
155540bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
155640bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
155740bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
155840bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
155940bbc194SPeter Maydell };
156040bbc194SPeter Maydell 
1561efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */
1562efadc818SPhilippe Mathieu-Daudé 
1563fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1564fd1e5c81SAndrey Smirnov {
1565fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1566fd1e5c81SAndrey Smirnov     uint32_t ret;
156706c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1568fd1e5c81SAndrey Smirnov 
1569fd1e5c81SAndrey Smirnov     switch (offset) {
1570fd1e5c81SAndrey Smirnov     default:
1571fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1572fd1e5c81SAndrey Smirnov 
1573fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1574fd1e5c81SAndrey Smirnov         /*
1575fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1576fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1577fd1e5c81SAndrey Smirnov          * usdhc_write()
1578fd1e5c81SAndrey Smirnov          */
157906c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1580fd1e5c81SAndrey Smirnov 
158106c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
158206c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_8BITBUS;
1583fd1e5c81SAndrey Smirnov         }
1584fd1e5c81SAndrey Smirnov 
158506c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
158606c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1587fd1e5c81SAndrey Smirnov         }
1588fd1e5c81SAndrey Smirnov 
158906c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1590fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1591fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1592fd1e5c81SAndrey Smirnov 
1593fd1e5c81SAndrey Smirnov         break;
1594fd1e5c81SAndrey Smirnov 
15956bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
15966bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
15976bfd06daSHans-Erik Floryd         ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
15986bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
15996bfd06daSHans-Erik Floryd             ret |= ESDHC_PRNSTS_SDSTB;
16006bfd06daSHans-Erik Floryd         }
16016bfd06daSHans-Erik Floryd         break;
16026bfd06daSHans-Erik Floryd 
16033b2d8176SGuenter Roeck     case ESDHC_VENDOR_SPEC:
16043b2d8176SGuenter Roeck         ret = s->vendor_spec;
16053b2d8176SGuenter Roeck         break;
1606fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1607fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1608fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1609fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1610fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1611fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1612fd1e5c81SAndrey Smirnov         ret = 0;
1613fd1e5c81SAndrey Smirnov         break;
1614fd1e5c81SAndrey Smirnov     }
1615fd1e5c81SAndrey Smirnov 
1616fd1e5c81SAndrey Smirnov     return ret;
1617fd1e5c81SAndrey Smirnov }
1618fd1e5c81SAndrey Smirnov 
1619fd1e5c81SAndrey Smirnov static void
1620fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1621fd1e5c81SAndrey Smirnov {
1622fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
162306c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1624fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1625fd1e5c81SAndrey Smirnov 
1626fd1e5c81SAndrey Smirnov     switch (offset) {
1627fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1628fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1629fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1630fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1631fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
16323b2d8176SGuenter Roeck         break;
16333b2d8176SGuenter Roeck 
1634fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
16353b2d8176SGuenter Roeck         s->vendor_spec = value;
16363b2d8176SGuenter Roeck         switch (s->vendor) {
16373b2d8176SGuenter Roeck         case SDHCI_VENDOR_IMX:
16383b2d8176SGuenter Roeck             if (value & ESDHC_IMX_FRC_SDCLK_ON) {
16393b2d8176SGuenter Roeck                 s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
16403b2d8176SGuenter Roeck             } else {
16413b2d8176SGuenter Roeck                 s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
16423b2d8176SGuenter Roeck             }
16433b2d8176SGuenter Roeck             break;
16443b2d8176SGuenter Roeck         default:
16453b2d8176SGuenter Roeck             break;
16463b2d8176SGuenter Roeck         }
1647fd1e5c81SAndrey Smirnov         break;
1648fd1e5c81SAndrey Smirnov 
1649fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1650fd1e5c81SAndrey Smirnov         /*
1651fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1652fd1e5c81SAndrey Smirnov          *
1653fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1654fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1655fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1656fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1657fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1658fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1659fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1660fd1e5c81SAndrey Smirnov          *
1661fd1e5c81SAndrey Smirnov          * and 0x29
1662fd1e5c81SAndrey Smirnov          *
1663fd1e5c81SAndrey Smirnov          *  15      10 9    8
1664fd1e5c81SAndrey Smirnov          * |----------+------|
1665fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1666fd1e5c81SAndrey Smirnov          * |          | Sel. |
1667fd1e5c81SAndrey Smirnov          * |          |      |
1668fd1e5c81SAndrey Smirnov          * |----------+------|
1669fd1e5c81SAndrey Smirnov          *
1670fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1671fd1e5c81SAndrey Smirnov          *
1672fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1673fd1e5c81SAndrey Smirnov          *
1674fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1675fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1676fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1677fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1678fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1679fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1680fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1681fd1e5c81SAndrey Smirnov          *
1682fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1683fd1e5c81SAndrey Smirnov          *
1684fd1e5c81SAndrey Smirnov          * |----------------------------------|
1685fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1686fd1e5c81SAndrey Smirnov          * |                                  |
1687fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1688fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1689fd1e5c81SAndrey Smirnov          * |                                  |
1690fd1e5c81SAndrey Smirnov          * |----------------------------------|
1691fd1e5c81SAndrey Smirnov          *
1692fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1693fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1694fd1e5c81SAndrey Smirnov          * word we've been given.
1695fd1e5c81SAndrey Smirnov          */
1696fd1e5c81SAndrey Smirnov 
1697fd1e5c81SAndrey Smirnov         /*
1698fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1699fd1e5c81SAndrey Smirnov          */
170006c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1701fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1702fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1703fd1e5c81SAndrey Smirnov         /*
1704fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1705fd1e5c81SAndrey Smirnov          * bits 5 and 1
1706fd1e5c81SAndrey Smirnov          */
1707fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
170806c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1709fd1e5c81SAndrey Smirnov         }
1710fd1e5c81SAndrey Smirnov 
1711fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
171206c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1713fd1e5c81SAndrey Smirnov         }
1714fd1e5c81SAndrey Smirnov 
1715fd1e5c81SAndrey Smirnov         /*
1716fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1717fd1e5c81SAndrey Smirnov          */
171806c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1719fd1e5c81SAndrey Smirnov 
1720fd1e5c81SAndrey Smirnov         /*
1721fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1722fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1723fd1e5c81SAndrey Smirnov          *
1724fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1725fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1726fd1e5c81SAndrey Smirnov          * kernel
1727fd1e5c81SAndrey Smirnov          */
1728fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
172906c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1730fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1731fd1e5c81SAndrey Smirnov 
1732fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1733fd1e5c81SAndrey Smirnov         break;
1734fd1e5c81SAndrey Smirnov 
1735fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1736fd1e5c81SAndrey Smirnov         /*
1737fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1738fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1739fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1740fd1e5c81SAndrey Smirnov          * order to get where we started
1741fd1e5c81SAndrey Smirnov          *
1742fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1743fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1744fd1e5c81SAndrey Smirnov          *
1745fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1746fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1747fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1748fd1e5c81SAndrey Smirnov          *
1749fd1e5c81SAndrey Smirnov          */
1750fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1751fd1e5c81SAndrey Smirnov         break;
1752fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1753fd1e5c81SAndrey Smirnov         /*
1754fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1755fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1756fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1757fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1758fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1759fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1760fd1e5c81SAndrey Smirnov          */
1761fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1762fd1e5c81SAndrey Smirnov         break;
1763fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1764fd1e5c81SAndrey Smirnov         /*
1765fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1766fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1767fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1768fd1e5c81SAndrey Smirnov          *
1769fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1770fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1771fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1772fd1e5c81SAndrey Smirnov          */
1773fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1774fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1775fd1e5c81SAndrey Smirnov     default:
1776fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1777fd1e5c81SAndrey Smirnov         break;
1778fd1e5c81SAndrey Smirnov     }
1779fd1e5c81SAndrey Smirnov }
1780fd1e5c81SAndrey Smirnov 
1781fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1782fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1783fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1784fd1e5c81SAndrey Smirnov     .valid = {
1785fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1786fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1787fd1e5c81SAndrey Smirnov         .unaligned = false
1788fd1e5c81SAndrey Smirnov     },
1789fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1790fd1e5c81SAndrey Smirnov };
1791fd1e5c81SAndrey Smirnov 
1792fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1793fd1e5c81SAndrey Smirnov {
1794fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1795fd1e5c81SAndrey Smirnov 
1796fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1797fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1798fd1e5c81SAndrey Smirnov }
1799fd1e5c81SAndrey Smirnov 
1800fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1801fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1802fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1803fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1804fd1e5c81SAndrey Smirnov };
1805fd1e5c81SAndrey Smirnov 
1806c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */
1807c85fba50SPhilippe Mathieu-Daudé 
1808c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2      0x80
1809c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3      0x84
1810c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4      0x8c
1811c85fba50SPhilippe Mathieu-Daudé 
1812c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
1813c85fba50SPhilippe Mathieu-Daudé {
1814c85fba50SPhilippe Mathieu-Daudé     uint64_t ret;
1815c85fba50SPhilippe Mathieu-Daudé 
1816c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1817c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1818c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1819c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1820c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1821c85fba50SPhilippe Mathieu-Daudé         ret = 0;
1822c85fba50SPhilippe Mathieu-Daudé         break;
1823c85fba50SPhilippe Mathieu-Daudé     default:
1824c85fba50SPhilippe Mathieu-Daudé         ret = sdhci_read(opaque, offset, size);
1825c85fba50SPhilippe Mathieu-Daudé         break;
1826c85fba50SPhilippe Mathieu-Daudé     }
1827c85fba50SPhilippe Mathieu-Daudé 
1828c85fba50SPhilippe Mathieu-Daudé     return ret;
1829c85fba50SPhilippe Mathieu-Daudé }
1830c85fba50SPhilippe Mathieu-Daudé 
1831c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
1832c85fba50SPhilippe Mathieu-Daudé                             unsigned size)
1833c85fba50SPhilippe Mathieu-Daudé {
1834c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1835c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1836c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1837c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1838c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1839c85fba50SPhilippe Mathieu-Daudé         break;
1840c85fba50SPhilippe Mathieu-Daudé     default:
1841c85fba50SPhilippe Mathieu-Daudé         sdhci_write(opaque, offset, val, size);
1842c85fba50SPhilippe Mathieu-Daudé         break;
1843c85fba50SPhilippe Mathieu-Daudé     }
1844c85fba50SPhilippe Mathieu-Daudé }
1845c85fba50SPhilippe Mathieu-Daudé 
1846c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = {
1847c85fba50SPhilippe Mathieu-Daudé     .read = sdhci_s3c_read,
1848c85fba50SPhilippe Mathieu-Daudé     .write = sdhci_s3c_write,
1849c85fba50SPhilippe Mathieu-Daudé     .valid = {
1850c85fba50SPhilippe Mathieu-Daudé         .min_access_size = 1,
1851c85fba50SPhilippe Mathieu-Daudé         .max_access_size = 4,
1852c85fba50SPhilippe Mathieu-Daudé         .unaligned = false
1853c85fba50SPhilippe Mathieu-Daudé     },
1854c85fba50SPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
1855c85fba50SPhilippe Mathieu-Daudé };
1856c85fba50SPhilippe Mathieu-Daudé 
1857c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj)
1858c85fba50SPhilippe Mathieu-Daudé {
1859c85fba50SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(obj);
1860c85fba50SPhilippe Mathieu-Daudé 
1861c85fba50SPhilippe Mathieu-Daudé     s->io_ops = &sdhci_s3c_mmio_ops;
1862c85fba50SPhilippe Mathieu-Daudé }
1863c85fba50SPhilippe Mathieu-Daudé 
1864c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = {
1865c85fba50SPhilippe Mathieu-Daudé     .name = TYPE_S3C_SDHCI  ,
1866c85fba50SPhilippe Mathieu-Daudé     .parent = TYPE_SYSBUS_SDHCI,
1867c85fba50SPhilippe Mathieu-Daudé     .instance_init = sdhci_s3c_init,
1868c85fba50SPhilippe Mathieu-Daudé };
1869c85fba50SPhilippe Mathieu-Daudé 
1870d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1871d7dfca08SIgor Mitsyanko {
18727302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
187340bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1874fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1875c85fba50SPhilippe Mathieu-Daudé     type_register_static(&sdhci_s3c_info);
1876d7dfca08SIgor Mitsyanko }
1877d7dfca08SIgor Mitsyanko 
1878d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1879