1d7dfca08SIgor Mitsyanko /* 2d7dfca08SIgor Mitsyanko * SD Association Host Standard Specification v2.0 controller emulation 3d7dfca08SIgor Mitsyanko * 4d7dfca08SIgor Mitsyanko * Copyright (c) 2011 Samsung Electronics Co., Ltd. 5d7dfca08SIgor Mitsyanko * Mitsyanko Igor <i.mitsyanko@samsung.com> 6d7dfca08SIgor Mitsyanko * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com> 7d7dfca08SIgor Mitsyanko * 8d7dfca08SIgor Mitsyanko * Based on MMC controller for Samsung S5PC1xx-based board emulation 9d7dfca08SIgor Mitsyanko * by Alexey Merkulov and Vladimir Monakhov. 10d7dfca08SIgor Mitsyanko * 11d7dfca08SIgor Mitsyanko * This program is free software; you can redistribute it and/or modify it 12d7dfca08SIgor Mitsyanko * under the terms of the GNU General Public License as published by the 13d7dfca08SIgor Mitsyanko * Free Software Foundation; either version 2 of the License, or (at your 14d7dfca08SIgor Mitsyanko * option) any later version. 15d7dfca08SIgor Mitsyanko * 16d7dfca08SIgor Mitsyanko * This program is distributed in the hope that it will be useful, 17d7dfca08SIgor Mitsyanko * but WITHOUT ANY WARRANTY; without even the implied warranty of 18d7dfca08SIgor Mitsyanko * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. 19d7dfca08SIgor Mitsyanko * See the GNU General Public License for more details. 20d7dfca08SIgor Mitsyanko * 21d7dfca08SIgor Mitsyanko * You should have received a copy of the GNU General Public License along 22d7dfca08SIgor Mitsyanko * with this program; if not, see <http://www.gnu.org/licenses/>. 23d7dfca08SIgor Mitsyanko */ 24d7dfca08SIgor Mitsyanko 250430891cSPeter Maydell #include "qemu/osdep.h" 26*b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h" 2783c9f4caSPaolo Bonzini #include "hw/hw.h" 28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h" 29d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h" 30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h" 31d7dfca08SIgor Mitsyanko #include "qemu/timer.h" 32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h" 33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h" 34637d23beSSai Pavan Boddu #include "sdhci-internal.h" 3503dd024fSPaolo Bonzini #include "qemu/log.h" 36d7dfca08SIgor Mitsyanko 37d7dfca08SIgor Mitsyanko /* host controller debug messages */ 38d7dfca08SIgor Mitsyanko #ifndef SDHC_DEBUG 39d7dfca08SIgor Mitsyanko #define SDHC_DEBUG 0 40d7dfca08SIgor Mitsyanko #endif 41d7dfca08SIgor Mitsyanko 42d7dfca08SIgor Mitsyanko #define DPRINT_L1(fmt, args...) \ 437af0fc99SSai Pavan Boddu do { \ 447af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 457af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 467af0fc99SSai Pavan Boddu } \ 477af0fc99SSai Pavan Boddu } while (0) 48d7dfca08SIgor Mitsyanko #define DPRINT_L2(fmt, args...) \ 497af0fc99SSai Pavan Boddu do { \ 507af0fc99SSai Pavan Boddu if (SDHC_DEBUG > 1) { \ 517af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC: " fmt, ## args); \ 527af0fc99SSai Pavan Boddu } \ 537af0fc99SSai Pavan Boddu } while (0) 54d7dfca08SIgor Mitsyanko #define ERRPRINT(fmt, args...) \ 557af0fc99SSai Pavan Boddu do { \ 567af0fc99SSai Pavan Boddu if (SDHC_DEBUG) { \ 577af0fc99SSai Pavan Boddu fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \ 587af0fc99SSai Pavan Boddu } \ 597af0fc99SSai Pavan Boddu } while (0) 60d7dfca08SIgor Mitsyanko 6140bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus" 6240bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS) 6340bbc194SPeter Maydell 64d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be 65d7dfca08SIgor Mitsyanko * presented in CAPABILITIES register of generic SD host controller at reset. 66d7dfca08SIgor Mitsyanko * If not stated otherwise: 67d7dfca08SIgor Mitsyanko * 0 - not supported, 1 - supported, other - prohibited. 68d7dfca08SIgor Mitsyanko */ 69d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */ 70d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */ 71d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */ 72d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */ 73d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */ 74d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA 1ul /* SDMA support */ 75d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */ 76d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */ 77d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */ 78d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size 79d7dfca08SIgor Mitsyanko * Possible values: 512, 1024, 2048 bytes */ 80d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul 81d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz 82d7dfca08SIgor Mitsyanko * value in range 10-63 MHz, 0 - not defined */ 83c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ 52ul 84d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */ 85d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */ 86c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ 52ul 87d7dfca08SIgor Mitsyanko 88d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */ 89d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \ 90d7dfca08SIgor Mitsyanko SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \ 91d7dfca08SIgor Mitsyanko SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\ 92d7dfca08SIgor Mitsyanko SDHC_CAPAB_TOUNIT > 1 93d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only! 94d7dfca08SIgor Mitsyanko #endif 95d7dfca08SIgor Mitsyanko 96d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512 97d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul 98d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024 99d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul 100d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048 101d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul 102d7dfca08SIgor Mitsyanko #else 103d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only! 104d7dfca08SIgor Mitsyanko #endif 105d7dfca08SIgor Mitsyanko 106d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \ 107d7dfca08SIgor Mitsyanko SDHC_CAPAB_BASECLKFREQ > 63 108d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only! 109d7dfca08SIgor Mitsyanko #endif 110d7dfca08SIgor Mitsyanko 111d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63 112d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only! 113d7dfca08SIgor Mitsyanko #endif 114d7dfca08SIgor Mitsyanko 115d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT \ 116d7dfca08SIgor Mitsyanko ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \ 117d7dfca08SIgor Mitsyanko (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \ 118d7dfca08SIgor Mitsyanko (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \ 119d7dfca08SIgor Mitsyanko (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \ 120d7dfca08SIgor Mitsyanko (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \ 121d7dfca08SIgor Mitsyanko (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \ 122d7dfca08SIgor Mitsyanko (SDHC_CAPAB_TOCLKFREQ)) 123d7dfca08SIgor Mitsyanko 1248b20aefaSPrasad J Pandit #define MASK_TRNMOD 0x0037 125d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val)) 126d7dfca08SIgor Mitsyanko 127d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s) 128d7dfca08SIgor Mitsyanko { 129d7dfca08SIgor Mitsyanko return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) || 130d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) || 131d7dfca08SIgor Mitsyanko ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV)); 132d7dfca08SIgor Mitsyanko } 133d7dfca08SIgor Mitsyanko 134d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s) 135d7dfca08SIgor Mitsyanko { 136d7dfca08SIgor Mitsyanko qemu_set_irq(s->irq, sdhci_slotint(s)); 137d7dfca08SIgor Mitsyanko } 138d7dfca08SIgor Mitsyanko 139d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque) 140d7dfca08SIgor Mitsyanko { 141d7dfca08SIgor Mitsyanko SDHCIState *s = (SDHCIState *)opaque; 142d7dfca08SIgor Mitsyanko 143d7dfca08SIgor Mitsyanko if (s->norintsts & SDHC_NIS_REMOVE) { 144bc72ad67SAlex Bligh timer_mod(s->insert_timer, 145bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 146d7dfca08SIgor Mitsyanko } else { 147d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 148d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 149d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 150d7dfca08SIgor Mitsyanko } 151d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 152d7dfca08SIgor Mitsyanko } 153d7dfca08SIgor Mitsyanko } 154d7dfca08SIgor Mitsyanko 15540bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level) 156d7dfca08SIgor Mitsyanko { 15740bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 158d7dfca08SIgor Mitsyanko DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject"); 159d7dfca08SIgor Mitsyanko 160d7dfca08SIgor Mitsyanko if ((s->norintsts & SDHC_NIS_REMOVE) && level) { 161d7dfca08SIgor Mitsyanko /* Give target some time to notice card ejection */ 162bc72ad67SAlex Bligh timer_mod(s->insert_timer, 163bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY); 164d7dfca08SIgor Mitsyanko } else { 165d7dfca08SIgor Mitsyanko if (level) { 166d7dfca08SIgor Mitsyanko s->prnsts = 0x1ff0000; 167d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_INSERT) { 168d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_INSERT; 169d7dfca08SIgor Mitsyanko } 170d7dfca08SIgor Mitsyanko } else { 171d7dfca08SIgor Mitsyanko s->prnsts = 0x1fa0000; 172d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 173d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_SDCLK_EN; 174d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_REMOVE) { 175d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_REMOVE; 176d7dfca08SIgor Mitsyanko } 177d7dfca08SIgor Mitsyanko } 178d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 179d7dfca08SIgor Mitsyanko } 180d7dfca08SIgor Mitsyanko } 181d7dfca08SIgor Mitsyanko 18240bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level) 183d7dfca08SIgor Mitsyanko { 18440bbc194SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 185d7dfca08SIgor Mitsyanko 186d7dfca08SIgor Mitsyanko if (level) { 187d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_WRITE_PROTECT; 188d7dfca08SIgor Mitsyanko } else { 189d7dfca08SIgor Mitsyanko /* Write enabled */ 190d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_WRITE_PROTECT; 191d7dfca08SIgor Mitsyanko } 192d7dfca08SIgor Mitsyanko } 193d7dfca08SIgor Mitsyanko 194d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s) 195d7dfca08SIgor Mitsyanko { 19640bbc194SPeter Maydell DeviceState *dev = DEVICE(s); 19740bbc194SPeter Maydell 198bc72ad67SAlex Bligh timer_del(s->insert_timer); 199bc72ad67SAlex Bligh timer_del(s->transfer_timer); 200d7dfca08SIgor Mitsyanko /* Set all registers to 0. Capabilities registers are not cleared 201d7dfca08SIgor Mitsyanko * and assumed to always preserve their value, given to them during 202d7dfca08SIgor Mitsyanko * initialization */ 203d7dfca08SIgor Mitsyanko memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad); 204d7dfca08SIgor Mitsyanko 20540bbc194SPeter Maydell /* Reset other state based on current card insertion/readonly status */ 20640bbc194SPeter Maydell sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus)); 20740bbc194SPeter Maydell sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus)); 20840bbc194SPeter Maydell 209d7dfca08SIgor Mitsyanko s->data_count = 0; 210d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 2110a7ac9f9SAndrew Baumann s->pending_insert_state = false; 212d7dfca08SIgor Mitsyanko } 213d7dfca08SIgor Mitsyanko 2148b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev) 2158b41c305SPeter Maydell { 2168b41c305SPeter Maydell /* QOM (ie power-on) reset. This is identical to reset 2178b41c305SPeter Maydell * commanded via device register apart from handling of the 2188b41c305SPeter Maydell * 'pending insert on powerup' quirk. 2198b41c305SPeter Maydell */ 2208b41c305SPeter Maydell SDHCIState *s = (SDHCIState *)dev; 2218b41c305SPeter Maydell 2228b41c305SPeter Maydell sdhci_reset(s); 2238b41c305SPeter Maydell 2248b41c305SPeter Maydell if (s->pending_insert_quirk) { 2258b41c305SPeter Maydell s->pending_insert_state = true; 2268b41c305SPeter Maydell } 2278b41c305SPeter Maydell } 2288b41c305SPeter Maydell 229d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque); 230d7dfca08SIgor Mitsyanko 231d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s) 232d7dfca08SIgor Mitsyanko { 233d7dfca08SIgor Mitsyanko SDRequest request; 234d7dfca08SIgor Mitsyanko uint8_t response[16]; 235d7dfca08SIgor Mitsyanko int rlen; 236d7dfca08SIgor Mitsyanko 237d7dfca08SIgor Mitsyanko s->errintsts = 0; 238d7dfca08SIgor Mitsyanko s->acmd12errsts = 0; 239d7dfca08SIgor Mitsyanko request.cmd = s->cmdreg >> 8; 240d7dfca08SIgor Mitsyanko request.arg = s->argument; 241d7dfca08SIgor Mitsyanko DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg); 24240bbc194SPeter Maydell rlen = sdbus_do_command(&s->sdbus, &request, response); 243d7dfca08SIgor Mitsyanko 244d7dfca08SIgor Mitsyanko if (s->cmdreg & SDHC_CMD_RESPONSE) { 245d7dfca08SIgor Mitsyanko if (rlen == 4) { 246d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[0] << 24) | (response[1] << 16) | 247d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 248d7dfca08SIgor Mitsyanko s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0; 249d7dfca08SIgor Mitsyanko DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]); 250d7dfca08SIgor Mitsyanko } else if (rlen == 16) { 251d7dfca08SIgor Mitsyanko s->rspreg[0] = (response[11] << 24) | (response[12] << 16) | 252d7dfca08SIgor Mitsyanko (response[13] << 8) | response[14]; 253d7dfca08SIgor Mitsyanko s->rspreg[1] = (response[7] << 24) | (response[8] << 16) | 254d7dfca08SIgor Mitsyanko (response[9] << 8) | response[10]; 255d7dfca08SIgor Mitsyanko s->rspreg[2] = (response[3] << 24) | (response[4] << 16) | 256d7dfca08SIgor Mitsyanko (response[5] << 8) | response[6]; 257d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 16) | (response[1] << 8) | 258d7dfca08SIgor Mitsyanko response[2]; 259d7dfca08SIgor Mitsyanko DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.." 260d7dfca08SIgor Mitsyanko "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n", 261d7dfca08SIgor Mitsyanko s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]); 262d7dfca08SIgor Mitsyanko } else { 263d7dfca08SIgor Mitsyanko ERRPRINT("Timeout waiting for command response\n"); 264d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) { 265d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMDTIMEOUT; 266d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 267d7dfca08SIgor Mitsyanko } 268d7dfca08SIgor Mitsyanko } 269d7dfca08SIgor Mitsyanko 270d7dfca08SIgor Mitsyanko if ((s->norintstsen & SDHC_NISEN_TRSCMP) && 271d7dfca08SIgor Mitsyanko (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) { 272d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 273d7dfca08SIgor Mitsyanko } 274d7dfca08SIgor Mitsyanko } 275d7dfca08SIgor Mitsyanko 276d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CMDCMP) { 277d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_CMDCMP; 278d7dfca08SIgor Mitsyanko } 279d7dfca08SIgor Mitsyanko 280d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 281d7dfca08SIgor Mitsyanko 282d7dfca08SIgor Mitsyanko if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) { 283656f416cSPeter Crosthwaite s->data_count = 0; 284d368ba43SKevin O'Connor sdhci_data_transfer(s); 285d7dfca08SIgor Mitsyanko } 286d7dfca08SIgor Mitsyanko } 287d7dfca08SIgor Mitsyanko 288d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s) 289d7dfca08SIgor Mitsyanko { 290d7dfca08SIgor Mitsyanko /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */ 291d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) { 292d7dfca08SIgor Mitsyanko SDRequest request; 293d7dfca08SIgor Mitsyanko uint8_t response[16]; 294d7dfca08SIgor Mitsyanko 295d7dfca08SIgor Mitsyanko request.cmd = 0x0C; 296d7dfca08SIgor Mitsyanko request.arg = 0; 297d7dfca08SIgor Mitsyanko DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg); 29840bbc194SPeter Maydell sdbus_do_command(&s->sdbus, &request, response); 299d7dfca08SIgor Mitsyanko /* Auto CMD12 response goes to the upper Response register */ 300d7dfca08SIgor Mitsyanko s->rspreg[3] = (response[0] << 24) | (response[1] << 16) | 301d7dfca08SIgor Mitsyanko (response[2] << 8) | response[3]; 302d7dfca08SIgor Mitsyanko } 303d7dfca08SIgor Mitsyanko 304d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE | 305d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT | 306d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE); 307d7dfca08SIgor Mitsyanko 308d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_TRSCMP) { 309d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_TRSCMP; 310d7dfca08SIgor Mitsyanko } 311d7dfca08SIgor Mitsyanko 312d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 313d7dfca08SIgor Mitsyanko } 314d7dfca08SIgor Mitsyanko 315d7dfca08SIgor Mitsyanko /* 316d7dfca08SIgor Mitsyanko * Programmed i/o data transfer 317d7dfca08SIgor Mitsyanko */ 318d7dfca08SIgor Mitsyanko 319d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */ 320d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s) 321d7dfca08SIgor Mitsyanko { 322d7dfca08SIgor Mitsyanko int index = 0; 323d7dfca08SIgor Mitsyanko 324d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) && 325d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) { 326d7dfca08SIgor Mitsyanko return; 327d7dfca08SIgor Mitsyanko } 328d7dfca08SIgor Mitsyanko 329d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 33040bbc194SPeter Maydell s->fifo_buffer[index] = sdbus_read_data(&s->sdbus); 331d7dfca08SIgor Mitsyanko } 332d7dfca08SIgor Mitsyanko 333d7dfca08SIgor Mitsyanko /* New data now available for READ through Buffer Port Register */ 334d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DATA_AVAILABLE; 335d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_RBUFRDY) { 336d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_RBUFRDY; 337d7dfca08SIgor Mitsyanko } 338d7dfca08SIgor Mitsyanko 339d7dfca08SIgor Mitsyanko /* Clear DAT line active status if that was the last block */ 340d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 341d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) { 342d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 343d7dfca08SIgor Mitsyanko } 344d7dfca08SIgor Mitsyanko 345d7dfca08SIgor Mitsyanko /* If stop at block gap request was set and it's not the last block of 346d7dfca08SIgor Mitsyanko * data - generate Block Event interrupt */ 347d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) && 348d7dfca08SIgor Mitsyanko s->blkcnt != 1) { 349d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DAT_LINE_ACTIVE; 350d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 351d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 352d7dfca08SIgor Mitsyanko } 353d7dfca08SIgor Mitsyanko } 354d7dfca08SIgor Mitsyanko 355d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 356d7dfca08SIgor Mitsyanko } 357d7dfca08SIgor Mitsyanko 358d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */ 359d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size) 360d7dfca08SIgor Mitsyanko { 361d7dfca08SIgor Mitsyanko uint32_t value = 0; 362d7dfca08SIgor Mitsyanko int i; 363d7dfca08SIgor Mitsyanko 364d7dfca08SIgor Mitsyanko /* first check that a valid data exists in host controller input buffer */ 365d7dfca08SIgor Mitsyanko if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) { 366d7dfca08SIgor Mitsyanko ERRPRINT("Trying to read from empty buffer\n"); 367d7dfca08SIgor Mitsyanko return 0; 368d7dfca08SIgor Mitsyanko } 369d7dfca08SIgor Mitsyanko 370d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 371d7dfca08SIgor Mitsyanko value |= s->fifo_buffer[s->data_count] << i * 8; 372d7dfca08SIgor Mitsyanko s->data_count++; 373d7dfca08SIgor Mitsyanko /* check if we've read all valid data (blksize bytes) from buffer */ 374d7dfca08SIgor Mitsyanko if ((s->data_count) >= (s->blksize & 0x0fff)) { 375d7dfca08SIgor Mitsyanko DPRINT_L2("All %u bytes of data have been read from input buffer\n", 376d7dfca08SIgor Mitsyanko s->data_count); 377d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */ 378d7dfca08SIgor Mitsyanko s->data_count = 0; /* next buff read must start at position [0] */ 379d7dfca08SIgor Mitsyanko 380d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 381d7dfca08SIgor Mitsyanko s->blkcnt--; 382d7dfca08SIgor Mitsyanko } 383d7dfca08SIgor Mitsyanko 384d7dfca08SIgor Mitsyanko /* if that was the last block of data */ 385d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 386d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) || 387d7dfca08SIgor Mitsyanko /* stop at gap request */ 388d7dfca08SIgor Mitsyanko (s->stopped_state == sdhc_gap_read && 389d7dfca08SIgor Mitsyanko !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) { 390d368ba43SKevin O'Connor sdhci_end_transfer(s); 391d7dfca08SIgor Mitsyanko } else { /* if there are more data, read next block from card */ 392d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 393d7dfca08SIgor Mitsyanko } 394d7dfca08SIgor Mitsyanko break; 395d7dfca08SIgor Mitsyanko } 396d7dfca08SIgor Mitsyanko } 397d7dfca08SIgor Mitsyanko 398d7dfca08SIgor Mitsyanko return value; 399d7dfca08SIgor Mitsyanko } 400d7dfca08SIgor Mitsyanko 401d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */ 402d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s) 403d7dfca08SIgor Mitsyanko { 404d7dfca08SIgor Mitsyanko int index = 0; 405d7dfca08SIgor Mitsyanko 406d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_SPACE_AVAILABLE) { 407d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 408d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_WBUFRDY; 409d7dfca08SIgor Mitsyanko } 410d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 411d7dfca08SIgor Mitsyanko return; 412d7dfca08SIgor Mitsyanko } 413d7dfca08SIgor Mitsyanko 414d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 415d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 416d7dfca08SIgor Mitsyanko return; 417d7dfca08SIgor Mitsyanko } else { 418d7dfca08SIgor Mitsyanko s->blkcnt--; 419d7dfca08SIgor Mitsyanko } 420d7dfca08SIgor Mitsyanko } 421d7dfca08SIgor Mitsyanko 422d7dfca08SIgor Mitsyanko for (index = 0; index < (s->blksize & 0x0fff); index++) { 42340bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[index]); 424d7dfca08SIgor Mitsyanko } 425d7dfca08SIgor Mitsyanko 426d7dfca08SIgor Mitsyanko /* Next data can be written through BUFFER DATORT register */ 427d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_SPACE_AVAILABLE; 428d7dfca08SIgor Mitsyanko 429d7dfca08SIgor Mitsyanko /* Finish transfer if that was the last block of data */ 430d7dfca08SIgor Mitsyanko if ((s->trnmod & SDHC_TRNS_MULTI) == 0 || 431d7dfca08SIgor Mitsyanko ((s->trnmod & SDHC_TRNS_MULTI) && 432d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) { 433d368ba43SKevin O'Connor sdhci_end_transfer(s); 434dcdb4cd8SPeter Crosthwaite } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) { 435dcdb4cd8SPeter Crosthwaite s->norintsts |= SDHC_NIS_WBUFRDY; 436d7dfca08SIgor Mitsyanko } 437d7dfca08SIgor Mitsyanko 438d7dfca08SIgor Mitsyanko /* Generate Block Gap Event if requested and if not the last block */ 439d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) && 440d7dfca08SIgor Mitsyanko s->blkcnt > 0) { 441d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_DOING_WRITE; 442d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_EISEN_BLKGAP) { 443d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_EIS_BLKGAP; 444d7dfca08SIgor Mitsyanko } 445d368ba43SKevin O'Connor sdhci_end_transfer(s); 446d7dfca08SIgor Mitsyanko } 447d7dfca08SIgor Mitsyanko 448d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 449d7dfca08SIgor Mitsyanko } 450d7dfca08SIgor Mitsyanko 451d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port 452d7dfca08SIgor Mitsyanko * register */ 453d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size) 454d7dfca08SIgor Mitsyanko { 455d7dfca08SIgor Mitsyanko unsigned i; 456d7dfca08SIgor Mitsyanko 457d7dfca08SIgor Mitsyanko /* Check that there is free space left in a buffer */ 458d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) { 459d7dfca08SIgor Mitsyanko ERRPRINT("Can't write to data buffer: buffer full\n"); 460d7dfca08SIgor Mitsyanko return; 461d7dfca08SIgor Mitsyanko } 462d7dfca08SIgor Mitsyanko 463d7dfca08SIgor Mitsyanko for (i = 0; i < size; i++) { 464d7dfca08SIgor Mitsyanko s->fifo_buffer[s->data_count] = value & 0xFF; 465d7dfca08SIgor Mitsyanko s->data_count++; 466d7dfca08SIgor Mitsyanko value >>= 8; 467d7dfca08SIgor Mitsyanko if (s->data_count >= (s->blksize & 0x0fff)) { 468d7dfca08SIgor Mitsyanko DPRINT_L2("write buffer filled with %u bytes of data\n", 469d7dfca08SIgor Mitsyanko s->data_count); 470d7dfca08SIgor Mitsyanko s->data_count = 0; 471d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_SPACE_AVAILABLE; 472d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_WRITE) { 473d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 474d7dfca08SIgor Mitsyanko } 475d7dfca08SIgor Mitsyanko } 476d7dfca08SIgor Mitsyanko } 477d7dfca08SIgor Mitsyanko } 478d7dfca08SIgor Mitsyanko 479d7dfca08SIgor Mitsyanko /* 480d7dfca08SIgor Mitsyanko * Single DMA data transfer 481d7dfca08SIgor Mitsyanko */ 482d7dfca08SIgor Mitsyanko 483d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */ 484d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s) 485d7dfca08SIgor Mitsyanko { 486d7dfca08SIgor Mitsyanko bool page_aligned = false; 487d7dfca08SIgor Mitsyanko unsigned int n, begin; 488d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 489d7dfca08SIgor Mitsyanko uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12); 490d7dfca08SIgor Mitsyanko uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk); 491d7dfca08SIgor Mitsyanko 4926e86d903SPrasad J Pandit if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) { 4936e86d903SPrasad J Pandit qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n"); 4946e86d903SPrasad J Pandit return; 4956e86d903SPrasad J Pandit } 4966e86d903SPrasad J Pandit 497d7dfca08SIgor Mitsyanko /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for 498d7dfca08SIgor Mitsyanko * possible stop at page boundary if initial address is not page aligned, 499d7dfca08SIgor Mitsyanko * allow them to work properly */ 500d7dfca08SIgor Mitsyanko if ((s->sdmasysad % boundary_chk) == 0) { 501d7dfca08SIgor Mitsyanko page_aligned = true; 502d7dfca08SIgor Mitsyanko } 503d7dfca08SIgor Mitsyanko 504d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 505d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 506d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 507d7dfca08SIgor Mitsyanko while (s->blkcnt) { 508d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 509d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 51040bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 511d7dfca08SIgor Mitsyanko } 512d7dfca08SIgor Mitsyanko } 513d7dfca08SIgor Mitsyanko begin = s->data_count; 514d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 515d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 516d7dfca08SIgor Mitsyanko boundary_count = 0; 517d7dfca08SIgor Mitsyanko } else { 518d7dfca08SIgor Mitsyanko s->data_count = block_size; 519d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 520d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 521d7dfca08SIgor Mitsyanko s->blkcnt--; 522d7dfca08SIgor Mitsyanko } 523d7dfca08SIgor Mitsyanko } 524df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, 525d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], s->data_count - begin); 526d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 527d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 528d7dfca08SIgor Mitsyanko s->data_count = 0; 529d7dfca08SIgor Mitsyanko } 530d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 531d7dfca08SIgor Mitsyanko break; 532d7dfca08SIgor Mitsyanko } 533d7dfca08SIgor Mitsyanko } 534d7dfca08SIgor Mitsyanko } else { 535d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT | 536d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 537d7dfca08SIgor Mitsyanko while (s->blkcnt) { 538d7dfca08SIgor Mitsyanko begin = s->data_count; 539d7dfca08SIgor Mitsyanko if (((boundary_count + begin) < block_size) && page_aligned) { 540d7dfca08SIgor Mitsyanko s->data_count = boundary_count + begin; 541d7dfca08SIgor Mitsyanko boundary_count = 0; 542d7dfca08SIgor Mitsyanko } else { 543d7dfca08SIgor Mitsyanko s->data_count = block_size; 544d7dfca08SIgor Mitsyanko boundary_count -= block_size - begin; 545d7dfca08SIgor Mitsyanko } 546df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, 54742922105SPrasad J Pandit &s->fifo_buffer[begin], s->data_count - begin); 548d7dfca08SIgor Mitsyanko s->sdmasysad += s->data_count - begin; 549d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 550d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 55140bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 552d7dfca08SIgor Mitsyanko } 553d7dfca08SIgor Mitsyanko s->data_count = 0; 554d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 555d7dfca08SIgor Mitsyanko s->blkcnt--; 556d7dfca08SIgor Mitsyanko } 557d7dfca08SIgor Mitsyanko } 558d7dfca08SIgor Mitsyanko if (page_aligned && boundary_count == 0) { 559d7dfca08SIgor Mitsyanko break; 560d7dfca08SIgor Mitsyanko } 561d7dfca08SIgor Mitsyanko } 562d7dfca08SIgor Mitsyanko } 563d7dfca08SIgor Mitsyanko 564d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 565d368ba43SKevin O'Connor sdhci_end_transfer(s); 566d7dfca08SIgor Mitsyanko } else { 567d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_DMA) { 568d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_DMA; 569d7dfca08SIgor Mitsyanko } 570d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 571d7dfca08SIgor Mitsyanko } 572d7dfca08SIgor Mitsyanko } 573d7dfca08SIgor Mitsyanko 574d7dfca08SIgor Mitsyanko /* single block SDMA transfer */ 575d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s) 576d7dfca08SIgor Mitsyanko { 577d7dfca08SIgor Mitsyanko int n; 578d7dfca08SIgor Mitsyanko uint32_t datacnt = s->blksize & 0x0fff; 579d7dfca08SIgor Mitsyanko 580d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 581d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 58240bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 583d7dfca08SIgor Mitsyanko } 584df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer, 585d7dfca08SIgor Mitsyanko datacnt); 586d7dfca08SIgor Mitsyanko } else { 587df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer, 588d7dfca08SIgor Mitsyanko datacnt); 589d7dfca08SIgor Mitsyanko for (n = 0; n < datacnt; n++) { 59040bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 591d7dfca08SIgor Mitsyanko } 592d7dfca08SIgor Mitsyanko } 593d7dfca08SIgor Mitsyanko s->blkcnt--; 594d7dfca08SIgor Mitsyanko 595d368ba43SKevin O'Connor sdhci_end_transfer(s); 596d7dfca08SIgor Mitsyanko } 597d7dfca08SIgor Mitsyanko 598d7dfca08SIgor Mitsyanko typedef struct ADMADescr { 599d7dfca08SIgor Mitsyanko hwaddr addr; 600d7dfca08SIgor Mitsyanko uint16_t length; 601d7dfca08SIgor Mitsyanko uint8_t attr; 602d7dfca08SIgor Mitsyanko uint8_t incr; 603d7dfca08SIgor Mitsyanko } ADMADescr; 604d7dfca08SIgor Mitsyanko 605d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr) 606d7dfca08SIgor Mitsyanko { 607d7dfca08SIgor Mitsyanko uint32_t adma1 = 0; 608d7dfca08SIgor Mitsyanko uint64_t adma2 = 0; 609d7dfca08SIgor Mitsyanko hwaddr entry_addr = (hwaddr)s->admasysaddr; 610d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 611d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 612df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2, 613d7dfca08SIgor Mitsyanko sizeof(adma2)); 614d7dfca08SIgor Mitsyanko adma2 = le64_to_cpu(adma2); 615d7dfca08SIgor Mitsyanko /* The spec does not specify endianness of descriptor table. 616d7dfca08SIgor Mitsyanko * We currently assume that it is LE. 617d7dfca08SIgor Mitsyanko */ 618d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull; 619d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract64(adma2, 16, 16); 620d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract64(adma2, 0, 7); 621d7dfca08SIgor Mitsyanko dscr->incr = 8; 622d7dfca08SIgor Mitsyanko break; 623d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 624df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1, 625d7dfca08SIgor Mitsyanko sizeof(adma1)); 626d7dfca08SIgor Mitsyanko adma1 = le32_to_cpu(adma1); 627d7dfca08SIgor Mitsyanko dscr->addr = (hwaddr)(adma1 & 0xFFFFF000); 628d7dfca08SIgor Mitsyanko dscr->attr = (uint8_t)extract32(adma1, 0, 7); 629d7dfca08SIgor Mitsyanko dscr->incr = 4; 630d7dfca08SIgor Mitsyanko if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) { 631d7dfca08SIgor Mitsyanko dscr->length = (uint16_t)extract32(adma1, 12, 16); 632d7dfca08SIgor Mitsyanko } else { 633d7dfca08SIgor Mitsyanko dscr->length = 4096; 634d7dfca08SIgor Mitsyanko } 635d7dfca08SIgor Mitsyanko break; 636d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 637df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr, 638d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->attr), 1); 639df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 2, 640d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->length), 2); 641d7dfca08SIgor Mitsyanko dscr->length = le16_to_cpu(dscr->length); 642df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, entry_addr + 4, 643d7dfca08SIgor Mitsyanko (uint8_t *)(&dscr->addr), 8); 644d7dfca08SIgor Mitsyanko dscr->attr = le64_to_cpu(dscr->attr); 645d7dfca08SIgor Mitsyanko dscr->attr &= 0xfffffff8; 646d7dfca08SIgor Mitsyanko dscr->incr = 12; 647d7dfca08SIgor Mitsyanko break; 648d7dfca08SIgor Mitsyanko } 649d7dfca08SIgor Mitsyanko } 650d7dfca08SIgor Mitsyanko 651d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */ 652d7dfca08SIgor Mitsyanko 653d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s) 654d7dfca08SIgor Mitsyanko { 655d7dfca08SIgor Mitsyanko unsigned int n, begin, length; 656d7dfca08SIgor Mitsyanko const uint16_t block_size = s->blksize & 0x0fff; 657d7dfca08SIgor Mitsyanko ADMADescr dscr; 658d7dfca08SIgor Mitsyanko int i; 659d7dfca08SIgor Mitsyanko 660d7dfca08SIgor Mitsyanko for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) { 661d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH; 662d7dfca08SIgor Mitsyanko 663d7dfca08SIgor Mitsyanko get_adma_description(s, &dscr); 664d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n", 665d7dfca08SIgor Mitsyanko dscr.addr, dscr.length, dscr.attr); 666d7dfca08SIgor Mitsyanko 667d7dfca08SIgor Mitsyanko if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) { 668d7dfca08SIgor Mitsyanko /* Indicate that error occurred in ST_FDS state */ 669d7dfca08SIgor Mitsyanko s->admaerr &= ~SDHC_ADMAERR_STATE_MASK; 670d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS; 671d7dfca08SIgor Mitsyanko 672d7dfca08SIgor Mitsyanko /* Generate ADMA error interrupt */ 673d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 674d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 675d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 676d7dfca08SIgor Mitsyanko } 677d7dfca08SIgor Mitsyanko 678d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 679d7dfca08SIgor Mitsyanko return; 680d7dfca08SIgor Mitsyanko } 681d7dfca08SIgor Mitsyanko 682d7dfca08SIgor Mitsyanko length = dscr.length ? dscr.length : 65536; 683d7dfca08SIgor Mitsyanko 684d7dfca08SIgor Mitsyanko switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) { 685d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */ 686d7dfca08SIgor Mitsyanko 687d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_READ) { 688d7dfca08SIgor Mitsyanko while (length) { 689d7dfca08SIgor Mitsyanko if (s->data_count == 0) { 690d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 69140bbc194SPeter Maydell s->fifo_buffer[n] = sdbus_read_data(&s->sdbus); 692d7dfca08SIgor Mitsyanko } 693d7dfca08SIgor Mitsyanko } 694d7dfca08SIgor Mitsyanko begin = s->data_count; 695d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 696d7dfca08SIgor Mitsyanko s->data_count = length + begin; 697d7dfca08SIgor Mitsyanko length = 0; 698d7dfca08SIgor Mitsyanko } else { 699d7dfca08SIgor Mitsyanko s->data_count = block_size; 700d7dfca08SIgor Mitsyanko length -= block_size - begin; 701d7dfca08SIgor Mitsyanko } 702df32fd1cSPaolo Bonzini dma_memory_write(&address_space_memory, dscr.addr, 703d7dfca08SIgor Mitsyanko &s->fifo_buffer[begin], 704d7dfca08SIgor Mitsyanko s->data_count - begin); 705d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 706d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 707d7dfca08SIgor Mitsyanko s->data_count = 0; 708d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 709d7dfca08SIgor Mitsyanko s->blkcnt--; 710d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 711d7dfca08SIgor Mitsyanko break; 712d7dfca08SIgor Mitsyanko } 713d7dfca08SIgor Mitsyanko } 714d7dfca08SIgor Mitsyanko } 715d7dfca08SIgor Mitsyanko } 716d7dfca08SIgor Mitsyanko } else { 717d7dfca08SIgor Mitsyanko while (length) { 718d7dfca08SIgor Mitsyanko begin = s->data_count; 719d7dfca08SIgor Mitsyanko if ((length + begin) < block_size) { 720d7dfca08SIgor Mitsyanko s->data_count = length + begin; 721d7dfca08SIgor Mitsyanko length = 0; 722d7dfca08SIgor Mitsyanko } else { 723d7dfca08SIgor Mitsyanko s->data_count = block_size; 724d7dfca08SIgor Mitsyanko length -= block_size - begin; 725d7dfca08SIgor Mitsyanko } 726df32fd1cSPaolo Bonzini dma_memory_read(&address_space_memory, dscr.addr, 7279db11cefSPeter Crosthwaite &s->fifo_buffer[begin], 7289db11cefSPeter Crosthwaite s->data_count - begin); 729d7dfca08SIgor Mitsyanko dscr.addr += s->data_count - begin; 730d7dfca08SIgor Mitsyanko if (s->data_count == block_size) { 731d7dfca08SIgor Mitsyanko for (n = 0; n < block_size; n++) { 73240bbc194SPeter Maydell sdbus_write_data(&s->sdbus, s->fifo_buffer[n]); 733d7dfca08SIgor Mitsyanko } 734d7dfca08SIgor Mitsyanko s->data_count = 0; 735d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) { 736d7dfca08SIgor Mitsyanko s->blkcnt--; 737d7dfca08SIgor Mitsyanko if (s->blkcnt == 0) { 738d7dfca08SIgor Mitsyanko break; 739d7dfca08SIgor Mitsyanko } 740d7dfca08SIgor Mitsyanko } 741d7dfca08SIgor Mitsyanko } 742d7dfca08SIgor Mitsyanko } 743d7dfca08SIgor Mitsyanko } 744d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 745d7dfca08SIgor Mitsyanko break; 746d7dfca08SIgor Mitsyanko case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */ 747d7dfca08SIgor Mitsyanko s->admasysaddr = dscr.addr; 748be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n", 749be9c5ddeSSai Pavan Boddu s->admasysaddr); 750d7dfca08SIgor Mitsyanko break; 751d7dfca08SIgor Mitsyanko default: 752d7dfca08SIgor Mitsyanko s->admasysaddr += dscr.incr; 753d7dfca08SIgor Mitsyanko break; 754d7dfca08SIgor Mitsyanko } 755d7dfca08SIgor Mitsyanko 7561d32c26fSPeter Crosthwaite if (dscr.attr & SDHC_ADMA_ATTR_INT) { 757be9c5ddeSSai Pavan Boddu DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n", 758be9c5ddeSSai Pavan Boddu s->admasysaddr); 7591d32c26fSPeter Crosthwaite if (s->norintstsen & SDHC_NISEN_DMA) { 7601d32c26fSPeter Crosthwaite s->norintsts |= SDHC_NIS_DMA; 7611d32c26fSPeter Crosthwaite } 7621d32c26fSPeter Crosthwaite 7631d32c26fSPeter Crosthwaite sdhci_update_irq(s); 7641d32c26fSPeter Crosthwaite } 7651d32c26fSPeter Crosthwaite 766d7dfca08SIgor Mitsyanko /* ADMA transfer terminates if blkcnt == 0 or by END attribute */ 767d7dfca08SIgor Mitsyanko if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 768d7dfca08SIgor Mitsyanko (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) { 769d7dfca08SIgor Mitsyanko DPRINT_L2("ADMA transfer completed\n"); 770d7dfca08SIgor Mitsyanko if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) && 771d7dfca08SIgor Mitsyanko (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && 772d7dfca08SIgor Mitsyanko s->blkcnt != 0)) { 773d7dfca08SIgor Mitsyanko ERRPRINT("SD/MMC host ADMA length mismatch\n"); 774d7dfca08SIgor Mitsyanko s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH | 775d7dfca08SIgor Mitsyanko SDHC_ADMAERR_STATE_ST_TFR; 776d7dfca08SIgor Mitsyanko if (s->errintstsen & SDHC_EISEN_ADMAERR) { 777d7dfca08SIgor Mitsyanko ERRPRINT("Set ADMA error flag\n"); 778d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_ADMAERR; 779d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 780d7dfca08SIgor Mitsyanko } 781d7dfca08SIgor Mitsyanko 782d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 783d7dfca08SIgor Mitsyanko } 784d368ba43SKevin O'Connor sdhci_end_transfer(s); 785d7dfca08SIgor Mitsyanko return; 786d7dfca08SIgor Mitsyanko } 787d7dfca08SIgor Mitsyanko 788d7dfca08SIgor Mitsyanko } 789d7dfca08SIgor Mitsyanko 790085d8134SPeter Maydell /* we have unfinished business - reschedule to continue ADMA */ 791bc72ad67SAlex Bligh timer_mod(s->transfer_timer, 792bc72ad67SAlex Bligh qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY); 793d7dfca08SIgor Mitsyanko } 794d7dfca08SIgor Mitsyanko 795d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */ 796d7dfca08SIgor Mitsyanko 797d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque) 798d7dfca08SIgor Mitsyanko { 799d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 800d7dfca08SIgor Mitsyanko 801d7dfca08SIgor Mitsyanko if (s->trnmod & SDHC_TRNS_DMA) { 802d7dfca08SIgor Mitsyanko switch (SDHC_DMA_TYPE(s->hostctl)) { 803d7dfca08SIgor Mitsyanko case SDHC_CTRL_SDMA: 804d7dfca08SIgor Mitsyanko if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) { 805d368ba43SKevin O'Connor sdhci_sdma_transfer_single_block(s); 806d7dfca08SIgor Mitsyanko } else { 807d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 808d7dfca08SIgor Mitsyanko } 809d7dfca08SIgor Mitsyanko 810d7dfca08SIgor Mitsyanko break; 811d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA1_32: 812d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA1)) { 813d7dfca08SIgor Mitsyanko ERRPRINT("ADMA1 not supported\n"); 814d7dfca08SIgor Mitsyanko break; 815d7dfca08SIgor Mitsyanko } 816d7dfca08SIgor Mitsyanko 817d368ba43SKevin O'Connor sdhci_do_adma(s); 818d7dfca08SIgor Mitsyanko break; 819d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_32: 820d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2)) { 821d7dfca08SIgor Mitsyanko ERRPRINT("ADMA2 not supported\n"); 822d7dfca08SIgor Mitsyanko break; 823d7dfca08SIgor Mitsyanko } 824d7dfca08SIgor Mitsyanko 825d368ba43SKevin O'Connor sdhci_do_adma(s); 826d7dfca08SIgor Mitsyanko break; 827d7dfca08SIgor Mitsyanko case SDHC_CTRL_ADMA2_64: 828d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_ADMA2) || 829d7dfca08SIgor Mitsyanko !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) { 830d7dfca08SIgor Mitsyanko ERRPRINT("64 bit ADMA not supported\n"); 831d7dfca08SIgor Mitsyanko break; 832d7dfca08SIgor Mitsyanko } 833d7dfca08SIgor Mitsyanko 834d368ba43SKevin O'Connor sdhci_do_adma(s); 835d7dfca08SIgor Mitsyanko break; 836d7dfca08SIgor Mitsyanko default: 837d7dfca08SIgor Mitsyanko ERRPRINT("Unsupported DMA type\n"); 838d7dfca08SIgor Mitsyanko break; 839d7dfca08SIgor Mitsyanko } 840d7dfca08SIgor Mitsyanko } else { 84140bbc194SPeter Maydell if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) { 842d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT | 843d7dfca08SIgor Mitsyanko SDHC_DAT_LINE_ACTIVE; 844d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 845d7dfca08SIgor Mitsyanko } else { 846d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE | 847d7dfca08SIgor Mitsyanko SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT; 848d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 849d7dfca08SIgor Mitsyanko } 850d7dfca08SIgor Mitsyanko } 851d7dfca08SIgor Mitsyanko } 852d7dfca08SIgor Mitsyanko 853d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s) 854d7dfca08SIgor Mitsyanko { 8556890a695SPeter Crosthwaite if (!SDHC_CLOCK_IS_ON(s->clkcon) || 856d7dfca08SIgor Mitsyanko (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) && 857d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_DATA_PRESENT) || 858d7dfca08SIgor Mitsyanko ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY && 859d7dfca08SIgor Mitsyanko !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) { 860d7dfca08SIgor Mitsyanko return false; 861d7dfca08SIgor Mitsyanko } 862d7dfca08SIgor Mitsyanko 863d7dfca08SIgor Mitsyanko return true; 864d7dfca08SIgor Mitsyanko } 865d7dfca08SIgor Mitsyanko 866d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and 867d7dfca08SIgor Mitsyanko * continuous manner */ 868d7dfca08SIgor Mitsyanko static inline bool 869d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num) 870d7dfca08SIgor Mitsyanko { 871d7dfca08SIgor Mitsyanko if ((s->data_count & 0x3) != byte_num) { 872d7dfca08SIgor Mitsyanko ERRPRINT("Non-sequential access to Buffer Data Port register" 873d7dfca08SIgor Mitsyanko "is prohibited\n"); 874d7dfca08SIgor Mitsyanko return false; 875d7dfca08SIgor Mitsyanko } 876d7dfca08SIgor Mitsyanko return true; 877d7dfca08SIgor Mitsyanko } 878d7dfca08SIgor Mitsyanko 879d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size) 880d7dfca08SIgor Mitsyanko { 881d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 882d7dfca08SIgor Mitsyanko uint32_t ret = 0; 883d7dfca08SIgor Mitsyanko 884d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 885d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 886d7dfca08SIgor Mitsyanko ret = s->sdmasysad; 887d7dfca08SIgor Mitsyanko break; 888d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 889d7dfca08SIgor Mitsyanko ret = s->blksize | (s->blkcnt << 16); 890d7dfca08SIgor Mitsyanko break; 891d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 892d7dfca08SIgor Mitsyanko ret = s->argument; 893d7dfca08SIgor Mitsyanko break; 894d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 895d7dfca08SIgor Mitsyanko ret = s->trnmod | (s->cmdreg << 16); 896d7dfca08SIgor Mitsyanko break; 897d7dfca08SIgor Mitsyanko case SDHC_RSPREG0 ... SDHC_RSPREG3: 898d7dfca08SIgor Mitsyanko ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2]; 899d7dfca08SIgor Mitsyanko break; 900d7dfca08SIgor Mitsyanko case SDHC_BDATA: 901d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 902d368ba43SKevin O'Connor ret = sdhci_read_dataport(s, size); 903d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, 904677ff2aeSPeter Crosthwaite ret, ret); 905d7dfca08SIgor Mitsyanko return ret; 906d7dfca08SIgor Mitsyanko } 907d7dfca08SIgor Mitsyanko break; 908d7dfca08SIgor Mitsyanko case SDHC_PRNSTS: 909d7dfca08SIgor Mitsyanko ret = s->prnsts; 910d7dfca08SIgor Mitsyanko break; 911d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 912d7dfca08SIgor Mitsyanko ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) | 913d7dfca08SIgor Mitsyanko (s->wakcon << 24); 914d7dfca08SIgor Mitsyanko break; 915d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 916d7dfca08SIgor Mitsyanko ret = s->clkcon | (s->timeoutcon << 16); 917d7dfca08SIgor Mitsyanko break; 918d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 919d7dfca08SIgor Mitsyanko ret = s->norintsts | (s->errintsts << 16); 920d7dfca08SIgor Mitsyanko break; 921d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 922d7dfca08SIgor Mitsyanko ret = s->norintstsen | (s->errintstsen << 16); 923d7dfca08SIgor Mitsyanko break; 924d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 925d7dfca08SIgor Mitsyanko ret = s->norintsigen | (s->errintsigen << 16); 926d7dfca08SIgor Mitsyanko break; 927d7dfca08SIgor Mitsyanko case SDHC_ACMD12ERRSTS: 928d7dfca08SIgor Mitsyanko ret = s->acmd12errsts; 929d7dfca08SIgor Mitsyanko break; 930d7dfca08SIgor Mitsyanko case SDHC_CAPAREG: 931d7dfca08SIgor Mitsyanko ret = s->capareg; 932d7dfca08SIgor Mitsyanko break; 933d7dfca08SIgor Mitsyanko case SDHC_MAXCURR: 934d7dfca08SIgor Mitsyanko ret = s->maxcurr; 935d7dfca08SIgor Mitsyanko break; 936d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 937d7dfca08SIgor Mitsyanko ret = s->admaerr; 938d7dfca08SIgor Mitsyanko break; 939d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 940d7dfca08SIgor Mitsyanko ret = (uint32_t)s->admasysaddr; 941d7dfca08SIgor Mitsyanko break; 942d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 943d7dfca08SIgor Mitsyanko ret = (uint32_t)(s->admasysaddr >> 32); 944d7dfca08SIgor Mitsyanko break; 945d7dfca08SIgor Mitsyanko case SDHC_SLOT_INT_STATUS: 946d7dfca08SIgor Mitsyanko ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s); 947d7dfca08SIgor Mitsyanko break; 948d7dfca08SIgor Mitsyanko default: 949d368ba43SKevin O'Connor ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset); 950d7dfca08SIgor Mitsyanko break; 951d7dfca08SIgor Mitsyanko } 952d7dfca08SIgor Mitsyanko 953d7dfca08SIgor Mitsyanko ret >>= (offset & 0x3) * 8; 954d7dfca08SIgor Mitsyanko ret &= (1ULL << (size * 8)) - 1; 955d368ba43SKevin O'Connor DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret); 956d7dfca08SIgor Mitsyanko return ret; 957d7dfca08SIgor Mitsyanko } 958d7dfca08SIgor Mitsyanko 959d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value) 960d7dfca08SIgor Mitsyanko { 961d7dfca08SIgor Mitsyanko if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) { 962d7dfca08SIgor Mitsyanko return; 963d7dfca08SIgor Mitsyanko } 964d7dfca08SIgor Mitsyanko s->blkgap = value & SDHC_STOP_AT_GAP_REQ; 965d7dfca08SIgor Mitsyanko 966d7dfca08SIgor Mitsyanko if ((value & SDHC_CONTINUE_REQ) && s->stopped_state && 967d7dfca08SIgor Mitsyanko (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) { 968d7dfca08SIgor Mitsyanko if (s->stopped_state == sdhc_gap_read) { 969d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ; 970d368ba43SKevin O'Connor sdhci_read_block_from_card(s); 971d7dfca08SIgor Mitsyanko } else { 972d7dfca08SIgor Mitsyanko s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE; 973d368ba43SKevin O'Connor sdhci_write_block_to_card(s); 974d7dfca08SIgor Mitsyanko } 975d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 976d7dfca08SIgor Mitsyanko } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) { 977d7dfca08SIgor Mitsyanko if (s->prnsts & SDHC_DOING_READ) { 978d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_read; 979d7dfca08SIgor Mitsyanko } else if (s->prnsts & SDHC_DOING_WRITE) { 980d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_gap_write; 981d7dfca08SIgor Mitsyanko } 982d7dfca08SIgor Mitsyanko } 983d7dfca08SIgor Mitsyanko } 984d7dfca08SIgor Mitsyanko 985d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value) 986d7dfca08SIgor Mitsyanko { 987d7dfca08SIgor Mitsyanko switch (value) { 988d7dfca08SIgor Mitsyanko case SDHC_RESET_ALL: 989d368ba43SKevin O'Connor sdhci_reset(s); 990d7dfca08SIgor Mitsyanko break; 991d7dfca08SIgor Mitsyanko case SDHC_RESET_CMD: 992d7dfca08SIgor Mitsyanko s->prnsts &= ~SDHC_CMD_INHIBIT; 993d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_CMDCMP; 994d7dfca08SIgor Mitsyanko break; 995d7dfca08SIgor Mitsyanko case SDHC_RESET_DATA: 996d7dfca08SIgor Mitsyanko s->data_count = 0; 997d7dfca08SIgor Mitsyanko s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE | 998d7dfca08SIgor Mitsyanko SDHC_DOING_READ | SDHC_DOING_WRITE | 999d7dfca08SIgor Mitsyanko SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE); 1000d7dfca08SIgor Mitsyanko s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ); 1001d7dfca08SIgor Mitsyanko s->stopped_state = sdhc_not_stopped; 1002d7dfca08SIgor Mitsyanko s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY | 1003d7dfca08SIgor Mitsyanko SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP); 1004d7dfca08SIgor Mitsyanko break; 1005d7dfca08SIgor Mitsyanko } 1006d7dfca08SIgor Mitsyanko } 1007d7dfca08SIgor Mitsyanko 1008d7dfca08SIgor Mitsyanko static void 1009d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size) 1010d7dfca08SIgor Mitsyanko { 1011d368ba43SKevin O'Connor SDHCIState *s = (SDHCIState *)opaque; 1012d7dfca08SIgor Mitsyanko unsigned shift = 8 * (offset & 0x3); 1013d7dfca08SIgor Mitsyanko uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift); 1014d368ba43SKevin O'Connor uint32_t value = val; 1015d7dfca08SIgor Mitsyanko value <<= shift; 1016d7dfca08SIgor Mitsyanko 1017d7dfca08SIgor Mitsyanko switch (offset & ~0x3) { 1018d7dfca08SIgor Mitsyanko case SDHC_SYSAD: 1019d7dfca08SIgor Mitsyanko s->sdmasysad = (s->sdmasysad & mask) | value; 1020d7dfca08SIgor Mitsyanko MASKED_WRITE(s->sdmasysad, mask, value); 1021d7dfca08SIgor Mitsyanko /* Writing to last byte of sdmasysad might trigger transfer */ 1022d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt && 1023d7dfca08SIgor Mitsyanko s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) { 102445ba9f76SPrasad J Pandit if (s->trnmod & SDHC_TRNS_MULTI) { 1025d368ba43SKevin O'Connor sdhci_sdma_transfer_multi_blocks(s); 102645ba9f76SPrasad J Pandit } else { 102745ba9f76SPrasad J Pandit sdhci_sdma_transfer_single_block(s); 102845ba9f76SPrasad J Pandit } 1029d7dfca08SIgor Mitsyanko } 1030d7dfca08SIgor Mitsyanko break; 1031d7dfca08SIgor Mitsyanko case SDHC_BLKSIZE: 1032d7dfca08SIgor Mitsyanko if (!TRANSFERRING_DATA(s->prnsts)) { 1033d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blksize, mask, value); 1034d7dfca08SIgor Mitsyanko MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16); 1035d7dfca08SIgor Mitsyanko } 10369201bb9aSAlistair Francis 10379201bb9aSAlistair Francis /* Limit block size to the maximum buffer size */ 10389201bb9aSAlistair Francis if (extract32(s->blksize, 0, 12) > s->buf_maxsz) { 10399201bb9aSAlistair Francis qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \ 10409201bb9aSAlistair Francis "the maximum buffer 0x%x", __func__, s->blksize, 10419201bb9aSAlistair Francis s->buf_maxsz); 10429201bb9aSAlistair Francis 10439201bb9aSAlistair Francis s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz); 10449201bb9aSAlistair Francis } 10459201bb9aSAlistair Francis 1046d7dfca08SIgor Mitsyanko break; 1047d7dfca08SIgor Mitsyanko case SDHC_ARGUMENT: 1048d7dfca08SIgor Mitsyanko MASKED_WRITE(s->argument, mask, value); 1049d7dfca08SIgor Mitsyanko break; 1050d7dfca08SIgor Mitsyanko case SDHC_TRNMOD: 1051d7dfca08SIgor Mitsyanko /* DMA can be enabled only if it is supported as indicated by 1052d7dfca08SIgor Mitsyanko * capabilities register */ 1053d7dfca08SIgor Mitsyanko if (!(s->capareg & SDHC_CAN_DO_DMA)) { 1054d7dfca08SIgor Mitsyanko value &= ~SDHC_TRNS_DMA; 1055d7dfca08SIgor Mitsyanko } 10568b20aefaSPrasad J Pandit MASKED_WRITE(s->trnmod, mask, value & MASK_TRNMOD); 1057d7dfca08SIgor Mitsyanko MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16); 1058d7dfca08SIgor Mitsyanko 1059d7dfca08SIgor Mitsyanko /* Writing to the upper byte of CMDREG triggers SD command generation */ 1060d368ba43SKevin O'Connor if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) { 1061d7dfca08SIgor Mitsyanko break; 1062d7dfca08SIgor Mitsyanko } 1063d7dfca08SIgor Mitsyanko 1064d368ba43SKevin O'Connor sdhci_send_command(s); 1065d7dfca08SIgor Mitsyanko break; 1066d7dfca08SIgor Mitsyanko case SDHC_BDATA: 1067d7dfca08SIgor Mitsyanko if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) { 1068d368ba43SKevin O'Connor sdhci_write_dataport(s, value >> shift, size); 1069d7dfca08SIgor Mitsyanko } 1070d7dfca08SIgor Mitsyanko break; 1071d7dfca08SIgor Mitsyanko case SDHC_HOSTCTL: 1072d7dfca08SIgor Mitsyanko if (!(mask & 0xFF0000)) { 1073d7dfca08SIgor Mitsyanko sdhci_blkgap_write(s, value >> 16); 1074d7dfca08SIgor Mitsyanko } 1075d7dfca08SIgor Mitsyanko MASKED_WRITE(s->hostctl, mask, value); 1076d7dfca08SIgor Mitsyanko MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8); 1077d7dfca08SIgor Mitsyanko MASKED_WRITE(s->wakcon, mask >> 24, value >> 24); 1078d7dfca08SIgor Mitsyanko if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 || 1079d7dfca08SIgor Mitsyanko !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) { 1080d7dfca08SIgor Mitsyanko s->pwrcon &= ~SDHC_POWER_ON; 1081d7dfca08SIgor Mitsyanko } 1082d7dfca08SIgor Mitsyanko break; 1083d7dfca08SIgor Mitsyanko case SDHC_CLKCON: 1084d7dfca08SIgor Mitsyanko if (!(mask & 0xFF000000)) { 1085d7dfca08SIgor Mitsyanko sdhci_reset_write(s, value >> 24); 1086d7dfca08SIgor Mitsyanko } 1087d7dfca08SIgor Mitsyanko MASKED_WRITE(s->clkcon, mask, value); 1088d7dfca08SIgor Mitsyanko MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16); 1089d7dfca08SIgor Mitsyanko if (s->clkcon & SDHC_CLOCK_INT_EN) { 1090d7dfca08SIgor Mitsyanko s->clkcon |= SDHC_CLOCK_INT_STABLE; 1091d7dfca08SIgor Mitsyanko } else { 1092d7dfca08SIgor Mitsyanko s->clkcon &= ~SDHC_CLOCK_INT_STABLE; 1093d7dfca08SIgor Mitsyanko } 1094d7dfca08SIgor Mitsyanko break; 1095d7dfca08SIgor Mitsyanko case SDHC_NORINTSTS: 1096d7dfca08SIgor Mitsyanko if (s->norintstsen & SDHC_NISEN_CARDINT) { 1097d7dfca08SIgor Mitsyanko value &= ~SDHC_NIS_CARDINT; 1098d7dfca08SIgor Mitsyanko } 1099d7dfca08SIgor Mitsyanko s->norintsts &= mask | ~value; 1100d7dfca08SIgor Mitsyanko s->errintsts &= (mask >> 16) | ~(value >> 16); 1101d7dfca08SIgor Mitsyanko if (s->errintsts) { 1102d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1103d7dfca08SIgor Mitsyanko } else { 1104d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1105d7dfca08SIgor Mitsyanko } 1106d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1107d7dfca08SIgor Mitsyanko break; 1108d7dfca08SIgor Mitsyanko case SDHC_NORINTSTSEN: 1109d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintstsen, mask, value); 1110d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16); 1111d7dfca08SIgor Mitsyanko s->norintsts &= s->norintstsen; 1112d7dfca08SIgor Mitsyanko s->errintsts &= s->errintstsen; 1113d7dfca08SIgor Mitsyanko if (s->errintsts) { 1114d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1115d7dfca08SIgor Mitsyanko } else { 1116d7dfca08SIgor Mitsyanko s->norintsts &= ~SDHC_NIS_ERR; 1117d7dfca08SIgor Mitsyanko } 11180a7ac9f9SAndrew Baumann /* Quirk for Raspberry Pi: pending card insert interrupt 11190a7ac9f9SAndrew Baumann * appears when first enabled after power on */ 11200a7ac9f9SAndrew Baumann if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) { 11210a7ac9f9SAndrew Baumann assert(s->pending_insert_quirk); 11220a7ac9f9SAndrew Baumann s->norintsts |= SDHC_NIS_INSERT; 11230a7ac9f9SAndrew Baumann s->pending_insert_state = false; 11240a7ac9f9SAndrew Baumann } 1125d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1126d7dfca08SIgor Mitsyanko break; 1127d7dfca08SIgor Mitsyanko case SDHC_NORINTSIGEN: 1128d7dfca08SIgor Mitsyanko MASKED_WRITE(s->norintsigen, mask, value); 1129d7dfca08SIgor Mitsyanko MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16); 1130d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1131d7dfca08SIgor Mitsyanko break; 1132d7dfca08SIgor Mitsyanko case SDHC_ADMAERR: 1133d7dfca08SIgor Mitsyanko MASKED_WRITE(s->admaerr, mask, value); 1134d7dfca08SIgor Mitsyanko break; 1135d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR: 1136d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL | 1137d7dfca08SIgor Mitsyanko (uint64_t)mask)) | (uint64_t)value; 1138d7dfca08SIgor Mitsyanko break; 1139d7dfca08SIgor Mitsyanko case SDHC_ADMASYSADDR + 4: 1140d7dfca08SIgor Mitsyanko s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL | 1141d7dfca08SIgor Mitsyanko ((uint64_t)mask << 32))) | ((uint64_t)value << 32); 1142d7dfca08SIgor Mitsyanko break; 1143d7dfca08SIgor Mitsyanko case SDHC_FEAER: 1144d7dfca08SIgor Mitsyanko s->acmd12errsts |= value; 1145d7dfca08SIgor Mitsyanko s->errintsts |= (value >> 16) & s->errintstsen; 1146d7dfca08SIgor Mitsyanko if (s->acmd12errsts) { 1147d7dfca08SIgor Mitsyanko s->errintsts |= SDHC_EIS_CMD12ERR; 1148d7dfca08SIgor Mitsyanko } 1149d7dfca08SIgor Mitsyanko if (s->errintsts) { 1150d7dfca08SIgor Mitsyanko s->norintsts |= SDHC_NIS_ERR; 1151d7dfca08SIgor Mitsyanko } 1152d7dfca08SIgor Mitsyanko sdhci_update_irq(s); 1153d7dfca08SIgor Mitsyanko break; 1154d7dfca08SIgor Mitsyanko default: 1155d7dfca08SIgor Mitsyanko ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n", 1156d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1157d7dfca08SIgor Mitsyanko break; 1158d7dfca08SIgor Mitsyanko } 1159d7dfca08SIgor Mitsyanko DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n", 1160d368ba43SKevin O'Connor size, (int)offset, value >> shift, value >> shift); 1161d7dfca08SIgor Mitsyanko } 1162d7dfca08SIgor Mitsyanko 1163d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = { 1164d368ba43SKevin O'Connor .read = sdhci_read, 1165d368ba43SKevin O'Connor .write = sdhci_write, 1166d7dfca08SIgor Mitsyanko .valid = { 1167d7dfca08SIgor Mitsyanko .min_access_size = 1, 1168d7dfca08SIgor Mitsyanko .max_access_size = 4, 1169d7dfca08SIgor Mitsyanko .unaligned = false 1170d7dfca08SIgor Mitsyanko }, 1171d7dfca08SIgor Mitsyanko .endianness = DEVICE_LITTLE_ENDIAN, 1172d7dfca08SIgor Mitsyanko }; 1173d7dfca08SIgor Mitsyanko 1174d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s) 1175d7dfca08SIgor Mitsyanko { 1176d7dfca08SIgor Mitsyanko switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) { 1177d7dfca08SIgor Mitsyanko case 0: 1178d7dfca08SIgor Mitsyanko return 512; 1179d7dfca08SIgor Mitsyanko case 1: 1180d7dfca08SIgor Mitsyanko return 1024; 1181d7dfca08SIgor Mitsyanko case 2: 1182d7dfca08SIgor Mitsyanko return 2048; 1183d7dfca08SIgor Mitsyanko default: 1184d7dfca08SIgor Mitsyanko hw_error("SDHC: unsupported value for maximum block size\n"); 1185d7dfca08SIgor Mitsyanko return 0; 1186d7dfca08SIgor Mitsyanko } 1187d7dfca08SIgor Mitsyanko } 1188d7dfca08SIgor Mitsyanko 1189*b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */ 1190*b635d98cSPhilippe Mathieu-Daudé 1191*b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \ 1192*b635d98cSPhilippe Mathieu-Daudé /* Capabilities registers provide information on supported features 1193*b635d98cSPhilippe Mathieu-Daudé * of this specific host controller implementation */ \ 1194*b635d98cSPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \ 1195*b635d98cSPhilippe Mathieu-Daudé DEFINE_PROP_UINT32("maxcurr", _state, maxcurr, 0) 1196*b635d98cSPhilippe Mathieu-Daudé 119740bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s) 1198d7dfca08SIgor Mitsyanko { 119940bbc194SPeter Maydell qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), 120040bbc194SPeter Maydell TYPE_SDHCI_BUS, DEVICE(s), "sd-bus"); 1201d7dfca08SIgor Mitsyanko 1202bc72ad67SAlex Bligh s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s); 1203d368ba43SKevin O'Connor s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s); 1204d7dfca08SIgor Mitsyanko } 1205d7dfca08SIgor Mitsyanko 12067302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s) 1207d7dfca08SIgor Mitsyanko { 1208bc72ad67SAlex Bligh timer_del(s->insert_timer); 1209bc72ad67SAlex Bligh timer_free(s->insert_timer); 1210bc72ad67SAlex Bligh timer_del(s->transfer_timer); 1211bc72ad67SAlex Bligh timer_free(s->transfer_timer); 1212d7dfca08SIgor Mitsyanko 1213d7dfca08SIgor Mitsyanko g_free(s->fifo_buffer); 1214d7dfca08SIgor Mitsyanko s->fifo_buffer = NULL; 1215d7dfca08SIgor Mitsyanko } 1216d7dfca08SIgor Mitsyanko 12170a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque) 12180a7ac9f9SAndrew Baumann { 12190a7ac9f9SAndrew Baumann SDHCIState *s = opaque; 12200a7ac9f9SAndrew Baumann 12210a7ac9f9SAndrew Baumann return s->pending_insert_state; 12220a7ac9f9SAndrew Baumann } 12230a7ac9f9SAndrew Baumann 12240a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = { 12250a7ac9f9SAndrew Baumann .name = "sdhci/pending-insert", 12260a7ac9f9SAndrew Baumann .version_id = 1, 12270a7ac9f9SAndrew Baumann .minimum_version_id = 1, 12280a7ac9f9SAndrew Baumann .needed = sdhci_pending_insert_vmstate_needed, 12290a7ac9f9SAndrew Baumann .fields = (VMStateField[]) { 12300a7ac9f9SAndrew Baumann VMSTATE_BOOL(pending_insert_state, SDHCIState), 12310a7ac9f9SAndrew Baumann VMSTATE_END_OF_LIST() 12320a7ac9f9SAndrew Baumann }, 12330a7ac9f9SAndrew Baumann }; 12340a7ac9f9SAndrew Baumann 1235d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = { 1236d7dfca08SIgor Mitsyanko .name = "sdhci", 1237d7dfca08SIgor Mitsyanko .version_id = 1, 1238d7dfca08SIgor Mitsyanko .minimum_version_id = 1, 1239d7dfca08SIgor Mitsyanko .fields = (VMStateField[]) { 1240d7dfca08SIgor Mitsyanko VMSTATE_UINT32(sdmasysad, SDHCIState), 1241d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blksize, SDHCIState), 1242d7dfca08SIgor Mitsyanko VMSTATE_UINT16(blkcnt, SDHCIState), 1243d7dfca08SIgor Mitsyanko VMSTATE_UINT32(argument, SDHCIState), 1244d7dfca08SIgor Mitsyanko VMSTATE_UINT16(trnmod, SDHCIState), 1245d7dfca08SIgor Mitsyanko VMSTATE_UINT16(cmdreg, SDHCIState), 1246d7dfca08SIgor Mitsyanko VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4), 1247d7dfca08SIgor Mitsyanko VMSTATE_UINT32(prnsts, SDHCIState), 1248d7dfca08SIgor Mitsyanko VMSTATE_UINT8(hostctl, SDHCIState), 1249d7dfca08SIgor Mitsyanko VMSTATE_UINT8(pwrcon, SDHCIState), 1250d7dfca08SIgor Mitsyanko VMSTATE_UINT8(blkgap, SDHCIState), 1251d7dfca08SIgor Mitsyanko VMSTATE_UINT8(wakcon, SDHCIState), 1252d7dfca08SIgor Mitsyanko VMSTATE_UINT16(clkcon, SDHCIState), 1253d7dfca08SIgor Mitsyanko VMSTATE_UINT8(timeoutcon, SDHCIState), 1254d7dfca08SIgor Mitsyanko VMSTATE_UINT8(admaerr, SDHCIState), 1255d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsts, SDHCIState), 1256d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsts, SDHCIState), 1257d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintstsen, SDHCIState), 1258d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintstsen, SDHCIState), 1259d7dfca08SIgor Mitsyanko VMSTATE_UINT16(norintsigen, SDHCIState), 1260d7dfca08SIgor Mitsyanko VMSTATE_UINT16(errintsigen, SDHCIState), 1261d7dfca08SIgor Mitsyanko VMSTATE_UINT16(acmd12errsts, SDHCIState), 1262d7dfca08SIgor Mitsyanko VMSTATE_UINT16(data_count, SDHCIState), 1263d7dfca08SIgor Mitsyanko VMSTATE_UINT64(admasysaddr, SDHCIState), 1264d7dfca08SIgor Mitsyanko VMSTATE_UINT8(stopped_state, SDHCIState), 126559046ec2SHalil Pasic VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz), 1266e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(insert_timer, SDHCIState), 1267e720677eSPaolo Bonzini VMSTATE_TIMER_PTR(transfer_timer, SDHCIState), 1268d7dfca08SIgor Mitsyanko VMSTATE_END_OF_LIST() 12690a7ac9f9SAndrew Baumann }, 12700a7ac9f9SAndrew Baumann .subsections = (const VMStateDescription*[]) { 12710a7ac9f9SAndrew Baumann &sdhci_pending_insert_vmstate, 12720a7ac9f9SAndrew Baumann NULL 12730a7ac9f9SAndrew Baumann }, 1274d7dfca08SIgor Mitsyanko }; 1275d7dfca08SIgor Mitsyanko 1276*b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */ 1277*b635d98cSPhilippe Mathieu-Daudé 12785ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = { 1279*b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 1280d7dfca08SIgor Mitsyanko DEFINE_PROP_END_OF_LIST(), 1281d7dfca08SIgor Mitsyanko }; 1282d7dfca08SIgor Mitsyanko 12839af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp) 1284224d10ffSKevin O'Connor { 1285224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1286224d10ffSKevin O'Connor dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */ 1287224d10ffSKevin O'Connor dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */ 128840bbc194SPeter Maydell sdhci_initfn(s); 1289224d10ffSKevin O'Connor s->buf_maxsz = sdhci_get_fifolen(s); 1290224d10ffSKevin O'Connor s->fifo_buffer = g_malloc0(s->buf_maxsz); 1291224d10ffSKevin O'Connor s->irq = pci_allocate_irq(dev); 1292224d10ffSKevin O'Connor memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1293224d10ffSKevin O'Connor SDHC_REGISTERS_MAP_SIZE); 1294224d10ffSKevin O'Connor pci_register_bar(dev, 0, 0, &s->iomem); 1295224d10ffSKevin O'Connor } 1296224d10ffSKevin O'Connor 1297224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev) 1298224d10ffSKevin O'Connor { 1299224d10ffSKevin O'Connor SDHCIState *s = PCI_SDHCI(dev); 1300224d10ffSKevin O'Connor sdhci_uninitfn(s); 1301224d10ffSKevin O'Connor } 1302224d10ffSKevin O'Connor 1303224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data) 1304224d10ffSKevin O'Connor { 1305224d10ffSKevin O'Connor DeviceClass *dc = DEVICE_CLASS(klass); 1306224d10ffSKevin O'Connor PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 1307224d10ffSKevin O'Connor 13089af21dbeSMarkus Armbruster k->realize = sdhci_pci_realize; 1309224d10ffSKevin O'Connor k->exit = sdhci_pci_exit; 1310224d10ffSKevin O'Connor k->vendor_id = PCI_VENDOR_ID_REDHAT; 1311224d10ffSKevin O'Connor k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI; 1312224d10ffSKevin O'Connor k->class_id = PCI_CLASS_SYSTEM_SDHCI; 1313224d10ffSKevin O'Connor set_bit(DEVICE_CATEGORY_STORAGE, dc->categories); 1314224d10ffSKevin O'Connor dc->vmsd = &sdhci_vmstate; 13155ec911c3SKevin O'Connor dc->props = sdhci_pci_properties; 13168b41c305SPeter Maydell dc->reset = sdhci_poweron_reset; 1317224d10ffSKevin O'Connor } 1318224d10ffSKevin O'Connor 1319224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = { 1320224d10ffSKevin O'Connor .name = TYPE_PCI_SDHCI, 1321224d10ffSKevin O'Connor .parent = TYPE_PCI_DEVICE, 1322224d10ffSKevin O'Connor .instance_size = sizeof(SDHCIState), 1323224d10ffSKevin O'Connor .class_init = sdhci_pci_class_init, 1324fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 1325fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 1326fd3b02c8SEduardo Habkost { }, 1327fd3b02c8SEduardo Habkost }, 1328224d10ffSKevin O'Connor }; 1329224d10ffSKevin O'Connor 1330*b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */ 1331*b635d98cSPhilippe Mathieu-Daudé 13325ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = { 1333*b635d98cSPhilippe Mathieu-Daudé DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState), 13340a7ac9f9SAndrew Baumann DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk, 13350a7ac9f9SAndrew Baumann false), 13365ec911c3SKevin O'Connor DEFINE_PROP_END_OF_LIST(), 13375ec911c3SKevin O'Connor }; 13385ec911c3SKevin O'Connor 13397302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj) 1340d7dfca08SIgor Mitsyanko { 13417302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13425ec911c3SKevin O'Connor 134340bbc194SPeter Maydell sdhci_initfn(s); 13447302dcd6SKevin O'Connor } 13457302dcd6SKevin O'Connor 13467302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj) 13477302dcd6SKevin O'Connor { 13487302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(obj); 13497302dcd6SKevin O'Connor sdhci_uninitfn(s); 13507302dcd6SKevin O'Connor } 13517302dcd6SKevin O'Connor 13527302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp) 13537302dcd6SKevin O'Connor { 13547302dcd6SKevin O'Connor SDHCIState *s = SYSBUS_SDHCI(dev); 1355d7dfca08SIgor Mitsyanko SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 1356d7dfca08SIgor Mitsyanko 1357d7dfca08SIgor Mitsyanko s->buf_maxsz = sdhci_get_fifolen(s); 1358d7dfca08SIgor Mitsyanko s->fifo_buffer = g_malloc0(s->buf_maxsz); 1359d7dfca08SIgor Mitsyanko sysbus_init_irq(sbd, &s->irq); 136029776739SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci", 1361d7dfca08SIgor Mitsyanko SDHC_REGISTERS_MAP_SIZE); 1362d7dfca08SIgor Mitsyanko sysbus_init_mmio(sbd, &s->iomem); 1363d7dfca08SIgor Mitsyanko } 1364d7dfca08SIgor Mitsyanko 13657302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data) 1366d7dfca08SIgor Mitsyanko { 1367d7dfca08SIgor Mitsyanko DeviceClass *dc = DEVICE_CLASS(klass); 1368d7dfca08SIgor Mitsyanko 1369d7dfca08SIgor Mitsyanko dc->vmsd = &sdhci_vmstate; 13705ec911c3SKevin O'Connor dc->props = sdhci_sysbus_properties; 13717302dcd6SKevin O'Connor dc->realize = sdhci_sysbus_realize; 13728b41c305SPeter Maydell dc->reset = sdhci_poweron_reset; 1373d7dfca08SIgor Mitsyanko } 1374d7dfca08SIgor Mitsyanko 13757302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = { 13767302dcd6SKevin O'Connor .name = TYPE_SYSBUS_SDHCI, 1377d7dfca08SIgor Mitsyanko .parent = TYPE_SYS_BUS_DEVICE, 1378d7dfca08SIgor Mitsyanko .instance_size = sizeof(SDHCIState), 13797302dcd6SKevin O'Connor .instance_init = sdhci_sysbus_init, 13807302dcd6SKevin O'Connor .instance_finalize = sdhci_sysbus_finalize, 13817302dcd6SKevin O'Connor .class_init = sdhci_sysbus_class_init, 1382d7dfca08SIgor Mitsyanko }; 1383d7dfca08SIgor Mitsyanko 1384*b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */ 1385*b635d98cSPhilippe Mathieu-Daudé 138640bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data) 138740bbc194SPeter Maydell { 138840bbc194SPeter Maydell SDBusClass *sbc = SD_BUS_CLASS(klass); 138940bbc194SPeter Maydell 139040bbc194SPeter Maydell sbc->set_inserted = sdhci_set_inserted; 139140bbc194SPeter Maydell sbc->set_readonly = sdhci_set_readonly; 139240bbc194SPeter Maydell } 139340bbc194SPeter Maydell 139440bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = { 139540bbc194SPeter Maydell .name = TYPE_SDHCI_BUS, 139640bbc194SPeter Maydell .parent = TYPE_SD_BUS, 139740bbc194SPeter Maydell .instance_size = sizeof(SDBus), 139840bbc194SPeter Maydell .class_init = sdhci_bus_class_init, 139940bbc194SPeter Maydell }; 140040bbc194SPeter Maydell 1401d7dfca08SIgor Mitsyanko static void sdhci_register_types(void) 1402d7dfca08SIgor Mitsyanko { 1403224d10ffSKevin O'Connor type_register_static(&sdhci_pci_info); 14047302dcd6SKevin O'Connor type_register_static(&sdhci_sysbus_info); 140540bbc194SPeter Maydell type_register_static(&sdhci_bus_info); 1406d7dfca08SIgor Mitsyanko } 1407d7dfca08SIgor Mitsyanko 1408d7dfca08SIgor Mitsyanko type_init(sdhci_register_types) 1409