xref: /qemu/hw/sd/sdhci.c (revision aceb5b064cbc44443c257e88364740e9db11549c)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
26b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
29d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
31d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3503dd024fSPaolo Bonzini #include "qemu/log.h"
368be487d8SPhilippe Mathieu-Daudé #include "trace.h"
37d7dfca08SIgor Mitsyanko 
3840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
3940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4040bbc194SPeter Maydell 
41d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
42d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
43d7dfca08SIgor Mitsyanko  * If not stated otherwise:
44d7dfca08SIgor Mitsyanko  * 0 - not supported, 1 - supported, other - prohibited.
45d7dfca08SIgor Mitsyanko  */
46d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
47d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
48d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
49d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
50d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
51d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
52d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
53d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
54d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
55d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size
56d7dfca08SIgor Mitsyanko  * Possible values: 512, 1024, 2048 bytes */
57d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
58d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz
59d7dfca08SIgor Mitsyanko  * value in range 10-63 MHz, 0 - not defined */
60c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ    52ul
61d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
62d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */
63c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ      52ul
64d7dfca08SIgor Mitsyanko 
65d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */
66d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
67d7dfca08SIgor Mitsyanko     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
68d7dfca08SIgor Mitsyanko     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
69d7dfca08SIgor Mitsyanko     SDHC_CAPAB_TOUNIT > 1
70d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only!
71d7dfca08SIgor Mitsyanko #endif
72d7dfca08SIgor Mitsyanko 
73d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
74d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul
75d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
76d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul
77d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
78d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul
79d7dfca08SIgor Mitsyanko #else
80d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only!
81d7dfca08SIgor Mitsyanko #endif
82d7dfca08SIgor Mitsyanko 
83d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
84d7dfca08SIgor Mitsyanko     SDHC_CAPAB_BASECLKFREQ > 63
85d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only!
86d7dfca08SIgor Mitsyanko #endif
87d7dfca08SIgor Mitsyanko 
88d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63
89d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only!
90d7dfca08SIgor Mitsyanko #endif
91d7dfca08SIgor Mitsyanko 
92d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT                                 \
93d7dfca08SIgor Mitsyanko    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
94d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
95d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
96d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
97d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
98d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
99d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_TOCLKFREQ))
100d7dfca08SIgor Mitsyanko 
101d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
102d7dfca08SIgor Mitsyanko 
103d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
104d7dfca08SIgor Mitsyanko {
105d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
106d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
107d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
108d7dfca08SIgor Mitsyanko }
109d7dfca08SIgor Mitsyanko 
110d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
111d7dfca08SIgor Mitsyanko {
112d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
113d7dfca08SIgor Mitsyanko }
114d7dfca08SIgor Mitsyanko 
115d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
116d7dfca08SIgor Mitsyanko {
117d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
118d7dfca08SIgor Mitsyanko 
119d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
120bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
121bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
122d7dfca08SIgor Mitsyanko     } else {
123d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
124d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
125d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
126d7dfca08SIgor Mitsyanko         }
127d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
128d7dfca08SIgor Mitsyanko     }
129d7dfca08SIgor Mitsyanko }
130d7dfca08SIgor Mitsyanko 
13140bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
132d7dfca08SIgor Mitsyanko {
13340bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
134d7dfca08SIgor Mitsyanko 
1358be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
136d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
137d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
138bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
139bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
140d7dfca08SIgor Mitsyanko     } else {
141d7dfca08SIgor Mitsyanko         if (level) {
142d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
143d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
144d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
145d7dfca08SIgor Mitsyanko             }
146d7dfca08SIgor Mitsyanko         } else {
147d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
148d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
149d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
150d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
151d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
152d7dfca08SIgor Mitsyanko             }
153d7dfca08SIgor Mitsyanko         }
154d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
155d7dfca08SIgor Mitsyanko     }
156d7dfca08SIgor Mitsyanko }
157d7dfca08SIgor Mitsyanko 
15840bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
159d7dfca08SIgor Mitsyanko {
16040bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
161d7dfca08SIgor Mitsyanko 
162d7dfca08SIgor Mitsyanko     if (level) {
163d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
164d7dfca08SIgor Mitsyanko     } else {
165d7dfca08SIgor Mitsyanko         /* Write enabled */
166d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
167d7dfca08SIgor Mitsyanko     }
168d7dfca08SIgor Mitsyanko }
169d7dfca08SIgor Mitsyanko 
170d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
171d7dfca08SIgor Mitsyanko {
17240bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
17340bbc194SPeter Maydell 
174bc72ad67SAlex Bligh     timer_del(s->insert_timer);
175bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
176*aceb5b06SPhilippe Mathieu-Daudé 
177*aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
178d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
179d7dfca08SIgor Mitsyanko      * initialization */
180d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
181d7dfca08SIgor Mitsyanko 
18240bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
18340bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
18440bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
18540bbc194SPeter Maydell 
186d7dfca08SIgor Mitsyanko     s->data_count = 0;
187d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
1880a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
189d7dfca08SIgor Mitsyanko }
190d7dfca08SIgor Mitsyanko 
1918b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
1928b41c305SPeter Maydell {
1938b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
1948b41c305SPeter Maydell      * commanded via device register apart from handling of the
1958b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
1968b41c305SPeter Maydell      */
1978b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
1988b41c305SPeter Maydell 
1998b41c305SPeter Maydell     sdhci_reset(s);
2008b41c305SPeter Maydell 
2018b41c305SPeter Maydell     if (s->pending_insert_quirk) {
2028b41c305SPeter Maydell         s->pending_insert_state = true;
2038b41c305SPeter Maydell     }
2048b41c305SPeter Maydell }
2058b41c305SPeter Maydell 
206d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
207d7dfca08SIgor Mitsyanko 
208d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
209d7dfca08SIgor Mitsyanko {
210d7dfca08SIgor Mitsyanko     SDRequest request;
211d7dfca08SIgor Mitsyanko     uint8_t response[16];
212d7dfca08SIgor Mitsyanko     int rlen;
213d7dfca08SIgor Mitsyanko 
214d7dfca08SIgor Mitsyanko     s->errintsts = 0;
215d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
216d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
217d7dfca08SIgor Mitsyanko     request.arg = s->argument;
2188be487d8SPhilippe Mathieu-Daudé 
2198be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
22040bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
221d7dfca08SIgor Mitsyanko 
222d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
223d7dfca08SIgor Mitsyanko         if (rlen == 4) {
224d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
225d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
226d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
2278be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
228d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
229d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
230d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
231d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
232d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
233d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
234d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
235d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
236d7dfca08SIgor Mitsyanko                             response[2];
2378be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
2388be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
239d7dfca08SIgor Mitsyanko         } else {
2408be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
241d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
242d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
243d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
244d7dfca08SIgor Mitsyanko             }
245d7dfca08SIgor Mitsyanko         }
246d7dfca08SIgor Mitsyanko 
247fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
248fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
249d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
250d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
251d7dfca08SIgor Mitsyanko         }
252d7dfca08SIgor Mitsyanko     }
253d7dfca08SIgor Mitsyanko 
254d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
255d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
256d7dfca08SIgor Mitsyanko     }
257d7dfca08SIgor Mitsyanko 
258d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
259d7dfca08SIgor Mitsyanko 
260d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
261656f416cSPeter Crosthwaite         s->data_count = 0;
262d368ba43SKevin O'Connor         sdhci_data_transfer(s);
263d7dfca08SIgor Mitsyanko     }
264d7dfca08SIgor Mitsyanko }
265d7dfca08SIgor Mitsyanko 
266d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
267d7dfca08SIgor Mitsyanko {
268d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
269d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
270d7dfca08SIgor Mitsyanko         SDRequest request;
271d7dfca08SIgor Mitsyanko         uint8_t response[16];
272d7dfca08SIgor Mitsyanko 
273d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
274d7dfca08SIgor Mitsyanko         request.arg = 0;
2758be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
27640bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
277d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
278d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
279d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
280d7dfca08SIgor Mitsyanko     }
281d7dfca08SIgor Mitsyanko 
282d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
283d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
284d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
285d7dfca08SIgor Mitsyanko 
286d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
287d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
288d7dfca08SIgor Mitsyanko     }
289d7dfca08SIgor Mitsyanko 
290d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
291d7dfca08SIgor Mitsyanko }
292d7dfca08SIgor Mitsyanko 
293d7dfca08SIgor Mitsyanko /*
294d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
295d7dfca08SIgor Mitsyanko  */
296d7dfca08SIgor Mitsyanko 
297d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
298d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
299d7dfca08SIgor Mitsyanko {
300d7dfca08SIgor Mitsyanko     int index = 0;
301d7dfca08SIgor Mitsyanko 
302d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
303d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
304d7dfca08SIgor Mitsyanko         return;
305d7dfca08SIgor Mitsyanko     }
306d7dfca08SIgor Mitsyanko 
307d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
30840bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
309d7dfca08SIgor Mitsyanko     }
310d7dfca08SIgor Mitsyanko 
311d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
312d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
313d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
314d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
315d7dfca08SIgor Mitsyanko     }
316d7dfca08SIgor Mitsyanko 
317d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
318d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
319d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
320d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
321d7dfca08SIgor Mitsyanko     }
322d7dfca08SIgor Mitsyanko 
323d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
324d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
325d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
326d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
327d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
328d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
329d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
330d7dfca08SIgor Mitsyanko         }
331d7dfca08SIgor Mitsyanko     }
332d7dfca08SIgor Mitsyanko 
333d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
334d7dfca08SIgor Mitsyanko }
335d7dfca08SIgor Mitsyanko 
336d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
337d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
338d7dfca08SIgor Mitsyanko {
339d7dfca08SIgor Mitsyanko     uint32_t value = 0;
340d7dfca08SIgor Mitsyanko     int i;
341d7dfca08SIgor Mitsyanko 
342d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
343d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
3448be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
345d7dfca08SIgor Mitsyanko         return 0;
346d7dfca08SIgor Mitsyanko     }
347d7dfca08SIgor Mitsyanko 
348d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
349d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
350d7dfca08SIgor Mitsyanko         s->data_count++;
351d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
352d7dfca08SIgor Mitsyanko         if ((s->data_count) >= (s->blksize & 0x0fff)) {
3538be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
354d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
355d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
356d7dfca08SIgor Mitsyanko 
357d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
358d7dfca08SIgor Mitsyanko                 s->blkcnt--;
359d7dfca08SIgor Mitsyanko             }
360d7dfca08SIgor Mitsyanko 
361d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
362d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
363d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
364d7dfca08SIgor Mitsyanko                  /* stop at gap request */
365d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
366d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
367d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
368d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
369d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
370d7dfca08SIgor Mitsyanko             }
371d7dfca08SIgor Mitsyanko             break;
372d7dfca08SIgor Mitsyanko         }
373d7dfca08SIgor Mitsyanko     }
374d7dfca08SIgor Mitsyanko 
375d7dfca08SIgor Mitsyanko     return value;
376d7dfca08SIgor Mitsyanko }
377d7dfca08SIgor Mitsyanko 
378d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
379d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
380d7dfca08SIgor Mitsyanko {
381d7dfca08SIgor Mitsyanko     int index = 0;
382d7dfca08SIgor Mitsyanko 
383d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
384d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
385d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
386d7dfca08SIgor Mitsyanko         }
387d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
388d7dfca08SIgor Mitsyanko         return;
389d7dfca08SIgor Mitsyanko     }
390d7dfca08SIgor Mitsyanko 
391d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
392d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
393d7dfca08SIgor Mitsyanko             return;
394d7dfca08SIgor Mitsyanko         } else {
395d7dfca08SIgor Mitsyanko             s->blkcnt--;
396d7dfca08SIgor Mitsyanko         }
397d7dfca08SIgor Mitsyanko     }
398d7dfca08SIgor Mitsyanko 
399d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
40040bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
401d7dfca08SIgor Mitsyanko     }
402d7dfca08SIgor Mitsyanko 
403d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
404d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
405d7dfca08SIgor Mitsyanko 
406d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
407d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
408d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
409d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
410d368ba43SKevin O'Connor         sdhci_end_transfer(s);
411dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
412dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
413d7dfca08SIgor Mitsyanko     }
414d7dfca08SIgor Mitsyanko 
415d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
416d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
417d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
418d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
419d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
420d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
421d7dfca08SIgor Mitsyanko         }
422d368ba43SKevin O'Connor         sdhci_end_transfer(s);
423d7dfca08SIgor Mitsyanko     }
424d7dfca08SIgor Mitsyanko 
425d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
426d7dfca08SIgor Mitsyanko }
427d7dfca08SIgor Mitsyanko 
428d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
429d7dfca08SIgor Mitsyanko  * register */
430d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
431d7dfca08SIgor Mitsyanko {
432d7dfca08SIgor Mitsyanko     unsigned i;
433d7dfca08SIgor Mitsyanko 
434d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
435d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
4368be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
437d7dfca08SIgor Mitsyanko         return;
438d7dfca08SIgor Mitsyanko     }
439d7dfca08SIgor Mitsyanko 
440d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
441d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
442d7dfca08SIgor Mitsyanko         s->data_count++;
443d7dfca08SIgor Mitsyanko         value >>= 8;
444d7dfca08SIgor Mitsyanko         if (s->data_count >= (s->blksize & 0x0fff)) {
4458be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
446d7dfca08SIgor Mitsyanko             s->data_count = 0;
447d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
448d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
449d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
450d7dfca08SIgor Mitsyanko             }
451d7dfca08SIgor Mitsyanko         }
452d7dfca08SIgor Mitsyanko     }
453d7dfca08SIgor Mitsyanko }
454d7dfca08SIgor Mitsyanko 
455d7dfca08SIgor Mitsyanko /*
456d7dfca08SIgor Mitsyanko  * Single DMA data transfer
457d7dfca08SIgor Mitsyanko  */
458d7dfca08SIgor Mitsyanko 
459d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
460d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
461d7dfca08SIgor Mitsyanko {
462d7dfca08SIgor Mitsyanko     bool page_aligned = false;
463d7dfca08SIgor Mitsyanko     unsigned int n, begin;
464d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
465d7dfca08SIgor Mitsyanko     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
466d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
467d7dfca08SIgor Mitsyanko 
4686e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
4696e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
4706e86d903SPrasad J Pandit         return;
4716e86d903SPrasad J Pandit     }
4726e86d903SPrasad J Pandit 
473d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
474d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
475d7dfca08SIgor Mitsyanko      * allow them to work properly */
476d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
477d7dfca08SIgor Mitsyanko         page_aligned = true;
478d7dfca08SIgor Mitsyanko     }
479d7dfca08SIgor Mitsyanko 
480d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
481d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
482d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
483d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
484d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
485d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
48640bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
487d7dfca08SIgor Mitsyanko                 }
488d7dfca08SIgor Mitsyanko             }
489d7dfca08SIgor Mitsyanko             begin = s->data_count;
490d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
491d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
492d7dfca08SIgor Mitsyanko                 boundary_count = 0;
493d7dfca08SIgor Mitsyanko              } else {
494d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
495d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
496d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
497d7dfca08SIgor Mitsyanko                     s->blkcnt--;
498d7dfca08SIgor Mitsyanko                 }
499d7dfca08SIgor Mitsyanko             }
500dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
501d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
502d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
503d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
504d7dfca08SIgor Mitsyanko                 s->data_count = 0;
505d7dfca08SIgor Mitsyanko             }
506d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
507d7dfca08SIgor Mitsyanko                 break;
508d7dfca08SIgor Mitsyanko             }
509d7dfca08SIgor Mitsyanko         }
510d7dfca08SIgor Mitsyanko     } else {
511d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
512d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
513d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
514d7dfca08SIgor Mitsyanko             begin = s->data_count;
515d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
516d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
517d7dfca08SIgor Mitsyanko                 boundary_count = 0;
518d7dfca08SIgor Mitsyanko              } else {
519d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
520d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
521d7dfca08SIgor Mitsyanko             }
522dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
52342922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
524d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
525d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
526d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
52740bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
528d7dfca08SIgor Mitsyanko                 }
529d7dfca08SIgor Mitsyanko                 s->data_count = 0;
530d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
531d7dfca08SIgor Mitsyanko                     s->blkcnt--;
532d7dfca08SIgor Mitsyanko                 }
533d7dfca08SIgor Mitsyanko             }
534d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
535d7dfca08SIgor Mitsyanko                 break;
536d7dfca08SIgor Mitsyanko             }
537d7dfca08SIgor Mitsyanko         }
538d7dfca08SIgor Mitsyanko     }
539d7dfca08SIgor Mitsyanko 
540d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
541d368ba43SKevin O'Connor         sdhci_end_transfer(s);
542d7dfca08SIgor Mitsyanko     } else {
543d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
544d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
545d7dfca08SIgor Mitsyanko         }
546d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
547d7dfca08SIgor Mitsyanko     }
548d7dfca08SIgor Mitsyanko }
549d7dfca08SIgor Mitsyanko 
550d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
551d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
552d7dfca08SIgor Mitsyanko {
553d7dfca08SIgor Mitsyanko     int n;
554d7dfca08SIgor Mitsyanko     uint32_t datacnt = s->blksize & 0x0fff;
555d7dfca08SIgor Mitsyanko 
556d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
557d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
55840bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
559d7dfca08SIgor Mitsyanko         }
560dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
561d7dfca08SIgor Mitsyanko     } else {
562dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
563d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
56440bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
565d7dfca08SIgor Mitsyanko         }
566d7dfca08SIgor Mitsyanko     }
567d7dfca08SIgor Mitsyanko     s->blkcnt--;
568d7dfca08SIgor Mitsyanko 
569d368ba43SKevin O'Connor     sdhci_end_transfer(s);
570d7dfca08SIgor Mitsyanko }
571d7dfca08SIgor Mitsyanko 
572d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
573d7dfca08SIgor Mitsyanko     hwaddr addr;
574d7dfca08SIgor Mitsyanko     uint16_t length;
575d7dfca08SIgor Mitsyanko     uint8_t attr;
576d7dfca08SIgor Mitsyanko     uint8_t incr;
577d7dfca08SIgor Mitsyanko } ADMADescr;
578d7dfca08SIgor Mitsyanko 
579d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
580d7dfca08SIgor Mitsyanko {
581d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
582d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
583d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
584d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
585d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
586dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
587d7dfca08SIgor Mitsyanko                         sizeof(adma2));
588d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
589d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
590d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
591d7dfca08SIgor Mitsyanko          */
592d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
593d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
594d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
595d7dfca08SIgor Mitsyanko         dscr->incr = 8;
596d7dfca08SIgor Mitsyanko         break;
597d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
598dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
599d7dfca08SIgor Mitsyanko                         sizeof(adma1));
600d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
601d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
602d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
603d7dfca08SIgor Mitsyanko         dscr->incr = 4;
604d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
605d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
606d7dfca08SIgor Mitsyanko         } else {
607d7dfca08SIgor Mitsyanko             dscr->length = 4096;
608d7dfca08SIgor Mitsyanko         }
609d7dfca08SIgor Mitsyanko         break;
610d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
611dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
612d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
613dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
614d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
615d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
616dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
617d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
618d7dfca08SIgor Mitsyanko         dscr->attr = le64_to_cpu(dscr->attr);
619d7dfca08SIgor Mitsyanko         dscr->attr &= 0xfffffff8;
620d7dfca08SIgor Mitsyanko         dscr->incr = 12;
621d7dfca08SIgor Mitsyanko         break;
622d7dfca08SIgor Mitsyanko     }
623d7dfca08SIgor Mitsyanko }
624d7dfca08SIgor Mitsyanko 
625d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
626d7dfca08SIgor Mitsyanko 
627d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
628d7dfca08SIgor Mitsyanko {
629d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
630d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
6318be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
632d7dfca08SIgor Mitsyanko     int i;
633d7dfca08SIgor Mitsyanko 
634d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
635d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
636d7dfca08SIgor Mitsyanko 
637d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
6388be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
639d7dfca08SIgor Mitsyanko 
640d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
641d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
642d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
643d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
644d7dfca08SIgor Mitsyanko 
645d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
646d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
647d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
648d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
649d7dfca08SIgor Mitsyanko             }
650d7dfca08SIgor Mitsyanko 
651d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
652d7dfca08SIgor Mitsyanko             return;
653d7dfca08SIgor Mitsyanko         }
654d7dfca08SIgor Mitsyanko 
655d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
656d7dfca08SIgor Mitsyanko 
657d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
658d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
659d7dfca08SIgor Mitsyanko 
660d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
661d7dfca08SIgor Mitsyanko                 while (length) {
662d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
663d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
66440bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
665d7dfca08SIgor Mitsyanko                         }
666d7dfca08SIgor Mitsyanko                     }
667d7dfca08SIgor Mitsyanko                     begin = s->data_count;
668d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
669d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
670d7dfca08SIgor Mitsyanko                         length = 0;
671d7dfca08SIgor Mitsyanko                      } else {
672d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
673d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
674d7dfca08SIgor Mitsyanko                     }
675dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
676d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
677d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
678d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
679d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
680d7dfca08SIgor Mitsyanko                         s->data_count = 0;
681d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
682d7dfca08SIgor Mitsyanko                             s->blkcnt--;
683d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
684d7dfca08SIgor Mitsyanko                                 break;
685d7dfca08SIgor Mitsyanko                             }
686d7dfca08SIgor Mitsyanko                         }
687d7dfca08SIgor Mitsyanko                     }
688d7dfca08SIgor Mitsyanko                 }
689d7dfca08SIgor Mitsyanko             } else {
690d7dfca08SIgor Mitsyanko                 while (length) {
691d7dfca08SIgor Mitsyanko                     begin = s->data_count;
692d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
693d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
694d7dfca08SIgor Mitsyanko                         length = 0;
695d7dfca08SIgor Mitsyanko                      } else {
696d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
697d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
698d7dfca08SIgor Mitsyanko                     }
699dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
7009db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
7019db11cefSPeter Crosthwaite                                     s->data_count - begin);
702d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
703d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
704d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
70540bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
706d7dfca08SIgor Mitsyanko                         }
707d7dfca08SIgor Mitsyanko                         s->data_count = 0;
708d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
709d7dfca08SIgor Mitsyanko                             s->blkcnt--;
710d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
711d7dfca08SIgor Mitsyanko                                 break;
712d7dfca08SIgor Mitsyanko                             }
713d7dfca08SIgor Mitsyanko                         }
714d7dfca08SIgor Mitsyanko                     }
715d7dfca08SIgor Mitsyanko                 }
716d7dfca08SIgor Mitsyanko             }
717d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
718d7dfca08SIgor Mitsyanko             break;
719d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
720d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
7218be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
722d7dfca08SIgor Mitsyanko             break;
723d7dfca08SIgor Mitsyanko         default:
724d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
725d7dfca08SIgor Mitsyanko             break;
726d7dfca08SIgor Mitsyanko         }
727d7dfca08SIgor Mitsyanko 
7281d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
7298be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
7301d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
7311d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
7321d32c26fSPeter Crosthwaite             }
7331d32c26fSPeter Crosthwaite 
7341d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
7351d32c26fSPeter Crosthwaite         }
7361d32c26fSPeter Crosthwaite 
737d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
738d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
739d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
7408be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
741d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
742d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
743d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
7448be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
745d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
746d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
747d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
7488be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
749d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
750d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
751d7dfca08SIgor Mitsyanko                 }
752d7dfca08SIgor Mitsyanko 
753d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
754d7dfca08SIgor Mitsyanko             }
755d368ba43SKevin O'Connor             sdhci_end_transfer(s);
756d7dfca08SIgor Mitsyanko             return;
757d7dfca08SIgor Mitsyanko         }
758d7dfca08SIgor Mitsyanko 
759d7dfca08SIgor Mitsyanko     }
760d7dfca08SIgor Mitsyanko 
761085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
762bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
763bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
764d7dfca08SIgor Mitsyanko }
765d7dfca08SIgor Mitsyanko 
766d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
767d7dfca08SIgor Mitsyanko 
768d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
769d7dfca08SIgor Mitsyanko {
770d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
771d7dfca08SIgor Mitsyanko 
772d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
773d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
774d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
775d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
776d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
777d7dfca08SIgor Mitsyanko             } else {
778d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
779d7dfca08SIgor Mitsyanko             }
780d7dfca08SIgor Mitsyanko 
781d7dfca08SIgor Mitsyanko             break;
782d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
783d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
7848be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
785d7dfca08SIgor Mitsyanko                 break;
786d7dfca08SIgor Mitsyanko             }
787d7dfca08SIgor Mitsyanko 
788d368ba43SKevin O'Connor             sdhci_do_adma(s);
789d7dfca08SIgor Mitsyanko             break;
790d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
791d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
7928be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
793d7dfca08SIgor Mitsyanko                 break;
794d7dfca08SIgor Mitsyanko             }
795d7dfca08SIgor Mitsyanko 
796d368ba43SKevin O'Connor             sdhci_do_adma(s);
797d7dfca08SIgor Mitsyanko             break;
798d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
799d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
800d7dfca08SIgor Mitsyanko                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
8018be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
802d7dfca08SIgor Mitsyanko                 break;
803d7dfca08SIgor Mitsyanko             }
804d7dfca08SIgor Mitsyanko 
805d368ba43SKevin O'Connor             sdhci_do_adma(s);
806d7dfca08SIgor Mitsyanko             break;
807d7dfca08SIgor Mitsyanko         default:
8088be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
809d7dfca08SIgor Mitsyanko             break;
810d7dfca08SIgor Mitsyanko         }
811d7dfca08SIgor Mitsyanko     } else {
81240bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
813d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
814d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
815d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
816d7dfca08SIgor Mitsyanko         } else {
817d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
818d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
819d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
820d7dfca08SIgor Mitsyanko         }
821d7dfca08SIgor Mitsyanko     }
822d7dfca08SIgor Mitsyanko }
823d7dfca08SIgor Mitsyanko 
824d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
825d7dfca08SIgor Mitsyanko {
8266890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
827d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
828d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
829d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
830d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
831d7dfca08SIgor Mitsyanko         return false;
832d7dfca08SIgor Mitsyanko     }
833d7dfca08SIgor Mitsyanko 
834d7dfca08SIgor Mitsyanko     return true;
835d7dfca08SIgor Mitsyanko }
836d7dfca08SIgor Mitsyanko 
837d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
838d7dfca08SIgor Mitsyanko  * continuous manner */
839d7dfca08SIgor Mitsyanko static inline bool
840d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
841d7dfca08SIgor Mitsyanko {
842d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
8438be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
844d7dfca08SIgor Mitsyanko                           "is prohibited\n");
845d7dfca08SIgor Mitsyanko         return false;
846d7dfca08SIgor Mitsyanko     }
847d7dfca08SIgor Mitsyanko     return true;
848d7dfca08SIgor Mitsyanko }
849d7dfca08SIgor Mitsyanko 
850d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
851d7dfca08SIgor Mitsyanko {
852d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
853d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
854d7dfca08SIgor Mitsyanko 
855d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
856d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
857d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
858d7dfca08SIgor Mitsyanko         break;
859d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
860d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
861d7dfca08SIgor Mitsyanko         break;
862d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
863d7dfca08SIgor Mitsyanko         ret = s->argument;
864d7dfca08SIgor Mitsyanko         break;
865d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
866d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
867d7dfca08SIgor Mitsyanko         break;
868d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
869d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
870d7dfca08SIgor Mitsyanko         break;
871d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
872d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
873d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
8748be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
875d7dfca08SIgor Mitsyanko             return ret;
876d7dfca08SIgor Mitsyanko         }
877d7dfca08SIgor Mitsyanko         break;
878d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
879d7dfca08SIgor Mitsyanko         ret = s->prnsts;
880d7dfca08SIgor Mitsyanko         break;
881d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
882d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
883d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
884d7dfca08SIgor Mitsyanko         break;
885d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
886d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
887d7dfca08SIgor Mitsyanko         break;
888d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
889d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
890d7dfca08SIgor Mitsyanko         break;
891d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
892d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
893d7dfca08SIgor Mitsyanko         break;
894d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
895d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
896d7dfca08SIgor Mitsyanko         break;
897d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
898d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
899d7dfca08SIgor Mitsyanko         break;
900cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
9015efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
9025efc9016SPhilippe Mathieu-Daudé         break;
9035efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
9045efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
905d7dfca08SIgor Mitsyanko         break;
906d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
9075efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
9085efc9016SPhilippe Mathieu-Daudé         break;
9095efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
9105efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
911d7dfca08SIgor Mitsyanko         break;
912d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
913d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
914d7dfca08SIgor Mitsyanko         break;
915d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
916d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
917d7dfca08SIgor Mitsyanko         break;
918d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
919d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
920d7dfca08SIgor Mitsyanko         break;
921d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
922*aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
923d7dfca08SIgor Mitsyanko         break;
924d7dfca08SIgor Mitsyanko     default:
92500b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
92600b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
927d7dfca08SIgor Mitsyanko         break;
928d7dfca08SIgor Mitsyanko     }
929d7dfca08SIgor Mitsyanko 
930d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
931d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
9328be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
933d7dfca08SIgor Mitsyanko     return ret;
934d7dfca08SIgor Mitsyanko }
935d7dfca08SIgor Mitsyanko 
936d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
937d7dfca08SIgor Mitsyanko {
938d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
939d7dfca08SIgor Mitsyanko         return;
940d7dfca08SIgor Mitsyanko     }
941d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
942d7dfca08SIgor Mitsyanko 
943d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
944d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
945d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
946d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
947d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
948d7dfca08SIgor Mitsyanko         } else {
949d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
950d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
951d7dfca08SIgor Mitsyanko         }
952d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
953d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
954d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
955d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
956d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
957d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
958d7dfca08SIgor Mitsyanko         }
959d7dfca08SIgor Mitsyanko     }
960d7dfca08SIgor Mitsyanko }
961d7dfca08SIgor Mitsyanko 
962d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
963d7dfca08SIgor Mitsyanko {
964d7dfca08SIgor Mitsyanko     switch (value) {
965d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
966d368ba43SKevin O'Connor         sdhci_reset(s);
967d7dfca08SIgor Mitsyanko         break;
968d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
969d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
970d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
971d7dfca08SIgor Mitsyanko         break;
972d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
973d7dfca08SIgor Mitsyanko         s->data_count = 0;
974d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
975d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
976d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
977d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
978d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
979d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
980d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
981d7dfca08SIgor Mitsyanko         break;
982d7dfca08SIgor Mitsyanko     }
983d7dfca08SIgor Mitsyanko }
984d7dfca08SIgor Mitsyanko 
985d7dfca08SIgor Mitsyanko static void
986d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
987d7dfca08SIgor Mitsyanko {
988d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
989d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
990d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
991d368ba43SKevin O'Connor     uint32_t value = val;
992d7dfca08SIgor Mitsyanko     value <<= shift;
993d7dfca08SIgor Mitsyanko 
994d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
995d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
996d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
997d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
998d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
999d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1000d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
100145ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1002d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
100345ba9f76SPrasad J Pandit             } else {
100445ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
100545ba9f76SPrasad J Pandit             }
1006d7dfca08SIgor Mitsyanko         }
1007d7dfca08SIgor Mitsyanko         break;
1008d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1009d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1010d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1011d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1012d7dfca08SIgor Mitsyanko         }
10139201bb9aSAlistair Francis 
10149201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
10159201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
10169201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
10179201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
10189201bb9aSAlistair Francis                           s->buf_maxsz);
10199201bb9aSAlistair Francis 
10209201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
10219201bb9aSAlistair Francis         }
10229201bb9aSAlistair Francis 
1023d7dfca08SIgor Mitsyanko         break;
1024d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1025d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1026d7dfca08SIgor Mitsyanko         break;
1027d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1028d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1029d7dfca08SIgor Mitsyanko          * capabilities register */
1030d7dfca08SIgor Mitsyanko         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1031d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1032d7dfca08SIgor Mitsyanko         }
103324bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
1034d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1035d7dfca08SIgor Mitsyanko 
1036d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1037d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1038d7dfca08SIgor Mitsyanko             break;
1039d7dfca08SIgor Mitsyanko         }
1040d7dfca08SIgor Mitsyanko 
1041d368ba43SKevin O'Connor         sdhci_send_command(s);
1042d7dfca08SIgor Mitsyanko         break;
1043d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1044d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1045d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1046d7dfca08SIgor Mitsyanko         }
1047d7dfca08SIgor Mitsyanko         break;
1048d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1049d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1050d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1051d7dfca08SIgor Mitsyanko         }
1052d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1053d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1054d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1055d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1056d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1057d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1058d7dfca08SIgor Mitsyanko         }
1059d7dfca08SIgor Mitsyanko         break;
1060d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1061d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1062d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1063d7dfca08SIgor Mitsyanko         }
1064d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1065d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1066d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1067d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1068d7dfca08SIgor Mitsyanko         } else {
1069d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1070d7dfca08SIgor Mitsyanko         }
1071d7dfca08SIgor Mitsyanko         break;
1072d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1073d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1074d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1075d7dfca08SIgor Mitsyanko         }
1076d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1077d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1078d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1079d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1080d7dfca08SIgor Mitsyanko         } else {
1081d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1082d7dfca08SIgor Mitsyanko         }
1083d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1084d7dfca08SIgor Mitsyanko         break;
1085d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1086d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1087d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1088d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1089d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1090d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1091d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1092d7dfca08SIgor Mitsyanko         } else {
1093d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1094d7dfca08SIgor Mitsyanko         }
10950a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
10960a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
10970a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
10980a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
10990a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
11000a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
11010a7ac9f9SAndrew Baumann         }
1102d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1103d7dfca08SIgor Mitsyanko         break;
1104d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1105d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1106d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1107d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1108d7dfca08SIgor Mitsyanko         break;
1109d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1110d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1111d7dfca08SIgor Mitsyanko         break;
1112d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1113d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1114d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1115d7dfca08SIgor Mitsyanko         break;
1116d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1117d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1118d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1119d7dfca08SIgor Mitsyanko         break;
1120d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1121d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1122d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1123d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1124d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1125d7dfca08SIgor Mitsyanko         }
1126d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1127d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1128d7dfca08SIgor Mitsyanko         }
1129d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1130d7dfca08SIgor Mitsyanko         break;
11315d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
11325d2c0464SAndrey Smirnov         MASKED_WRITE(s->acmd12errsts, mask, value);
11335d2c0464SAndrey Smirnov         break;
11345efc9016SPhilippe Mathieu-Daudé 
11355efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
11365efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
11375efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
11385efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
11395efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
11405efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
11415efc9016SPhilippe Mathieu-Daudé         break;
11425efc9016SPhilippe Mathieu-Daudé 
1143d7dfca08SIgor Mitsyanko     default:
114400b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
114500b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1146d7dfca08SIgor Mitsyanko         break;
1147d7dfca08SIgor Mitsyanko     }
11488be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
11498be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1150d7dfca08SIgor Mitsyanko }
1151d7dfca08SIgor Mitsyanko 
1152d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1153d368ba43SKevin O'Connor     .read = sdhci_read,
1154d368ba43SKevin O'Connor     .write = sdhci_write,
1155d7dfca08SIgor Mitsyanko     .valid = {
1156d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1157d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1158d7dfca08SIgor Mitsyanko         .unaligned = false
1159d7dfca08SIgor Mitsyanko     },
1160d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1161d7dfca08SIgor Mitsyanko };
1162d7dfca08SIgor Mitsyanko 
1163d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1164d7dfca08SIgor Mitsyanko {
1165d7dfca08SIgor Mitsyanko     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1166d7dfca08SIgor Mitsyanko     case 0:
1167d7dfca08SIgor Mitsyanko         return 512;
1168d7dfca08SIgor Mitsyanko     case 1:
1169d7dfca08SIgor Mitsyanko         return 1024;
1170d7dfca08SIgor Mitsyanko     case 2:
1171d7dfca08SIgor Mitsyanko         return 2048;
1172d7dfca08SIgor Mitsyanko     default:
1173d7dfca08SIgor Mitsyanko         hw_error("SDHC: unsupported value for maximum block size\n");
1174d7dfca08SIgor Mitsyanko         return 0;
1175d7dfca08SIgor Mitsyanko     }
1176d7dfca08SIgor Mitsyanko }
1177d7dfca08SIgor Mitsyanko 
1178*aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1179*aceb5b06SPhilippe Mathieu-Daudé {
1180*aceb5b06SPhilippe Mathieu-Daudé     if (s->sd_spec_version != 2) {
1181*aceb5b06SPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2 is supported");
1182*aceb5b06SPhilippe Mathieu-Daudé         return;
1183*aceb5b06SPhilippe Mathieu-Daudé     }
1184*aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
1185*aceb5b06SPhilippe Mathieu-Daudé }
1186*aceb5b06SPhilippe Mathieu-Daudé 
1187b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1188b635d98cSPhilippe Mathieu-Daudé 
1189b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1190*aceb5b06SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \
1191*aceb5b06SPhilippe Mathieu-Daudé     \
1192*aceb5b06SPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported
1193*aceb5b06SPhilippe Mathieu-Daudé      * features of this specific host controller implementation */ \
11945efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
11955efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0)
1196b635d98cSPhilippe Mathieu-Daudé 
119740bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
1198d7dfca08SIgor Mitsyanko {
119940bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
120040bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1201d7dfca08SIgor Mitsyanko 
1202bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1203d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1204fd1e5c81SAndrey Smirnov 
1205fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
1206d7dfca08SIgor Mitsyanko }
1207d7dfca08SIgor Mitsyanko 
12087302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
1209d7dfca08SIgor Mitsyanko {
1210bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1211bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1212bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1213bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1214d7dfca08SIgor Mitsyanko 
1215d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1216d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1217d7dfca08SIgor Mitsyanko }
1218d7dfca08SIgor Mitsyanko 
121925367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
122025367498SPhilippe Mathieu-Daudé {
1221*aceb5b06SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1222*aceb5b06SPhilippe Mathieu-Daudé 
1223*aceb5b06SPhilippe Mathieu-Daudé     sdhci_init_readonly_registers(s, &local_err);
1224*aceb5b06SPhilippe Mathieu-Daudé     if (local_err) {
1225*aceb5b06SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
1226*aceb5b06SPhilippe Mathieu-Daudé         return;
1227*aceb5b06SPhilippe Mathieu-Daudé     }
122825367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
122925367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
123025367498SPhilippe Mathieu-Daudé 
123125367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
123225367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
123325367498SPhilippe Mathieu-Daudé }
123425367498SPhilippe Mathieu-Daudé 
12358b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
12368b7455c7SPhilippe Mathieu-Daudé {
12378b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
12388b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
12398b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
12408b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
12418b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
12428b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
12438b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
12448b7455c7SPhilippe Mathieu-Daudé }
12458b7455c7SPhilippe Mathieu-Daudé 
12460a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
12470a7ac9f9SAndrew Baumann {
12480a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
12490a7ac9f9SAndrew Baumann 
12500a7ac9f9SAndrew Baumann     return s->pending_insert_state;
12510a7ac9f9SAndrew Baumann }
12520a7ac9f9SAndrew Baumann 
12530a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
12540a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
12550a7ac9f9SAndrew Baumann     .version_id = 1,
12560a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
12570a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
12580a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
12590a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
12600a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
12610a7ac9f9SAndrew Baumann     },
12620a7ac9f9SAndrew Baumann };
12630a7ac9f9SAndrew Baumann 
1264d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1265d7dfca08SIgor Mitsyanko     .name = "sdhci",
1266d7dfca08SIgor Mitsyanko     .version_id = 1,
1267d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1268d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1269d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1270d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1271d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1272d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1273d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1274d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1275d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1276d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1277d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1278d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1279d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1280d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1281d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1282d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1283d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1284d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1285d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1286d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1287d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1288d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1289d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1290d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1291d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1292d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1293d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
129459046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1295e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1296e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1297d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
12980a7ac9f9SAndrew Baumann     },
12990a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
13000a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
13010a7ac9f9SAndrew Baumann         NULL
13020a7ac9f9SAndrew Baumann     },
1303d7dfca08SIgor Mitsyanko };
1304d7dfca08SIgor Mitsyanko 
13051c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
13061c92c505SPhilippe Mathieu-Daudé {
13071c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
13081c92c505SPhilippe Mathieu-Daudé 
13091c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
13101c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
13111c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
13121c92c505SPhilippe Mathieu-Daudé }
13131c92c505SPhilippe Mathieu-Daudé 
1314b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1315b635d98cSPhilippe Mathieu-Daudé 
13165ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1317b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1318d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1319d7dfca08SIgor Mitsyanko };
1320d7dfca08SIgor Mitsyanko 
13219af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1322224d10ffSKevin O'Connor {
1323224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1324ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
132525367498SPhilippe Mathieu-Daudé 
132625367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
132725367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1328ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1329ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
133025367498SPhilippe Mathieu-Daudé         return;
133125367498SPhilippe Mathieu-Daudé     }
133225367498SPhilippe Mathieu-Daudé 
1333224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1334224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1335224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1336dd55c485SPhilippe Mathieu-Daudé     s->dma_as = pci_get_address_space(dev);
1337dd55c485SPhilippe Mathieu-Daudé     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem);
1338224d10ffSKevin O'Connor }
1339224d10ffSKevin O'Connor 
1340224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1341224d10ffSKevin O'Connor {
1342224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
13438b7455c7SPhilippe Mathieu-Daudé 
13448b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1345224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1346224d10ffSKevin O'Connor }
1347224d10ffSKevin O'Connor 
1348224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1349224d10ffSKevin O'Connor {
1350224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1351224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1352224d10ffSKevin O'Connor 
13539af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1354224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1355224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1356224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1357224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
13585ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
13591c92c505SPhilippe Mathieu-Daudé 
13601c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1361224d10ffSKevin O'Connor }
1362224d10ffSKevin O'Connor 
1363224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1364224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1365224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1366224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1367224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1368fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1369fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1370fd3b02c8SEduardo Habkost         { },
1371fd3b02c8SEduardo Habkost     },
1372224d10ffSKevin O'Connor };
1373224d10ffSKevin O'Connor 
1374b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1375b635d98cSPhilippe Mathieu-Daudé 
13765ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1377b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
13780a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
13790a7ac9f9SAndrew Baumann                      false),
138060765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
138160765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
13825ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
13835ec911c3SKevin O'Connor };
13845ec911c3SKevin O'Connor 
13857302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1386d7dfca08SIgor Mitsyanko {
13877302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13885ec911c3SKevin O'Connor 
138940bbc194SPeter Maydell     sdhci_initfn(s);
13907302dcd6SKevin O'Connor }
13917302dcd6SKevin O'Connor 
13927302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
13937302dcd6SKevin O'Connor {
13947302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
139560765b6cSPhilippe Mathieu-Daudé 
139660765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
139760765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
139860765b6cSPhilippe Mathieu-Daudé     }
139960765b6cSPhilippe Mathieu-Daudé 
14007302dcd6SKevin O'Connor     sdhci_uninitfn(s);
14017302dcd6SKevin O'Connor }
14027302dcd6SKevin O'Connor 
14037302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
14047302dcd6SKevin O'Connor {
14057302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1406d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1407ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1408d7dfca08SIgor Mitsyanko 
140925367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1410ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1411ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
141225367498SPhilippe Mathieu-Daudé         return;
141325367498SPhilippe Mathieu-Daudé     }
141425367498SPhilippe Mathieu-Daudé 
141560765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
141602e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
141760765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
141860765b6cSPhilippe Mathieu-Daudé     } else {
141960765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1420dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
142160765b6cSPhilippe Mathieu-Daudé     }
1422dd55c485SPhilippe Mathieu-Daudé 
1423d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1424fd1e5c81SAndrey Smirnov 
1425fd1e5c81SAndrey Smirnov     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
1426fd1e5c81SAndrey Smirnov             SDHC_REGISTERS_MAP_SIZE);
1427fd1e5c81SAndrey Smirnov 
1428d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1429d7dfca08SIgor Mitsyanko }
1430d7dfca08SIgor Mitsyanko 
14318b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
14328b7455c7SPhilippe Mathieu-Daudé {
14338b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
14348b7455c7SPhilippe Mathieu-Daudé 
14358b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
143660765b6cSPhilippe Mathieu-Daudé 
143760765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
143860765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
143960765b6cSPhilippe Mathieu-Daudé     }
14408b7455c7SPhilippe Mathieu-Daudé }
14418b7455c7SPhilippe Mathieu-Daudé 
14427302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1443d7dfca08SIgor Mitsyanko {
1444d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1445d7dfca08SIgor Mitsyanko 
14465ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
14477302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
14488b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
14491c92c505SPhilippe Mathieu-Daudé 
14501c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1451d7dfca08SIgor Mitsyanko }
1452d7dfca08SIgor Mitsyanko 
14537302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
14547302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1455d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1456d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
14577302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
14587302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
14597302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1460d7dfca08SIgor Mitsyanko };
1461d7dfca08SIgor Mitsyanko 
1462b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1463b635d98cSPhilippe Mathieu-Daudé 
146440bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
146540bbc194SPeter Maydell {
146640bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
146740bbc194SPeter Maydell 
146840bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
146940bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
147040bbc194SPeter Maydell }
147140bbc194SPeter Maydell 
147240bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
147340bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
147440bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
147540bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
147640bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
147740bbc194SPeter Maydell };
147840bbc194SPeter Maydell 
1479fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1480fd1e5c81SAndrey Smirnov {
1481fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1482fd1e5c81SAndrey Smirnov     uint32_t ret;
1483fd1e5c81SAndrey Smirnov     uint16_t hostctl;
1484fd1e5c81SAndrey Smirnov 
1485fd1e5c81SAndrey Smirnov     switch (offset) {
1486fd1e5c81SAndrey Smirnov     default:
1487fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1488fd1e5c81SAndrey Smirnov 
1489fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1490fd1e5c81SAndrey Smirnov         /*
1491fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1492fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1493fd1e5c81SAndrey Smirnov          * usdhc_write()
1494fd1e5c81SAndrey Smirnov          */
1495fd1e5c81SAndrey Smirnov         hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3);
1496fd1e5c81SAndrey Smirnov 
1497fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_8BITBUS) {
1498fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_8BITBUS;
1499fd1e5c81SAndrey Smirnov         }
1500fd1e5c81SAndrey Smirnov 
1501fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_4BITBUS) {
1502fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1503fd1e5c81SAndrey Smirnov         }
1504fd1e5c81SAndrey Smirnov 
1505fd1e5c81SAndrey Smirnov         ret  = hostctl;
1506fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1507fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1508fd1e5c81SAndrey Smirnov 
1509fd1e5c81SAndrey Smirnov         break;
1510fd1e5c81SAndrey Smirnov 
1511fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1512fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1513fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1514fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1515fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1516fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1517fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1518fd1e5c81SAndrey Smirnov         ret = 0;
1519fd1e5c81SAndrey Smirnov         break;
1520fd1e5c81SAndrey Smirnov     }
1521fd1e5c81SAndrey Smirnov 
1522fd1e5c81SAndrey Smirnov     return ret;
1523fd1e5c81SAndrey Smirnov }
1524fd1e5c81SAndrey Smirnov 
1525fd1e5c81SAndrey Smirnov static void
1526fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1527fd1e5c81SAndrey Smirnov {
1528fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1529fd1e5c81SAndrey Smirnov     uint8_t hostctl;
1530fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1531fd1e5c81SAndrey Smirnov 
1532fd1e5c81SAndrey Smirnov     switch (offset) {
1533fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1534fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1535fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1536fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1537fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1538fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1539fd1e5c81SAndrey Smirnov         break;
1540fd1e5c81SAndrey Smirnov 
1541fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1542fd1e5c81SAndrey Smirnov         /*
1543fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1544fd1e5c81SAndrey Smirnov          *
1545fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1546fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1547fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1548fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1549fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1550fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1551fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1552fd1e5c81SAndrey Smirnov          *
1553fd1e5c81SAndrey Smirnov          * and 0x29
1554fd1e5c81SAndrey Smirnov          *
1555fd1e5c81SAndrey Smirnov          *  15      10 9    8
1556fd1e5c81SAndrey Smirnov          * |----------+------|
1557fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1558fd1e5c81SAndrey Smirnov          * |          | Sel. |
1559fd1e5c81SAndrey Smirnov          * |          |      |
1560fd1e5c81SAndrey Smirnov          * |----------+------|
1561fd1e5c81SAndrey Smirnov          *
1562fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1563fd1e5c81SAndrey Smirnov          *
1564fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1565fd1e5c81SAndrey Smirnov          *
1566fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1567fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1568fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1569fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1570fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1571fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1572fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1573fd1e5c81SAndrey Smirnov          *
1574fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1575fd1e5c81SAndrey Smirnov          *
1576fd1e5c81SAndrey Smirnov          * |----------------------------------|
1577fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1578fd1e5c81SAndrey Smirnov          * |                                  |
1579fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1580fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1581fd1e5c81SAndrey Smirnov          * |                                  |
1582fd1e5c81SAndrey Smirnov          * |----------------------------------|
1583fd1e5c81SAndrey Smirnov          *
1584fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1585fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1586fd1e5c81SAndrey Smirnov          * word we've been given.
1587fd1e5c81SAndrey Smirnov          */
1588fd1e5c81SAndrey Smirnov 
1589fd1e5c81SAndrey Smirnov         /*
1590fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1591fd1e5c81SAndrey Smirnov          */
1592fd1e5c81SAndrey Smirnov         hostctl = value & (SDHC_CTRL_LED |
1593fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_INS |
1594fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_EN);
1595fd1e5c81SAndrey Smirnov         /*
1596fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1597fd1e5c81SAndrey Smirnov          * bits 5 and 1
1598fd1e5c81SAndrey Smirnov          */
1599fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
1600fd1e5c81SAndrey Smirnov             hostctl |= SDHC_CTRL_8BITBUS;
1601fd1e5c81SAndrey Smirnov         }
1602fd1e5c81SAndrey Smirnov 
1603fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
1604fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1605fd1e5c81SAndrey Smirnov         }
1606fd1e5c81SAndrey Smirnov 
1607fd1e5c81SAndrey Smirnov         /*
1608fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1609fd1e5c81SAndrey Smirnov          */
1610fd1e5c81SAndrey Smirnov         hostctl |= SDHC_DMA_TYPE(value >> (8 - 3));
1611fd1e5c81SAndrey Smirnov 
1612fd1e5c81SAndrey Smirnov         /*
1613fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1614fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1615fd1e5c81SAndrey Smirnov          *
1616fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1617fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1618fd1e5c81SAndrey Smirnov          * kernel
1619fd1e5c81SAndrey Smirnov          */
1620fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
1621fd1e5c81SAndrey Smirnov         value |= hostctl;
1622fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1623fd1e5c81SAndrey Smirnov 
1624fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1625fd1e5c81SAndrey Smirnov         break;
1626fd1e5c81SAndrey Smirnov 
1627fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1628fd1e5c81SAndrey Smirnov         /*
1629fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1630fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1631fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1632fd1e5c81SAndrey Smirnov          * order to get where we started
1633fd1e5c81SAndrey Smirnov          *
1634fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1635fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1636fd1e5c81SAndrey Smirnov          *
1637fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1638fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1639fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1640fd1e5c81SAndrey Smirnov          *
1641fd1e5c81SAndrey Smirnov          */
1642fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1643fd1e5c81SAndrey Smirnov         break;
1644fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1645fd1e5c81SAndrey Smirnov         /*
1646fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1647fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1648fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1649fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1650fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1651fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1652fd1e5c81SAndrey Smirnov          */
1653fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1654fd1e5c81SAndrey Smirnov         break;
1655fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1656fd1e5c81SAndrey Smirnov         /*
1657fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1658fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1659fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1660fd1e5c81SAndrey Smirnov          *
1661fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1662fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1663fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1664fd1e5c81SAndrey Smirnov          */
1665fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1666fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1667fd1e5c81SAndrey Smirnov     default:
1668fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1669fd1e5c81SAndrey Smirnov         break;
1670fd1e5c81SAndrey Smirnov     }
1671fd1e5c81SAndrey Smirnov }
1672fd1e5c81SAndrey Smirnov 
1673fd1e5c81SAndrey Smirnov 
1674fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1675fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1676fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1677fd1e5c81SAndrey Smirnov     .valid = {
1678fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1679fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1680fd1e5c81SAndrey Smirnov         .unaligned = false
1681fd1e5c81SAndrey Smirnov     },
1682fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1683fd1e5c81SAndrey Smirnov };
1684fd1e5c81SAndrey Smirnov 
1685fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1686fd1e5c81SAndrey Smirnov {
1687fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1688fd1e5c81SAndrey Smirnov 
1689fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1690fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1691fd1e5c81SAndrey Smirnov }
1692fd1e5c81SAndrey Smirnov 
1693fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1694fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1695fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1696fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1697fd1e5c81SAndrey Smirnov };
1698fd1e5c81SAndrey Smirnov 
1699d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1700d7dfca08SIgor Mitsyanko {
1701224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
17027302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
170340bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1704fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1705d7dfca08SIgor Mitsyanko }
1706d7dfca08SIgor Mitsyanko 
1707d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1708