xref: /qemu/hw/sd/sdhci.c (revision aa164fbff3fef9e2815d5782dd063a3d32153af6)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
26b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
29d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
31d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3503dd024fSPaolo Bonzini #include "qemu/log.h"
368be487d8SPhilippe Mathieu-Daudé #include "trace.h"
37d7dfca08SIgor Mitsyanko 
3840bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
3940bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4040bbc194SPeter Maydell 
41*aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
42*aa164fbfSPhilippe Mathieu-Daudé 
43d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
44d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
45*aa164fbfSPhilippe Mathieu-Daudé  *
46*aa164fbfSPhilippe Mathieu-Daudé  * support:
47*aa164fbfSPhilippe Mathieu-Daudé  * - 3.3v and 1.8v voltages
48*aa164fbfSPhilippe Mathieu-Daudé  * - SDMA/ADMA1/ADMA2
49*aa164fbfSPhilippe Mathieu-Daudé  * - high-speed
50*aa164fbfSPhilippe Mathieu-Daudé  * max host controller R/W buffers size: 512B
51*aa164fbfSPhilippe Mathieu-Daudé  * max clock frequency for SDclock: 52 MHz
52*aa164fbfSPhilippe Mathieu-Daudé  * timeout clock frequency: 52 MHz
53*aa164fbfSPhilippe Mathieu-Daudé  *
54*aa164fbfSPhilippe Mathieu-Daudé  * does not support:
55*aa164fbfSPhilippe Mathieu-Daudé  * - 3.0v voltage
56*aa164fbfSPhilippe Mathieu-Daudé  * - 64-bit system bus
57*aa164fbfSPhilippe Mathieu-Daudé  * - suspend/resume
58d7dfca08SIgor Mitsyanko  */
59*aa164fbfSPhilippe Mathieu-Daudé #define SDHC_CAPAB_REG_DEFAULT 0x057834b4
60d7dfca08SIgor Mitsyanko 
61d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
62d7dfca08SIgor Mitsyanko {
63d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
64d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
65d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
66d7dfca08SIgor Mitsyanko }
67d7dfca08SIgor Mitsyanko 
68d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
69d7dfca08SIgor Mitsyanko {
70d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
71d7dfca08SIgor Mitsyanko }
72d7dfca08SIgor Mitsyanko 
73d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
74d7dfca08SIgor Mitsyanko {
75d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
76d7dfca08SIgor Mitsyanko 
77d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
78bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
79bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
80d7dfca08SIgor Mitsyanko     } else {
81d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
82d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
83d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
84d7dfca08SIgor Mitsyanko         }
85d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
86d7dfca08SIgor Mitsyanko     }
87d7dfca08SIgor Mitsyanko }
88d7dfca08SIgor Mitsyanko 
8940bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
90d7dfca08SIgor Mitsyanko {
9140bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
92d7dfca08SIgor Mitsyanko 
938be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
94d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
95d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
96bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
97bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
98d7dfca08SIgor Mitsyanko     } else {
99d7dfca08SIgor Mitsyanko         if (level) {
100d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
101d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
102d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
103d7dfca08SIgor Mitsyanko             }
104d7dfca08SIgor Mitsyanko         } else {
105d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
106d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
107d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
108d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
109d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
110d7dfca08SIgor Mitsyanko             }
111d7dfca08SIgor Mitsyanko         }
112d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
113d7dfca08SIgor Mitsyanko     }
114d7dfca08SIgor Mitsyanko }
115d7dfca08SIgor Mitsyanko 
11640bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
117d7dfca08SIgor Mitsyanko {
11840bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
119d7dfca08SIgor Mitsyanko 
120d7dfca08SIgor Mitsyanko     if (level) {
121d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
122d7dfca08SIgor Mitsyanko     } else {
123d7dfca08SIgor Mitsyanko         /* Write enabled */
124d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
125d7dfca08SIgor Mitsyanko     }
126d7dfca08SIgor Mitsyanko }
127d7dfca08SIgor Mitsyanko 
128d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
129d7dfca08SIgor Mitsyanko {
13040bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
13140bbc194SPeter Maydell 
132bc72ad67SAlex Bligh     timer_del(s->insert_timer);
133bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
134aceb5b06SPhilippe Mathieu-Daudé 
135aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
136d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
137d7dfca08SIgor Mitsyanko      * initialization */
138d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
139d7dfca08SIgor Mitsyanko 
14040bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
14140bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
14240bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
14340bbc194SPeter Maydell 
144d7dfca08SIgor Mitsyanko     s->data_count = 0;
145d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
1460a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
147d7dfca08SIgor Mitsyanko }
148d7dfca08SIgor Mitsyanko 
1498b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
1508b41c305SPeter Maydell {
1518b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
1528b41c305SPeter Maydell      * commanded via device register apart from handling of the
1538b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
1548b41c305SPeter Maydell      */
1558b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
1568b41c305SPeter Maydell 
1578b41c305SPeter Maydell     sdhci_reset(s);
1588b41c305SPeter Maydell 
1598b41c305SPeter Maydell     if (s->pending_insert_quirk) {
1608b41c305SPeter Maydell         s->pending_insert_state = true;
1618b41c305SPeter Maydell     }
1628b41c305SPeter Maydell }
1638b41c305SPeter Maydell 
164d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
165d7dfca08SIgor Mitsyanko 
166d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
167d7dfca08SIgor Mitsyanko {
168d7dfca08SIgor Mitsyanko     SDRequest request;
169d7dfca08SIgor Mitsyanko     uint8_t response[16];
170d7dfca08SIgor Mitsyanko     int rlen;
171d7dfca08SIgor Mitsyanko 
172d7dfca08SIgor Mitsyanko     s->errintsts = 0;
173d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
174d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
175d7dfca08SIgor Mitsyanko     request.arg = s->argument;
1768be487d8SPhilippe Mathieu-Daudé 
1778be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
17840bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
179d7dfca08SIgor Mitsyanko 
180d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
181d7dfca08SIgor Mitsyanko         if (rlen == 4) {
182d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
183d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
184d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
1858be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
186d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
187d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
188d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
189d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
190d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
191d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
192d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
193d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
194d7dfca08SIgor Mitsyanko                             response[2];
1958be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
1968be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
197d7dfca08SIgor Mitsyanko         } else {
1988be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
199d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
200d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
201d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
202d7dfca08SIgor Mitsyanko             }
203d7dfca08SIgor Mitsyanko         }
204d7dfca08SIgor Mitsyanko 
205fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
206fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
207d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
208d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
209d7dfca08SIgor Mitsyanko         }
210d7dfca08SIgor Mitsyanko     }
211d7dfca08SIgor Mitsyanko 
212d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
213d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
214d7dfca08SIgor Mitsyanko     }
215d7dfca08SIgor Mitsyanko 
216d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
217d7dfca08SIgor Mitsyanko 
218d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
219656f416cSPeter Crosthwaite         s->data_count = 0;
220d368ba43SKevin O'Connor         sdhci_data_transfer(s);
221d7dfca08SIgor Mitsyanko     }
222d7dfca08SIgor Mitsyanko }
223d7dfca08SIgor Mitsyanko 
224d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
225d7dfca08SIgor Mitsyanko {
226d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
227d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
228d7dfca08SIgor Mitsyanko         SDRequest request;
229d7dfca08SIgor Mitsyanko         uint8_t response[16];
230d7dfca08SIgor Mitsyanko 
231d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
232d7dfca08SIgor Mitsyanko         request.arg = 0;
2338be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
23440bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
235d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
236d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
237d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
238d7dfca08SIgor Mitsyanko     }
239d7dfca08SIgor Mitsyanko 
240d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
241d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
242d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
243d7dfca08SIgor Mitsyanko 
244d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
245d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
246d7dfca08SIgor Mitsyanko     }
247d7dfca08SIgor Mitsyanko 
248d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
249d7dfca08SIgor Mitsyanko }
250d7dfca08SIgor Mitsyanko 
251d7dfca08SIgor Mitsyanko /*
252d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
253d7dfca08SIgor Mitsyanko  */
254d7dfca08SIgor Mitsyanko 
255d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
256d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
257d7dfca08SIgor Mitsyanko {
258d7dfca08SIgor Mitsyanko     int index = 0;
259d7dfca08SIgor Mitsyanko 
260d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
261d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
262d7dfca08SIgor Mitsyanko         return;
263d7dfca08SIgor Mitsyanko     }
264d7dfca08SIgor Mitsyanko 
265d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
26640bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
267d7dfca08SIgor Mitsyanko     }
268d7dfca08SIgor Mitsyanko 
269d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
270d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
271d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
272d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
273d7dfca08SIgor Mitsyanko     }
274d7dfca08SIgor Mitsyanko 
275d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
276d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
277d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
278d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
279d7dfca08SIgor Mitsyanko     }
280d7dfca08SIgor Mitsyanko 
281d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
282d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
283d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
284d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
285d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
286d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
287d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
288d7dfca08SIgor Mitsyanko         }
289d7dfca08SIgor Mitsyanko     }
290d7dfca08SIgor Mitsyanko 
291d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
292d7dfca08SIgor Mitsyanko }
293d7dfca08SIgor Mitsyanko 
294d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
295d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
296d7dfca08SIgor Mitsyanko {
297d7dfca08SIgor Mitsyanko     uint32_t value = 0;
298d7dfca08SIgor Mitsyanko     int i;
299d7dfca08SIgor Mitsyanko 
300d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
301d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
3028be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
303d7dfca08SIgor Mitsyanko         return 0;
304d7dfca08SIgor Mitsyanko     }
305d7dfca08SIgor Mitsyanko 
306d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
307d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
308d7dfca08SIgor Mitsyanko         s->data_count++;
309d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
310d7dfca08SIgor Mitsyanko         if ((s->data_count) >= (s->blksize & 0x0fff)) {
3118be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
312d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
313d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
314d7dfca08SIgor Mitsyanko 
315d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
316d7dfca08SIgor Mitsyanko                 s->blkcnt--;
317d7dfca08SIgor Mitsyanko             }
318d7dfca08SIgor Mitsyanko 
319d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
320d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
321d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
322d7dfca08SIgor Mitsyanko                  /* stop at gap request */
323d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
324d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
325d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
326d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
327d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
328d7dfca08SIgor Mitsyanko             }
329d7dfca08SIgor Mitsyanko             break;
330d7dfca08SIgor Mitsyanko         }
331d7dfca08SIgor Mitsyanko     }
332d7dfca08SIgor Mitsyanko 
333d7dfca08SIgor Mitsyanko     return value;
334d7dfca08SIgor Mitsyanko }
335d7dfca08SIgor Mitsyanko 
336d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
337d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
338d7dfca08SIgor Mitsyanko {
339d7dfca08SIgor Mitsyanko     int index = 0;
340d7dfca08SIgor Mitsyanko 
341d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
342d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
343d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
344d7dfca08SIgor Mitsyanko         }
345d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
346d7dfca08SIgor Mitsyanko         return;
347d7dfca08SIgor Mitsyanko     }
348d7dfca08SIgor Mitsyanko 
349d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
350d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
351d7dfca08SIgor Mitsyanko             return;
352d7dfca08SIgor Mitsyanko         } else {
353d7dfca08SIgor Mitsyanko             s->blkcnt--;
354d7dfca08SIgor Mitsyanko         }
355d7dfca08SIgor Mitsyanko     }
356d7dfca08SIgor Mitsyanko 
357d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
35840bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
359d7dfca08SIgor Mitsyanko     }
360d7dfca08SIgor Mitsyanko 
361d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
362d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
363d7dfca08SIgor Mitsyanko 
364d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
365d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
366d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
367d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
368d368ba43SKevin O'Connor         sdhci_end_transfer(s);
369dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
370dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
371d7dfca08SIgor Mitsyanko     }
372d7dfca08SIgor Mitsyanko 
373d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
374d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
375d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
376d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
377d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
378d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
379d7dfca08SIgor Mitsyanko         }
380d368ba43SKevin O'Connor         sdhci_end_transfer(s);
381d7dfca08SIgor Mitsyanko     }
382d7dfca08SIgor Mitsyanko 
383d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
384d7dfca08SIgor Mitsyanko }
385d7dfca08SIgor Mitsyanko 
386d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
387d7dfca08SIgor Mitsyanko  * register */
388d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
389d7dfca08SIgor Mitsyanko {
390d7dfca08SIgor Mitsyanko     unsigned i;
391d7dfca08SIgor Mitsyanko 
392d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
393d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
3948be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
395d7dfca08SIgor Mitsyanko         return;
396d7dfca08SIgor Mitsyanko     }
397d7dfca08SIgor Mitsyanko 
398d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
399d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
400d7dfca08SIgor Mitsyanko         s->data_count++;
401d7dfca08SIgor Mitsyanko         value >>= 8;
402d7dfca08SIgor Mitsyanko         if (s->data_count >= (s->blksize & 0x0fff)) {
4038be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
404d7dfca08SIgor Mitsyanko             s->data_count = 0;
405d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
406d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
407d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
408d7dfca08SIgor Mitsyanko             }
409d7dfca08SIgor Mitsyanko         }
410d7dfca08SIgor Mitsyanko     }
411d7dfca08SIgor Mitsyanko }
412d7dfca08SIgor Mitsyanko 
413d7dfca08SIgor Mitsyanko /*
414d7dfca08SIgor Mitsyanko  * Single DMA data transfer
415d7dfca08SIgor Mitsyanko  */
416d7dfca08SIgor Mitsyanko 
417d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
418d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
419d7dfca08SIgor Mitsyanko {
420d7dfca08SIgor Mitsyanko     bool page_aligned = false;
421d7dfca08SIgor Mitsyanko     unsigned int n, begin;
422d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
423d7dfca08SIgor Mitsyanko     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
424d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
425d7dfca08SIgor Mitsyanko 
4266e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
4276e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
4286e86d903SPrasad J Pandit         return;
4296e86d903SPrasad J Pandit     }
4306e86d903SPrasad J Pandit 
431d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
432d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
433d7dfca08SIgor Mitsyanko      * allow them to work properly */
434d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
435d7dfca08SIgor Mitsyanko         page_aligned = true;
436d7dfca08SIgor Mitsyanko     }
437d7dfca08SIgor Mitsyanko 
438d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
439d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
440d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
441d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
442d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
443d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
44440bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
445d7dfca08SIgor Mitsyanko                 }
446d7dfca08SIgor Mitsyanko             }
447d7dfca08SIgor Mitsyanko             begin = s->data_count;
448d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
449d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
450d7dfca08SIgor Mitsyanko                 boundary_count = 0;
451d7dfca08SIgor Mitsyanko              } else {
452d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
453d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
454d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
455d7dfca08SIgor Mitsyanko                     s->blkcnt--;
456d7dfca08SIgor Mitsyanko                 }
457d7dfca08SIgor Mitsyanko             }
458dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
459d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
460d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
461d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
462d7dfca08SIgor Mitsyanko                 s->data_count = 0;
463d7dfca08SIgor Mitsyanko             }
464d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
465d7dfca08SIgor Mitsyanko                 break;
466d7dfca08SIgor Mitsyanko             }
467d7dfca08SIgor Mitsyanko         }
468d7dfca08SIgor Mitsyanko     } else {
469d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
470d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
471d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
472d7dfca08SIgor Mitsyanko             begin = s->data_count;
473d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
474d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
475d7dfca08SIgor Mitsyanko                 boundary_count = 0;
476d7dfca08SIgor Mitsyanko              } else {
477d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
478d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
479d7dfca08SIgor Mitsyanko             }
480dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
48142922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
482d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
483d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
484d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
48540bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
486d7dfca08SIgor Mitsyanko                 }
487d7dfca08SIgor Mitsyanko                 s->data_count = 0;
488d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
489d7dfca08SIgor Mitsyanko                     s->blkcnt--;
490d7dfca08SIgor Mitsyanko                 }
491d7dfca08SIgor Mitsyanko             }
492d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
493d7dfca08SIgor Mitsyanko                 break;
494d7dfca08SIgor Mitsyanko             }
495d7dfca08SIgor Mitsyanko         }
496d7dfca08SIgor Mitsyanko     }
497d7dfca08SIgor Mitsyanko 
498d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
499d368ba43SKevin O'Connor         sdhci_end_transfer(s);
500d7dfca08SIgor Mitsyanko     } else {
501d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
502d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
503d7dfca08SIgor Mitsyanko         }
504d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
505d7dfca08SIgor Mitsyanko     }
506d7dfca08SIgor Mitsyanko }
507d7dfca08SIgor Mitsyanko 
508d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
509d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
510d7dfca08SIgor Mitsyanko {
511d7dfca08SIgor Mitsyanko     int n;
512d7dfca08SIgor Mitsyanko     uint32_t datacnt = s->blksize & 0x0fff;
513d7dfca08SIgor Mitsyanko 
514d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
515d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
51640bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
517d7dfca08SIgor Mitsyanko         }
518dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
519d7dfca08SIgor Mitsyanko     } else {
520dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
521d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
52240bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
523d7dfca08SIgor Mitsyanko         }
524d7dfca08SIgor Mitsyanko     }
525d7dfca08SIgor Mitsyanko     s->blkcnt--;
526d7dfca08SIgor Mitsyanko 
527d368ba43SKevin O'Connor     sdhci_end_transfer(s);
528d7dfca08SIgor Mitsyanko }
529d7dfca08SIgor Mitsyanko 
530d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
531d7dfca08SIgor Mitsyanko     hwaddr addr;
532d7dfca08SIgor Mitsyanko     uint16_t length;
533d7dfca08SIgor Mitsyanko     uint8_t attr;
534d7dfca08SIgor Mitsyanko     uint8_t incr;
535d7dfca08SIgor Mitsyanko } ADMADescr;
536d7dfca08SIgor Mitsyanko 
537d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
538d7dfca08SIgor Mitsyanko {
539d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
540d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
541d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
542d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
543d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
544dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma2,
545d7dfca08SIgor Mitsyanko                         sizeof(adma2));
546d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
547d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
548d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
549d7dfca08SIgor Mitsyanko          */
550d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
551d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
552d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
553d7dfca08SIgor Mitsyanko         dscr->incr = 8;
554d7dfca08SIgor Mitsyanko         break;
555d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
556dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, (uint8_t *)&adma1,
557d7dfca08SIgor Mitsyanko                         sizeof(adma1));
558d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
559d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
560d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
561d7dfca08SIgor Mitsyanko         dscr->incr = 4;
562d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
563d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
564d7dfca08SIgor Mitsyanko         } else {
565d7dfca08SIgor Mitsyanko             dscr->length = 4096;
566d7dfca08SIgor Mitsyanko         }
567d7dfca08SIgor Mitsyanko         break;
568d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
569dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr,
570d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
571dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2,
572d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
573d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
574dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4,
575d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
576d7dfca08SIgor Mitsyanko         dscr->attr = le64_to_cpu(dscr->attr);
577d7dfca08SIgor Mitsyanko         dscr->attr &= 0xfffffff8;
578d7dfca08SIgor Mitsyanko         dscr->incr = 12;
579d7dfca08SIgor Mitsyanko         break;
580d7dfca08SIgor Mitsyanko     }
581d7dfca08SIgor Mitsyanko }
582d7dfca08SIgor Mitsyanko 
583d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
584d7dfca08SIgor Mitsyanko 
585d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
586d7dfca08SIgor Mitsyanko {
587d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
588d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
5898be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
590d7dfca08SIgor Mitsyanko     int i;
591d7dfca08SIgor Mitsyanko 
592d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
593d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
594d7dfca08SIgor Mitsyanko 
595d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
5968be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
597d7dfca08SIgor Mitsyanko 
598d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
599d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
600d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
601d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
602d7dfca08SIgor Mitsyanko 
603d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
604d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
605d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
606d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
607d7dfca08SIgor Mitsyanko             }
608d7dfca08SIgor Mitsyanko 
609d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
610d7dfca08SIgor Mitsyanko             return;
611d7dfca08SIgor Mitsyanko         }
612d7dfca08SIgor Mitsyanko 
613d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
614d7dfca08SIgor Mitsyanko 
615d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
616d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
617d7dfca08SIgor Mitsyanko 
618d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
619d7dfca08SIgor Mitsyanko                 while (length) {
620d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
621d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
62240bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
623d7dfca08SIgor Mitsyanko                         }
624d7dfca08SIgor Mitsyanko                     }
625d7dfca08SIgor Mitsyanko                     begin = s->data_count;
626d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
627d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
628d7dfca08SIgor Mitsyanko                         length = 0;
629d7dfca08SIgor Mitsyanko                      } else {
630d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
631d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
632d7dfca08SIgor Mitsyanko                     }
633dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
634d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
635d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
636d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
637d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
638d7dfca08SIgor Mitsyanko                         s->data_count = 0;
639d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
640d7dfca08SIgor Mitsyanko                             s->blkcnt--;
641d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
642d7dfca08SIgor Mitsyanko                                 break;
643d7dfca08SIgor Mitsyanko                             }
644d7dfca08SIgor Mitsyanko                         }
645d7dfca08SIgor Mitsyanko                     }
646d7dfca08SIgor Mitsyanko                 }
647d7dfca08SIgor Mitsyanko             } else {
648d7dfca08SIgor Mitsyanko                 while (length) {
649d7dfca08SIgor Mitsyanko                     begin = s->data_count;
650d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
651d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
652d7dfca08SIgor Mitsyanko                         length = 0;
653d7dfca08SIgor Mitsyanko                      } else {
654d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
655d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
656d7dfca08SIgor Mitsyanko                     }
657dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
6589db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
6599db11cefSPeter Crosthwaite                                     s->data_count - begin);
660d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
661d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
662d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
66340bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
664d7dfca08SIgor Mitsyanko                         }
665d7dfca08SIgor Mitsyanko                         s->data_count = 0;
666d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
667d7dfca08SIgor Mitsyanko                             s->blkcnt--;
668d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
669d7dfca08SIgor Mitsyanko                                 break;
670d7dfca08SIgor Mitsyanko                             }
671d7dfca08SIgor Mitsyanko                         }
672d7dfca08SIgor Mitsyanko                     }
673d7dfca08SIgor Mitsyanko                 }
674d7dfca08SIgor Mitsyanko             }
675d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
676d7dfca08SIgor Mitsyanko             break;
677d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
678d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
6798be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
680d7dfca08SIgor Mitsyanko             break;
681d7dfca08SIgor Mitsyanko         default:
682d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
683d7dfca08SIgor Mitsyanko             break;
684d7dfca08SIgor Mitsyanko         }
685d7dfca08SIgor Mitsyanko 
6861d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
6878be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
6881d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
6891d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
6901d32c26fSPeter Crosthwaite             }
6911d32c26fSPeter Crosthwaite 
6921d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
6931d32c26fSPeter Crosthwaite         }
6941d32c26fSPeter Crosthwaite 
695d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
696d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
697d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
6988be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
699d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
700d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
701d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
7028be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
703d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
704d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
705d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
7068be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
707d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
708d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
709d7dfca08SIgor Mitsyanko                 }
710d7dfca08SIgor Mitsyanko 
711d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
712d7dfca08SIgor Mitsyanko             }
713d368ba43SKevin O'Connor             sdhci_end_transfer(s);
714d7dfca08SIgor Mitsyanko             return;
715d7dfca08SIgor Mitsyanko         }
716d7dfca08SIgor Mitsyanko 
717d7dfca08SIgor Mitsyanko     }
718d7dfca08SIgor Mitsyanko 
719085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
720bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
721bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
722d7dfca08SIgor Mitsyanko }
723d7dfca08SIgor Mitsyanko 
724d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
725d7dfca08SIgor Mitsyanko 
726d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
727d7dfca08SIgor Mitsyanko {
728d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
729d7dfca08SIgor Mitsyanko 
730d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
731d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
732d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
733d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
734d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
735d7dfca08SIgor Mitsyanko             } else {
736d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
737d7dfca08SIgor Mitsyanko             }
738d7dfca08SIgor Mitsyanko 
739d7dfca08SIgor Mitsyanko             break;
740d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
741d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
7428be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
743d7dfca08SIgor Mitsyanko                 break;
744d7dfca08SIgor Mitsyanko             }
745d7dfca08SIgor Mitsyanko 
746d368ba43SKevin O'Connor             sdhci_do_adma(s);
747d7dfca08SIgor Mitsyanko             break;
748d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
749d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
7508be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
751d7dfca08SIgor Mitsyanko                 break;
752d7dfca08SIgor Mitsyanko             }
753d7dfca08SIgor Mitsyanko 
754d368ba43SKevin O'Connor             sdhci_do_adma(s);
755d7dfca08SIgor Mitsyanko             break;
756d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
757d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
758d7dfca08SIgor Mitsyanko                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
7598be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
760d7dfca08SIgor Mitsyanko                 break;
761d7dfca08SIgor Mitsyanko             }
762d7dfca08SIgor Mitsyanko 
763d368ba43SKevin O'Connor             sdhci_do_adma(s);
764d7dfca08SIgor Mitsyanko             break;
765d7dfca08SIgor Mitsyanko         default:
7668be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
767d7dfca08SIgor Mitsyanko             break;
768d7dfca08SIgor Mitsyanko         }
769d7dfca08SIgor Mitsyanko     } else {
77040bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
771d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
772d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
773d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
774d7dfca08SIgor Mitsyanko         } else {
775d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
776d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
777d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
778d7dfca08SIgor Mitsyanko         }
779d7dfca08SIgor Mitsyanko     }
780d7dfca08SIgor Mitsyanko }
781d7dfca08SIgor Mitsyanko 
782d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
783d7dfca08SIgor Mitsyanko {
7846890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
785d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
786d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
787d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
788d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
789d7dfca08SIgor Mitsyanko         return false;
790d7dfca08SIgor Mitsyanko     }
791d7dfca08SIgor Mitsyanko 
792d7dfca08SIgor Mitsyanko     return true;
793d7dfca08SIgor Mitsyanko }
794d7dfca08SIgor Mitsyanko 
795d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
796d7dfca08SIgor Mitsyanko  * continuous manner */
797d7dfca08SIgor Mitsyanko static inline bool
798d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
799d7dfca08SIgor Mitsyanko {
800d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
8018be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
802d7dfca08SIgor Mitsyanko                           "is prohibited\n");
803d7dfca08SIgor Mitsyanko         return false;
804d7dfca08SIgor Mitsyanko     }
805d7dfca08SIgor Mitsyanko     return true;
806d7dfca08SIgor Mitsyanko }
807d7dfca08SIgor Mitsyanko 
808d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
809d7dfca08SIgor Mitsyanko {
810d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
811d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
812d7dfca08SIgor Mitsyanko 
813d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
814d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
815d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
816d7dfca08SIgor Mitsyanko         break;
817d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
818d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
819d7dfca08SIgor Mitsyanko         break;
820d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
821d7dfca08SIgor Mitsyanko         ret = s->argument;
822d7dfca08SIgor Mitsyanko         break;
823d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
824d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
825d7dfca08SIgor Mitsyanko         break;
826d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
827d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
828d7dfca08SIgor Mitsyanko         break;
829d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
830d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
831d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
8328be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
833d7dfca08SIgor Mitsyanko             return ret;
834d7dfca08SIgor Mitsyanko         }
835d7dfca08SIgor Mitsyanko         break;
836d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
837d7dfca08SIgor Mitsyanko         ret = s->prnsts;
838d7dfca08SIgor Mitsyanko         break;
839d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
840d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
841d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
842d7dfca08SIgor Mitsyanko         break;
843d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
844d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
845d7dfca08SIgor Mitsyanko         break;
846d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
847d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
848d7dfca08SIgor Mitsyanko         break;
849d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
850d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
851d7dfca08SIgor Mitsyanko         break;
852d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
853d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
854d7dfca08SIgor Mitsyanko         break;
855d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
856d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
857d7dfca08SIgor Mitsyanko         break;
858cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
8595efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
8605efc9016SPhilippe Mathieu-Daudé         break;
8615efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
8625efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
863d7dfca08SIgor Mitsyanko         break;
864d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
8655efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
8665efc9016SPhilippe Mathieu-Daudé         break;
8675efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
8685efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
869d7dfca08SIgor Mitsyanko         break;
870d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
871d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
872d7dfca08SIgor Mitsyanko         break;
873d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
874d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
875d7dfca08SIgor Mitsyanko         break;
876d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
877d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
878d7dfca08SIgor Mitsyanko         break;
879d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
880aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
881d7dfca08SIgor Mitsyanko         break;
882d7dfca08SIgor Mitsyanko     default:
88300b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
88400b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
885d7dfca08SIgor Mitsyanko         break;
886d7dfca08SIgor Mitsyanko     }
887d7dfca08SIgor Mitsyanko 
888d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
889d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
8908be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
891d7dfca08SIgor Mitsyanko     return ret;
892d7dfca08SIgor Mitsyanko }
893d7dfca08SIgor Mitsyanko 
894d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
895d7dfca08SIgor Mitsyanko {
896d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
897d7dfca08SIgor Mitsyanko         return;
898d7dfca08SIgor Mitsyanko     }
899d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
900d7dfca08SIgor Mitsyanko 
901d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
902d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
903d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
904d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
905d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
906d7dfca08SIgor Mitsyanko         } else {
907d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
908d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
909d7dfca08SIgor Mitsyanko         }
910d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
911d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
912d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
913d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
914d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
915d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
916d7dfca08SIgor Mitsyanko         }
917d7dfca08SIgor Mitsyanko     }
918d7dfca08SIgor Mitsyanko }
919d7dfca08SIgor Mitsyanko 
920d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
921d7dfca08SIgor Mitsyanko {
922d7dfca08SIgor Mitsyanko     switch (value) {
923d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
924d368ba43SKevin O'Connor         sdhci_reset(s);
925d7dfca08SIgor Mitsyanko         break;
926d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
927d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
928d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
929d7dfca08SIgor Mitsyanko         break;
930d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
931d7dfca08SIgor Mitsyanko         s->data_count = 0;
932d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
933d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
934d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
935d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
936d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
937d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
938d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
939d7dfca08SIgor Mitsyanko         break;
940d7dfca08SIgor Mitsyanko     }
941d7dfca08SIgor Mitsyanko }
942d7dfca08SIgor Mitsyanko 
943d7dfca08SIgor Mitsyanko static void
944d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
945d7dfca08SIgor Mitsyanko {
946d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
947d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
948d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
949d368ba43SKevin O'Connor     uint32_t value = val;
950d7dfca08SIgor Mitsyanko     value <<= shift;
951d7dfca08SIgor Mitsyanko 
952d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
953d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
954d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
955d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
956d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
957d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
958d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
95945ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
960d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
96145ba9f76SPrasad J Pandit             } else {
96245ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
96345ba9f76SPrasad J Pandit             }
964d7dfca08SIgor Mitsyanko         }
965d7dfca08SIgor Mitsyanko         break;
966d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
967d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
968d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
969d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
970d7dfca08SIgor Mitsyanko         }
9719201bb9aSAlistair Francis 
9729201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
9739201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
9749201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
9759201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
9769201bb9aSAlistair Francis                           s->buf_maxsz);
9779201bb9aSAlistair Francis 
9789201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
9799201bb9aSAlistair Francis         }
9809201bb9aSAlistair Francis 
981d7dfca08SIgor Mitsyanko         break;
982d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
983d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
984d7dfca08SIgor Mitsyanko         break;
985d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
986d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
987d7dfca08SIgor Mitsyanko          * capabilities register */
988d7dfca08SIgor Mitsyanko         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
989d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
990d7dfca08SIgor Mitsyanko         }
99124bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
992d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
993d7dfca08SIgor Mitsyanko 
994d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
995d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
996d7dfca08SIgor Mitsyanko             break;
997d7dfca08SIgor Mitsyanko         }
998d7dfca08SIgor Mitsyanko 
999d368ba43SKevin O'Connor         sdhci_send_command(s);
1000d7dfca08SIgor Mitsyanko         break;
1001d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1002d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1003d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1004d7dfca08SIgor Mitsyanko         }
1005d7dfca08SIgor Mitsyanko         break;
1006d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1007d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1008d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1009d7dfca08SIgor Mitsyanko         }
1010d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1011d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1012d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1013d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1014d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1015d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1016d7dfca08SIgor Mitsyanko         }
1017d7dfca08SIgor Mitsyanko         break;
1018d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1019d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1020d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1021d7dfca08SIgor Mitsyanko         }
1022d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1023d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1024d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1025d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1026d7dfca08SIgor Mitsyanko         } else {
1027d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1028d7dfca08SIgor Mitsyanko         }
1029d7dfca08SIgor Mitsyanko         break;
1030d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1031d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1032d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1033d7dfca08SIgor Mitsyanko         }
1034d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1035d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1036d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1037d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1038d7dfca08SIgor Mitsyanko         } else {
1039d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1040d7dfca08SIgor Mitsyanko         }
1041d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1042d7dfca08SIgor Mitsyanko         break;
1043d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1044d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1045d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1046d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1047d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1048d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1049d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1050d7dfca08SIgor Mitsyanko         } else {
1051d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1052d7dfca08SIgor Mitsyanko         }
10530a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
10540a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
10550a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
10560a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
10570a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
10580a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
10590a7ac9f9SAndrew Baumann         }
1060d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1061d7dfca08SIgor Mitsyanko         break;
1062d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1063d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1064d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1065d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1066d7dfca08SIgor Mitsyanko         break;
1067d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1068d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1069d7dfca08SIgor Mitsyanko         break;
1070d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1071d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1072d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1073d7dfca08SIgor Mitsyanko         break;
1074d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1075d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1076d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1077d7dfca08SIgor Mitsyanko         break;
1078d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1079d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1080d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1081d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1082d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1083d7dfca08SIgor Mitsyanko         }
1084d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1085d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1086d7dfca08SIgor Mitsyanko         }
1087d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1088d7dfca08SIgor Mitsyanko         break;
10895d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
10905d2c0464SAndrey Smirnov         MASKED_WRITE(s->acmd12errsts, mask, value);
10915d2c0464SAndrey Smirnov         break;
10925efc9016SPhilippe Mathieu-Daudé 
10935efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
10945efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10955efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
10965efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10975efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
10985efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
10995efc9016SPhilippe Mathieu-Daudé         break;
11005efc9016SPhilippe Mathieu-Daudé 
1101d7dfca08SIgor Mitsyanko     default:
110200b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
110300b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1104d7dfca08SIgor Mitsyanko         break;
1105d7dfca08SIgor Mitsyanko     }
11068be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
11078be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1108d7dfca08SIgor Mitsyanko }
1109d7dfca08SIgor Mitsyanko 
1110d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1111d368ba43SKevin O'Connor     .read = sdhci_read,
1112d368ba43SKevin O'Connor     .write = sdhci_write,
1113d7dfca08SIgor Mitsyanko     .valid = {
1114d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1115d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1116d7dfca08SIgor Mitsyanko         .unaligned = false
1117d7dfca08SIgor Mitsyanko     },
1118d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1119d7dfca08SIgor Mitsyanko };
1120d7dfca08SIgor Mitsyanko 
1121d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1122d7dfca08SIgor Mitsyanko {
1123d7dfca08SIgor Mitsyanko     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1124d7dfca08SIgor Mitsyanko     case 0:
1125d7dfca08SIgor Mitsyanko         return 512;
1126d7dfca08SIgor Mitsyanko     case 1:
1127d7dfca08SIgor Mitsyanko         return 1024;
1128d7dfca08SIgor Mitsyanko     case 2:
1129d7dfca08SIgor Mitsyanko         return 2048;
1130d7dfca08SIgor Mitsyanko     default:
1131d7dfca08SIgor Mitsyanko         hw_error("SDHC: unsupported value for maximum block size\n");
1132d7dfca08SIgor Mitsyanko         return 0;
1133d7dfca08SIgor Mitsyanko     }
1134d7dfca08SIgor Mitsyanko }
1135d7dfca08SIgor Mitsyanko 
1136aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1137aceb5b06SPhilippe Mathieu-Daudé {
1138aceb5b06SPhilippe Mathieu-Daudé     if (s->sd_spec_version != 2) {
1139aceb5b06SPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2 is supported");
1140aceb5b06SPhilippe Mathieu-Daudé         return;
1141aceb5b06SPhilippe Mathieu-Daudé     }
1142aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
1143aceb5b06SPhilippe Mathieu-Daudé }
1144aceb5b06SPhilippe Mathieu-Daudé 
1145b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1146b635d98cSPhilippe Mathieu-Daudé 
1147b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1148aceb5b06SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT8("sd-spec-version", _state, sd_spec_version, 2), \
1149aceb5b06SPhilippe Mathieu-Daudé     \
1150aceb5b06SPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported
1151aceb5b06SPhilippe Mathieu-Daudé      * features of this specific host controller implementation */ \
11525efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
11535efc9016SPhilippe Mathieu-Daudé     DEFINE_PROP_UINT64("maxcurr", _state, maxcurr, 0)
1154b635d98cSPhilippe Mathieu-Daudé 
115540bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
1156d7dfca08SIgor Mitsyanko {
115740bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
115840bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1159d7dfca08SIgor Mitsyanko 
1160bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1161d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1162fd1e5c81SAndrey Smirnov 
1163fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
1164d7dfca08SIgor Mitsyanko }
1165d7dfca08SIgor Mitsyanko 
11667302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
1167d7dfca08SIgor Mitsyanko {
1168bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1169bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1170bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1171bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1172d7dfca08SIgor Mitsyanko 
1173d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1174d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1175d7dfca08SIgor Mitsyanko }
1176d7dfca08SIgor Mitsyanko 
117725367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
117825367498SPhilippe Mathieu-Daudé {
1179aceb5b06SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1180aceb5b06SPhilippe Mathieu-Daudé 
1181aceb5b06SPhilippe Mathieu-Daudé     sdhci_init_readonly_registers(s, &local_err);
1182aceb5b06SPhilippe Mathieu-Daudé     if (local_err) {
1183aceb5b06SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
1184aceb5b06SPhilippe Mathieu-Daudé         return;
1185aceb5b06SPhilippe Mathieu-Daudé     }
118625367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
118725367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
118825367498SPhilippe Mathieu-Daudé 
118925367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
119025367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
119125367498SPhilippe Mathieu-Daudé }
119225367498SPhilippe Mathieu-Daudé 
11938b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
11948b7455c7SPhilippe Mathieu-Daudé {
11958b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
11968b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
11978b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
11988b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
11998b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
12008b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
12018b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
12028b7455c7SPhilippe Mathieu-Daudé }
12038b7455c7SPhilippe Mathieu-Daudé 
12040a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
12050a7ac9f9SAndrew Baumann {
12060a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
12070a7ac9f9SAndrew Baumann 
12080a7ac9f9SAndrew Baumann     return s->pending_insert_state;
12090a7ac9f9SAndrew Baumann }
12100a7ac9f9SAndrew Baumann 
12110a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
12120a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
12130a7ac9f9SAndrew Baumann     .version_id = 1,
12140a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
12150a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
12160a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
12170a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
12180a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
12190a7ac9f9SAndrew Baumann     },
12200a7ac9f9SAndrew Baumann };
12210a7ac9f9SAndrew Baumann 
1222d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1223d7dfca08SIgor Mitsyanko     .name = "sdhci",
1224d7dfca08SIgor Mitsyanko     .version_id = 1,
1225d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1226d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1227d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1228d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1229d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1230d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1231d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1232d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1233d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1234d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1235d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1236d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1237d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1238d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1239d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1240d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1241d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1242d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1243d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1244d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1245d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1246d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1247d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1248d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1249d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1250d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1251d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
125259046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1253e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1254e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1255d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
12560a7ac9f9SAndrew Baumann     },
12570a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
12580a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
12590a7ac9f9SAndrew Baumann         NULL
12600a7ac9f9SAndrew Baumann     },
1261d7dfca08SIgor Mitsyanko };
1262d7dfca08SIgor Mitsyanko 
12631c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
12641c92c505SPhilippe Mathieu-Daudé {
12651c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
12661c92c505SPhilippe Mathieu-Daudé 
12671c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
12681c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
12691c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
12701c92c505SPhilippe Mathieu-Daudé }
12711c92c505SPhilippe Mathieu-Daudé 
1272b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1273b635d98cSPhilippe Mathieu-Daudé 
12745ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1275b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1276d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1277d7dfca08SIgor Mitsyanko };
1278d7dfca08SIgor Mitsyanko 
12799af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1280224d10ffSKevin O'Connor {
1281224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
1282ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
128325367498SPhilippe Mathieu-Daudé 
128425367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
128525367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1286ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1287ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
128825367498SPhilippe Mathieu-Daudé         return;
128925367498SPhilippe Mathieu-Daudé     }
129025367498SPhilippe Mathieu-Daudé 
1291224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1292224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1293224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1294dd55c485SPhilippe Mathieu-Daudé     s->dma_as = pci_get_address_space(dev);
1295dd55c485SPhilippe Mathieu-Daudé     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->iomem);
1296224d10ffSKevin O'Connor }
1297224d10ffSKevin O'Connor 
1298224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1299224d10ffSKevin O'Connor {
1300224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
13018b7455c7SPhilippe Mathieu-Daudé 
13028b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1303224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1304224d10ffSKevin O'Connor }
1305224d10ffSKevin O'Connor 
1306224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1307224d10ffSKevin O'Connor {
1308224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1309224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1310224d10ffSKevin O'Connor 
13119af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1312224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1313224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1314224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1315224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
13165ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
13171c92c505SPhilippe Mathieu-Daudé 
13181c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1319224d10ffSKevin O'Connor }
1320224d10ffSKevin O'Connor 
1321224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1322224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1323224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1324224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1325224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1326fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1327fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1328fd3b02c8SEduardo Habkost         { },
1329fd3b02c8SEduardo Habkost     },
1330224d10ffSKevin O'Connor };
1331224d10ffSKevin O'Connor 
1332b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1333b635d98cSPhilippe Mathieu-Daudé 
13345ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1335b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
13360a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
13370a7ac9f9SAndrew Baumann                      false),
133860765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
133960765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
13405ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
13415ec911c3SKevin O'Connor };
13425ec911c3SKevin O'Connor 
13437302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1344d7dfca08SIgor Mitsyanko {
13457302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13465ec911c3SKevin O'Connor 
134740bbc194SPeter Maydell     sdhci_initfn(s);
13487302dcd6SKevin O'Connor }
13497302dcd6SKevin O'Connor 
13507302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
13517302dcd6SKevin O'Connor {
13527302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
135360765b6cSPhilippe Mathieu-Daudé 
135460765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
135560765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
135660765b6cSPhilippe Mathieu-Daudé     }
135760765b6cSPhilippe Mathieu-Daudé 
13587302dcd6SKevin O'Connor     sdhci_uninitfn(s);
13597302dcd6SKevin O'Connor }
13607302dcd6SKevin O'Connor 
13617302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
13627302dcd6SKevin O'Connor {
13637302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1364d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1365ab958e38SPhilippe Mathieu-Daudé     Error *local_err = NULL;
1366d7dfca08SIgor Mitsyanko 
136725367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
1368ab958e38SPhilippe Mathieu-Daudé     if (local_err) {
1369ab958e38SPhilippe Mathieu-Daudé         error_propagate(errp, local_err);
137025367498SPhilippe Mathieu-Daudé         return;
137125367498SPhilippe Mathieu-Daudé     }
137225367498SPhilippe Mathieu-Daudé 
137360765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
137402e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
137560765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
137660765b6cSPhilippe Mathieu-Daudé     } else {
137760765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1378dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
137960765b6cSPhilippe Mathieu-Daudé     }
1380dd55c485SPhilippe Mathieu-Daudé 
1381d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1382fd1e5c81SAndrey Smirnov 
1383fd1e5c81SAndrey Smirnov     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
1384fd1e5c81SAndrey Smirnov             SDHC_REGISTERS_MAP_SIZE);
1385fd1e5c81SAndrey Smirnov 
1386d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1387d7dfca08SIgor Mitsyanko }
1388d7dfca08SIgor Mitsyanko 
13898b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
13908b7455c7SPhilippe Mathieu-Daudé {
13918b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
13928b7455c7SPhilippe Mathieu-Daudé 
13938b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
139460765b6cSPhilippe Mathieu-Daudé 
139560765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
139660765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
139760765b6cSPhilippe Mathieu-Daudé     }
13988b7455c7SPhilippe Mathieu-Daudé }
13998b7455c7SPhilippe Mathieu-Daudé 
14007302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1401d7dfca08SIgor Mitsyanko {
1402d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1403d7dfca08SIgor Mitsyanko 
14045ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
14057302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
14068b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
14071c92c505SPhilippe Mathieu-Daudé 
14081c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1409d7dfca08SIgor Mitsyanko }
1410d7dfca08SIgor Mitsyanko 
14117302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
14127302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1413d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1414d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
14157302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
14167302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
14177302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1418d7dfca08SIgor Mitsyanko };
1419d7dfca08SIgor Mitsyanko 
1420b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1421b635d98cSPhilippe Mathieu-Daudé 
142240bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
142340bbc194SPeter Maydell {
142440bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
142540bbc194SPeter Maydell 
142640bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
142740bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
142840bbc194SPeter Maydell }
142940bbc194SPeter Maydell 
143040bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
143140bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
143240bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
143340bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
143440bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
143540bbc194SPeter Maydell };
143640bbc194SPeter Maydell 
1437fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1438fd1e5c81SAndrey Smirnov {
1439fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1440fd1e5c81SAndrey Smirnov     uint32_t ret;
1441fd1e5c81SAndrey Smirnov     uint16_t hostctl;
1442fd1e5c81SAndrey Smirnov 
1443fd1e5c81SAndrey Smirnov     switch (offset) {
1444fd1e5c81SAndrey Smirnov     default:
1445fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1446fd1e5c81SAndrey Smirnov 
1447fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1448fd1e5c81SAndrey Smirnov         /*
1449fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1450fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1451fd1e5c81SAndrey Smirnov          * usdhc_write()
1452fd1e5c81SAndrey Smirnov          */
1453fd1e5c81SAndrey Smirnov         hostctl = SDHC_DMA_TYPE(s->hostctl) << (8 - 3);
1454fd1e5c81SAndrey Smirnov 
1455fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_8BITBUS) {
1456fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_8BITBUS;
1457fd1e5c81SAndrey Smirnov         }
1458fd1e5c81SAndrey Smirnov 
1459fd1e5c81SAndrey Smirnov         if (s->hostctl & SDHC_CTRL_4BITBUS) {
1460fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1461fd1e5c81SAndrey Smirnov         }
1462fd1e5c81SAndrey Smirnov 
1463fd1e5c81SAndrey Smirnov         ret  = hostctl;
1464fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1465fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1466fd1e5c81SAndrey Smirnov 
1467fd1e5c81SAndrey Smirnov         break;
1468fd1e5c81SAndrey Smirnov 
1469fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1470fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1471fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1472fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1473fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1474fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1475fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1476fd1e5c81SAndrey Smirnov         ret = 0;
1477fd1e5c81SAndrey Smirnov         break;
1478fd1e5c81SAndrey Smirnov     }
1479fd1e5c81SAndrey Smirnov 
1480fd1e5c81SAndrey Smirnov     return ret;
1481fd1e5c81SAndrey Smirnov }
1482fd1e5c81SAndrey Smirnov 
1483fd1e5c81SAndrey Smirnov static void
1484fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1485fd1e5c81SAndrey Smirnov {
1486fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1487fd1e5c81SAndrey Smirnov     uint8_t hostctl;
1488fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1489fd1e5c81SAndrey Smirnov 
1490fd1e5c81SAndrey Smirnov     switch (offset) {
1491fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1492fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1493fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1494fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1495fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1496fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
1497fd1e5c81SAndrey Smirnov         break;
1498fd1e5c81SAndrey Smirnov 
1499fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1500fd1e5c81SAndrey Smirnov         /*
1501fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1502fd1e5c81SAndrey Smirnov          *
1503fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1504fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1505fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1506fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1507fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1508fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1509fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1510fd1e5c81SAndrey Smirnov          *
1511fd1e5c81SAndrey Smirnov          * and 0x29
1512fd1e5c81SAndrey Smirnov          *
1513fd1e5c81SAndrey Smirnov          *  15      10 9    8
1514fd1e5c81SAndrey Smirnov          * |----------+------|
1515fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1516fd1e5c81SAndrey Smirnov          * |          | Sel. |
1517fd1e5c81SAndrey Smirnov          * |          |      |
1518fd1e5c81SAndrey Smirnov          * |----------+------|
1519fd1e5c81SAndrey Smirnov          *
1520fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1521fd1e5c81SAndrey Smirnov          *
1522fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1523fd1e5c81SAndrey Smirnov          *
1524fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1525fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1526fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1527fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1528fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1529fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1530fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1531fd1e5c81SAndrey Smirnov          *
1532fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1533fd1e5c81SAndrey Smirnov          *
1534fd1e5c81SAndrey Smirnov          * |----------------------------------|
1535fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1536fd1e5c81SAndrey Smirnov          * |                                  |
1537fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1538fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1539fd1e5c81SAndrey Smirnov          * |                                  |
1540fd1e5c81SAndrey Smirnov          * |----------------------------------|
1541fd1e5c81SAndrey Smirnov          *
1542fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1543fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1544fd1e5c81SAndrey Smirnov          * word we've been given.
1545fd1e5c81SAndrey Smirnov          */
1546fd1e5c81SAndrey Smirnov 
1547fd1e5c81SAndrey Smirnov         /*
1548fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1549fd1e5c81SAndrey Smirnov          */
1550fd1e5c81SAndrey Smirnov         hostctl = value & (SDHC_CTRL_LED |
1551fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_INS |
1552fd1e5c81SAndrey Smirnov                            SDHC_CTRL_CDTEST_EN);
1553fd1e5c81SAndrey Smirnov         /*
1554fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1555fd1e5c81SAndrey Smirnov          * bits 5 and 1
1556fd1e5c81SAndrey Smirnov          */
1557fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
1558fd1e5c81SAndrey Smirnov             hostctl |= SDHC_CTRL_8BITBUS;
1559fd1e5c81SAndrey Smirnov         }
1560fd1e5c81SAndrey Smirnov 
1561fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
1562fd1e5c81SAndrey Smirnov             hostctl |= ESDHC_CTRL_4BITBUS;
1563fd1e5c81SAndrey Smirnov         }
1564fd1e5c81SAndrey Smirnov 
1565fd1e5c81SAndrey Smirnov         /*
1566fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1567fd1e5c81SAndrey Smirnov          */
1568fd1e5c81SAndrey Smirnov         hostctl |= SDHC_DMA_TYPE(value >> (8 - 3));
1569fd1e5c81SAndrey Smirnov 
1570fd1e5c81SAndrey Smirnov         /*
1571fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1572fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1573fd1e5c81SAndrey Smirnov          *
1574fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1575fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1576fd1e5c81SAndrey Smirnov          * kernel
1577fd1e5c81SAndrey Smirnov          */
1578fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
1579fd1e5c81SAndrey Smirnov         value |= hostctl;
1580fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1581fd1e5c81SAndrey Smirnov 
1582fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1583fd1e5c81SAndrey Smirnov         break;
1584fd1e5c81SAndrey Smirnov 
1585fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1586fd1e5c81SAndrey Smirnov         /*
1587fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1588fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1589fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1590fd1e5c81SAndrey Smirnov          * order to get where we started
1591fd1e5c81SAndrey Smirnov          *
1592fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1593fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1594fd1e5c81SAndrey Smirnov          *
1595fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1596fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1597fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1598fd1e5c81SAndrey Smirnov          *
1599fd1e5c81SAndrey Smirnov          */
1600fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1601fd1e5c81SAndrey Smirnov         break;
1602fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1603fd1e5c81SAndrey Smirnov         /*
1604fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1605fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1606fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1607fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1608fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1609fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1610fd1e5c81SAndrey Smirnov          */
1611fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1612fd1e5c81SAndrey Smirnov         break;
1613fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1614fd1e5c81SAndrey Smirnov         /*
1615fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1616fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1617fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1618fd1e5c81SAndrey Smirnov          *
1619fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1620fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1621fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1622fd1e5c81SAndrey Smirnov          */
1623fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1624fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1625fd1e5c81SAndrey Smirnov     default:
1626fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1627fd1e5c81SAndrey Smirnov         break;
1628fd1e5c81SAndrey Smirnov     }
1629fd1e5c81SAndrey Smirnov }
1630fd1e5c81SAndrey Smirnov 
1631fd1e5c81SAndrey Smirnov 
1632fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1633fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1634fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1635fd1e5c81SAndrey Smirnov     .valid = {
1636fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1637fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1638fd1e5c81SAndrey Smirnov         .unaligned = false
1639fd1e5c81SAndrey Smirnov     },
1640fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1641fd1e5c81SAndrey Smirnov };
1642fd1e5c81SAndrey Smirnov 
1643fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1644fd1e5c81SAndrey Smirnov {
1645fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1646fd1e5c81SAndrey Smirnov 
1647fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1648fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1649fd1e5c81SAndrey Smirnov }
1650fd1e5c81SAndrey Smirnov 
1651fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1652fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1653fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1654fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1655fd1e5c81SAndrey Smirnov };
1656fd1e5c81SAndrey Smirnov 
1657d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1658d7dfca08SIgor Mitsyanko {
1659224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
16607302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
166140bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1662fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1663d7dfca08SIgor Mitsyanko }
1664d7dfca08SIgor Mitsyanko 
1665d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1666