xref: /qemu/hw/sd/sdhci.c (revision 9227cc52ccad9879575a0e5aa1f0bf991f207d2e)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
264c8f9735SPhilippe Mathieu-Daudé #include "qemu/units.h"
276ff37c3dSPhilippe Mathieu-Daudé #include "qemu/error-report.h"
28b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2964552b6bSMarkus Armbruster #include "hw/irq.h"
30a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
31d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
32d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
33d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
34f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
35d6454270SMarkus Armbruster #include "migration/vmstate.h"
36637d23beSSai Pavan Boddu #include "sdhci-internal.h"
3703dd024fSPaolo Bonzini #include "qemu/log.h"
380b8fa32fSMarkus Armbruster #include "qemu/module.h"
398be487d8SPhilippe Mathieu-Daudé #include "trace.h"
40db1015e9SEduardo Habkost #include "qom/object.h"
41d7dfca08SIgor Mitsyanko 
4240bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
43fa34a3c5SEduardo Habkost /* This is reusing the SDBus typedef from SD_BUS */
44fa34a3c5SEduardo Habkost DECLARE_INSTANCE_CHECKER(SDBus, SDHCI_BUS,
45fa34a3c5SEduardo Habkost                          TYPE_SDHCI_BUS)
4640bbc194SPeter Maydell 
47aa164fbfSPhilippe Mathieu-Daudé #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
48aa164fbfSPhilippe Mathieu-Daudé 
4909b738ffSPhilippe Mathieu-Daudé static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
5009b738ffSPhilippe Mathieu-Daudé {
5109b738ffSPhilippe Mathieu-Daudé     return 1 << (9 + FIELD_EX32(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH));
5209b738ffSPhilippe Mathieu-Daudé }
5309b738ffSPhilippe Mathieu-Daudé 
546ff37c3dSPhilippe Mathieu-Daudé /* return true on error */
556ff37c3dSPhilippe Mathieu-Daudé static bool sdhci_check_capab_freq_range(SDHCIState *s, const char *desc,
566ff37c3dSPhilippe Mathieu-Daudé                                          uint8_t freq, Error **errp)
576ff37c3dSPhilippe Mathieu-Daudé {
584d67852dSPhilippe Mathieu-Daudé     if (s->sd_spec_version >= 3) {
594d67852dSPhilippe Mathieu-Daudé         return false;
604d67852dSPhilippe Mathieu-Daudé     }
616ff37c3dSPhilippe Mathieu-Daudé     switch (freq) {
626ff37c3dSPhilippe Mathieu-Daudé     case 0:
636ff37c3dSPhilippe Mathieu-Daudé     case 10 ... 63:
646ff37c3dSPhilippe Mathieu-Daudé         break;
656ff37c3dSPhilippe Mathieu-Daudé     default:
666ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "SD %s clock frequency can have value"
676ff37c3dSPhilippe Mathieu-Daudé                    "in range 0-63 only", desc);
686ff37c3dSPhilippe Mathieu-Daudé         return true;
696ff37c3dSPhilippe Mathieu-Daudé     }
706ff37c3dSPhilippe Mathieu-Daudé     return false;
716ff37c3dSPhilippe Mathieu-Daudé }
726ff37c3dSPhilippe Mathieu-Daudé 
736ff37c3dSPhilippe Mathieu-Daudé static void sdhci_check_capareg(SDHCIState *s, Error **errp)
746ff37c3dSPhilippe Mathieu-Daudé {
756ff37c3dSPhilippe Mathieu-Daudé     uint64_t msk = s->capareg;
766ff37c3dSPhilippe Mathieu-Daudé     uint32_t val;
776ff37c3dSPhilippe Mathieu-Daudé     bool y;
786ff37c3dSPhilippe Mathieu-Daudé 
796ff37c3dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
801e23b63fSPhilippe Mathieu-Daudé     case 4:
811e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT_V4);
821e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v4)", val);
831e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT_V4, 0);
841e23b63fSPhilippe Mathieu-Daudé 
851e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, UHS_II);
861e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("UHS-II", val);
871e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, UHS_II, 0);
881e23b63fSPhilippe Mathieu-Daudé 
891e23b63fSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA3);
901e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA3", val);
911e23b63fSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA3, 0);
921e23b63fSPhilippe Mathieu-Daudé 
931e23b63fSPhilippe Mathieu-Daudé     /* fallthrough */
944d67852dSPhilippe Mathieu-Daudé     case 3:
954d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ASYNC_INT);
964d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("async interrupt", val);
974d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ASYNC_INT, 0);
984d67852dSPhilippe Mathieu-Daudé 
994d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SLOT_TYPE);
1004d67852dSPhilippe Mathieu-Daudé         if (val) {
1014d67852dSPhilippe Mathieu-Daudé             error_setg(errp, "slot-type not supported");
1024d67852dSPhilippe Mathieu-Daudé             return;
1034d67852dSPhilippe Mathieu-Daudé         }
1044d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("slot type", val);
1054d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SLOT_TYPE, 0);
1064d67852dSPhilippe Mathieu-Daudé 
1074d67852dSPhilippe Mathieu-Daudé         if (val != 2) {
1084d67852dSPhilippe Mathieu-Daudé             val = FIELD_EX64(s->capareg, SDHC_CAPAB, EMBEDDED_8BIT);
1094d67852dSPhilippe Mathieu-Daudé             trace_sdhci_capareg("8-bit bus", val);
1104d67852dSPhilippe Mathieu-Daudé         }
1114d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, EMBEDDED_8BIT, 0);
1124d67852dSPhilippe Mathieu-Daudé 
1134d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS_SPEED);
1144d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("bus speed mask", val);
1154d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS_SPEED, 0);
1164d67852dSPhilippe Mathieu-Daudé 
1174d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, DRIVER_STRENGTH);
1184d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("driver strength mask", val);
1194d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, DRIVER_STRENGTH, 0);
1204d67852dSPhilippe Mathieu-Daudé 
1214d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TIMER_RETUNING);
1224d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("timer re-tuning", val);
1234d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TIMER_RETUNING, 0);
1244d67852dSPhilippe Mathieu-Daudé 
1254d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDR50_TUNING);
1264d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("use SDR50 tuning", val);
1274d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDR50_TUNING, 0);
1284d67852dSPhilippe Mathieu-Daudé 
1294d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, RETUNING_MODE);
1304d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("re-tuning mode", val);
1314d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, RETUNING_MODE, 0);
1324d67852dSPhilippe Mathieu-Daudé 
1334d67852dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, CLOCK_MULT);
1344d67852dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("clock multiplier", val);
1354d67852dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, CLOCK_MULT, 0);
1364d67852dSPhilippe Mathieu-Daudé 
1374d67852dSPhilippe Mathieu-Daudé     /* fallthrough */
1386ff37c3dSPhilippe Mathieu-Daudé     case 2: /* default version */
1390540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA2);
1400540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA2", val);
1410540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA2, 0);
1420540fba9SPhilippe Mathieu-Daudé 
1430540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, ADMA1);
1440540fba9SPhilippe Mathieu-Daudé         trace_sdhci_capareg("ADMA1", val);
1450540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, ADMA1, 0);
1460540fba9SPhilippe Mathieu-Daudé 
1470540fba9SPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BUS64BIT);
1481e23b63fSPhilippe Mathieu-Daudé         trace_sdhci_capareg("64-bit system bus (v3)", val);
1490540fba9SPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BUS64BIT, 0);
1506ff37c3dSPhilippe Mathieu-Daudé 
1516ff37c3dSPhilippe Mathieu-Daudé     /* fallthrough */
1526ff37c3dSPhilippe Mathieu-Daudé     case 1:
1536ff37c3dSPhilippe Mathieu-Daudé         y = FIELD_EX64(s->capareg, SDHC_CAPAB, TOUNIT);
1546ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOUNIT, 0);
1556ff37c3dSPhilippe Mathieu-Daudé 
1566ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, TOCLKFREQ);
1576ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "timeout (MHz)" : "Timeout (KHz)", val);
1586ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "timeout", val, errp)) {
1596ff37c3dSPhilippe Mathieu-Daudé             return;
1606ff37c3dSPhilippe Mathieu-Daudé         }
1616ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, TOCLKFREQ, 0);
1626ff37c3dSPhilippe Mathieu-Daudé 
1636ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, BASECLKFREQ);
1646ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg(y ? "base (MHz)" : "Base (KHz)", val);
1656ff37c3dSPhilippe Mathieu-Daudé         if (sdhci_check_capab_freq_range(s, "base", val, errp)) {
1666ff37c3dSPhilippe Mathieu-Daudé             return;
1676ff37c3dSPhilippe Mathieu-Daudé         }
1686ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, BASECLKFREQ, 0);
1696ff37c3dSPhilippe Mathieu-Daudé 
1706ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, MAXBLOCKLENGTH);
1716ff37c3dSPhilippe Mathieu-Daudé         if (val >= 3) {
1726ff37c3dSPhilippe Mathieu-Daudé             error_setg(errp, "block size can be 512, 1024 or 2048 only");
1736ff37c3dSPhilippe Mathieu-Daudé             return;
1746ff37c3dSPhilippe Mathieu-Daudé         }
1756ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("max block length", sdhci_get_fifolen(s));
1766ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, MAXBLOCKLENGTH, 0);
1776ff37c3dSPhilippe Mathieu-Daudé 
1786ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, HIGHSPEED);
1796ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("high speed", val);
1806ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, HIGHSPEED, 0);
1816ff37c3dSPhilippe Mathieu-Daudé 
1826ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SDMA);
1836ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("SDMA", val);
1846ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SDMA, 0);
1856ff37c3dSPhilippe Mathieu-Daudé 
1866ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, SUSPRESUME);
1876ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("suspend/resume", val);
1886ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, SUSPRESUME, 0);
1896ff37c3dSPhilippe Mathieu-Daudé 
1906ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V33);
1916ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.3v", val);
1926ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V33, 0);
1936ff37c3dSPhilippe Mathieu-Daudé 
1946ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V30);
1956ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("3.0v", val);
1966ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V30, 0);
1976ff37c3dSPhilippe Mathieu-Daudé 
1986ff37c3dSPhilippe Mathieu-Daudé         val = FIELD_EX64(s->capareg, SDHC_CAPAB, V18);
1996ff37c3dSPhilippe Mathieu-Daudé         trace_sdhci_capareg("1.8v", val);
2006ff37c3dSPhilippe Mathieu-Daudé         msk = FIELD_DP64(msk, SDHC_CAPAB, V18, 0);
2016ff37c3dSPhilippe Mathieu-Daudé         break;
2026ff37c3dSPhilippe Mathieu-Daudé 
2036ff37c3dSPhilippe Mathieu-Daudé     default:
2046ff37c3dSPhilippe Mathieu-Daudé         error_setg(errp, "Unsupported spec version: %u", s->sd_spec_version);
2056ff37c3dSPhilippe Mathieu-Daudé     }
2066ff37c3dSPhilippe Mathieu-Daudé     if (msk) {
2076ff37c3dSPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP,
2086ff37c3dSPhilippe Mathieu-Daudé                       "SDHCI: unknown CAPAB mask: 0x%016" PRIx64 "\n", msk);
2096ff37c3dSPhilippe Mathieu-Daudé     }
2106ff37c3dSPhilippe Mathieu-Daudé }
2116ff37c3dSPhilippe Mathieu-Daudé 
212d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
213d7dfca08SIgor Mitsyanko {
214d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
215d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
216d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
217d7dfca08SIgor Mitsyanko }
218d7dfca08SIgor Mitsyanko 
219d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
220d7dfca08SIgor Mitsyanko {
221d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
222d7dfca08SIgor Mitsyanko }
223d7dfca08SIgor Mitsyanko 
224d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
225d7dfca08SIgor Mitsyanko {
226d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
227d7dfca08SIgor Mitsyanko 
228d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
229bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
230bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
231d7dfca08SIgor Mitsyanko     } else {
232d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
233d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
234d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
235d7dfca08SIgor Mitsyanko         }
236d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
237d7dfca08SIgor Mitsyanko     }
238d7dfca08SIgor Mitsyanko }
239d7dfca08SIgor Mitsyanko 
24040bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
241d7dfca08SIgor Mitsyanko {
24240bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
243d7dfca08SIgor Mitsyanko 
2448be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
245d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
246d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
247bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
248bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
249d7dfca08SIgor Mitsyanko     } else {
250d7dfca08SIgor Mitsyanko         if (level) {
251d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
252d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
253d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
254d7dfca08SIgor Mitsyanko             }
255d7dfca08SIgor Mitsyanko         } else {
256d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
257d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
258d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
259d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
260d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
261d7dfca08SIgor Mitsyanko             }
262d7dfca08SIgor Mitsyanko         }
263d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
264d7dfca08SIgor Mitsyanko     }
265d7dfca08SIgor Mitsyanko }
266d7dfca08SIgor Mitsyanko 
26740bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
268d7dfca08SIgor Mitsyanko {
26940bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
270d7dfca08SIgor Mitsyanko 
271d7dfca08SIgor Mitsyanko     if (level) {
272d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
273d7dfca08SIgor Mitsyanko     } else {
274d7dfca08SIgor Mitsyanko         /* Write enabled */
275d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
276d7dfca08SIgor Mitsyanko     }
277d7dfca08SIgor Mitsyanko }
278d7dfca08SIgor Mitsyanko 
279d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
280d7dfca08SIgor Mitsyanko {
28140bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
28240bbc194SPeter Maydell 
283bc72ad67SAlex Bligh     timer_del(s->insert_timer);
284bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
285aceb5b06SPhilippe Mathieu-Daudé 
286aceb5b06SPhilippe Mathieu-Daudé     /* Set all registers to 0. Capabilities/Version registers are not cleared
287d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
288d7dfca08SIgor Mitsyanko      * initialization */
289d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
290d7dfca08SIgor Mitsyanko 
29140bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
29240bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
29340bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
29440bbc194SPeter Maydell 
295d7dfca08SIgor Mitsyanko     s->data_count = 0;
296d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
2970a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
298d7dfca08SIgor Mitsyanko }
299d7dfca08SIgor Mitsyanko 
3008b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
3018b41c305SPeter Maydell {
3028b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
3038b41c305SPeter Maydell      * commanded via device register apart from handling of the
3048b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
3058b41c305SPeter Maydell      */
3068b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
3078b41c305SPeter Maydell 
3088b41c305SPeter Maydell     sdhci_reset(s);
3098b41c305SPeter Maydell 
3108b41c305SPeter Maydell     if (s->pending_insert_quirk) {
3118b41c305SPeter Maydell         s->pending_insert_state = true;
3128b41c305SPeter Maydell     }
3138b41c305SPeter Maydell }
3148b41c305SPeter Maydell 
315d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
316d7dfca08SIgor Mitsyanko 
317d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
318d7dfca08SIgor Mitsyanko {
319d7dfca08SIgor Mitsyanko     SDRequest request;
320d7dfca08SIgor Mitsyanko     uint8_t response[16];
321d7dfca08SIgor Mitsyanko     int rlen;
322d7dfca08SIgor Mitsyanko 
323d7dfca08SIgor Mitsyanko     s->errintsts = 0;
324d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
325d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
326d7dfca08SIgor Mitsyanko     request.arg = s->argument;
3278be487d8SPhilippe Mathieu-Daudé 
3288be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
32940bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
330d7dfca08SIgor Mitsyanko 
331d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
332d7dfca08SIgor Mitsyanko         if (rlen == 4) {
333b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(response);
334d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
3358be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
336d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
337b3141c06SPhilippe Mathieu-Daudé             s->rspreg[0] = ldl_be_p(&response[11]);
338b3141c06SPhilippe Mathieu-Daudé             s->rspreg[1] = ldl_be_p(&response[7]);
339b3141c06SPhilippe Mathieu-Daudé             s->rspreg[2] = ldl_be_p(&response[3]);
340d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
341d7dfca08SIgor Mitsyanko                             response[2];
3428be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
3438be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
344d7dfca08SIgor Mitsyanko         } else {
3458be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
346d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
347d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
348d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
349d7dfca08SIgor Mitsyanko             }
350d7dfca08SIgor Mitsyanko         }
351d7dfca08SIgor Mitsyanko 
352fd1e5c81SAndrey Smirnov         if (!(s->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
353fd1e5c81SAndrey Smirnov             (s->norintstsen & SDHC_NISEN_TRSCMP) &&
354d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
355d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
356d7dfca08SIgor Mitsyanko         }
357d7dfca08SIgor Mitsyanko     }
358d7dfca08SIgor Mitsyanko 
359d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
360d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
361d7dfca08SIgor Mitsyanko     }
362d7dfca08SIgor Mitsyanko 
363d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
364d7dfca08SIgor Mitsyanko 
365d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
366656f416cSPeter Crosthwaite         s->data_count = 0;
367d368ba43SKevin O'Connor         sdhci_data_transfer(s);
368d7dfca08SIgor Mitsyanko     }
369d7dfca08SIgor Mitsyanko }
370d7dfca08SIgor Mitsyanko 
371d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
372d7dfca08SIgor Mitsyanko {
373d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
374d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
375d7dfca08SIgor Mitsyanko         SDRequest request;
376d7dfca08SIgor Mitsyanko         uint8_t response[16];
377d7dfca08SIgor Mitsyanko 
378d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
379d7dfca08SIgor Mitsyanko         request.arg = 0;
3808be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
38140bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
382d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
383b3141c06SPhilippe Mathieu-Daudé         s->rspreg[3] = ldl_be_p(response);
384d7dfca08SIgor Mitsyanko     }
385d7dfca08SIgor Mitsyanko 
386d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
387d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
388d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
389d7dfca08SIgor Mitsyanko 
390d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
391d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
392d7dfca08SIgor Mitsyanko     }
393d7dfca08SIgor Mitsyanko 
394d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
395d7dfca08SIgor Mitsyanko }
396d7dfca08SIgor Mitsyanko 
397d7dfca08SIgor Mitsyanko /*
398d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
399d7dfca08SIgor Mitsyanko  */
400d23b6caaSPhilippe Mathieu-Daudé #define BLOCK_SIZE_MASK (4 * KiB - 1)
401d7dfca08SIgor Mitsyanko 
402d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
403d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
404d7dfca08SIgor Mitsyanko {
405ea55a221SPhilippe Mathieu-Daudé     const uint16_t blk_size = s->blksize & BLOCK_SIZE_MASK;
406d7dfca08SIgor Mitsyanko 
407d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
408d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
409d7dfca08SIgor Mitsyanko         return;
410d7dfca08SIgor Mitsyanko     }
411d7dfca08SIgor Mitsyanko 
412ea55a221SPhilippe Mathieu-Daudé     if (!FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
41308022a91SPhilippe Mathieu-Daudé         /* Device is not in tuning */
414618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, blk_size);
415ea55a221SPhilippe Mathieu-Daudé     }
416ea55a221SPhilippe Mathieu-Daudé 
417ea55a221SPhilippe Mathieu-Daudé     if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, EXECUTE_TUNING)) {
41808022a91SPhilippe Mathieu-Daudé         /* Device is in tuning */
419ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 &= ~R_SDHC_HOSTCTL2_EXECUTE_TUNING_MASK;
420ea55a221SPhilippe Mathieu-Daudé         s->hostctl2 |= R_SDHC_HOSTCTL2_SAMPLING_CLKSEL_MASK;
421ea55a221SPhilippe Mathieu-Daudé         s->prnsts &= ~(SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ |
422ea55a221SPhilippe Mathieu-Daudé                        SDHC_DATA_INHIBIT);
423ea55a221SPhilippe Mathieu-Daudé         goto read_done;
424d7dfca08SIgor Mitsyanko     }
425d7dfca08SIgor Mitsyanko 
426d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
427d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
428d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
429d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
430d7dfca08SIgor Mitsyanko     }
431d7dfca08SIgor Mitsyanko 
432d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
433d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
434d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
435d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
436d7dfca08SIgor Mitsyanko     }
437d7dfca08SIgor Mitsyanko 
438d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
439d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
440d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
441d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
442d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
443d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
444d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
445d7dfca08SIgor Mitsyanko         }
446d7dfca08SIgor Mitsyanko     }
447d7dfca08SIgor Mitsyanko 
448ea55a221SPhilippe Mathieu-Daudé read_done:
449d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
450d7dfca08SIgor Mitsyanko }
451d7dfca08SIgor Mitsyanko 
452d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
453d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
454d7dfca08SIgor Mitsyanko {
455d7dfca08SIgor Mitsyanko     uint32_t value = 0;
456d7dfca08SIgor Mitsyanko     int i;
457d7dfca08SIgor Mitsyanko 
458d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
459d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
4608be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
461d7dfca08SIgor Mitsyanko         return 0;
462d7dfca08SIgor Mitsyanko     }
463d7dfca08SIgor Mitsyanko 
464d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
465d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
466d7dfca08SIgor Mitsyanko         s->data_count++;
467d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
468bf8ec38eSPhilippe Mathieu-Daudé         if ((s->data_count) >= (s->blksize & BLOCK_SIZE_MASK)) {
4698be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
470d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
471d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
472d7dfca08SIgor Mitsyanko 
473d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
474d7dfca08SIgor Mitsyanko                 s->blkcnt--;
475d7dfca08SIgor Mitsyanko             }
476d7dfca08SIgor Mitsyanko 
477d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
478d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
479d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
480d7dfca08SIgor Mitsyanko                  /* stop at gap request */
481d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
482d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
483d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
484d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
485d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
486d7dfca08SIgor Mitsyanko             }
487d7dfca08SIgor Mitsyanko             break;
488d7dfca08SIgor Mitsyanko         }
489d7dfca08SIgor Mitsyanko     }
490d7dfca08SIgor Mitsyanko 
491d7dfca08SIgor Mitsyanko     return value;
492d7dfca08SIgor Mitsyanko }
493d7dfca08SIgor Mitsyanko 
494d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
495d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
496d7dfca08SIgor Mitsyanko {
497d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
498d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
499d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
500d7dfca08SIgor Mitsyanko         }
501d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
502d7dfca08SIgor Mitsyanko         return;
503d7dfca08SIgor Mitsyanko     }
504d7dfca08SIgor Mitsyanko 
505d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
506d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
507d7dfca08SIgor Mitsyanko             return;
508d7dfca08SIgor Mitsyanko         } else {
509d7dfca08SIgor Mitsyanko             s->blkcnt--;
510d7dfca08SIgor Mitsyanko         }
511d7dfca08SIgor Mitsyanko     }
512d7dfca08SIgor Mitsyanko 
51362a21be6SPhilippe Mathieu-Daudé     sdbus_write_data(&s->sdbus, s->fifo_buffer, s->blksize & BLOCK_SIZE_MASK);
514d7dfca08SIgor Mitsyanko 
515d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
516d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
517d7dfca08SIgor Mitsyanko 
518d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
519d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
520d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
521d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
522d368ba43SKevin O'Connor         sdhci_end_transfer(s);
523dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
524dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
525d7dfca08SIgor Mitsyanko     }
526d7dfca08SIgor Mitsyanko 
527d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
528d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
529d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
530d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
531d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
532d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
533d7dfca08SIgor Mitsyanko         }
534d368ba43SKevin O'Connor         sdhci_end_transfer(s);
535d7dfca08SIgor Mitsyanko     }
536d7dfca08SIgor Mitsyanko 
537d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
538d7dfca08SIgor Mitsyanko }
539d7dfca08SIgor Mitsyanko 
540d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
541d7dfca08SIgor Mitsyanko  * register */
542d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
543d7dfca08SIgor Mitsyanko {
544d7dfca08SIgor Mitsyanko     unsigned i;
545d7dfca08SIgor Mitsyanko 
546d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
547d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
5488be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
549d7dfca08SIgor Mitsyanko         return;
550d7dfca08SIgor Mitsyanko     }
551d7dfca08SIgor Mitsyanko 
552d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
553d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
554d7dfca08SIgor Mitsyanko         s->data_count++;
555d7dfca08SIgor Mitsyanko         value >>= 8;
556bf8ec38eSPhilippe Mathieu-Daudé         if (s->data_count >= (s->blksize & BLOCK_SIZE_MASK)) {
5578be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
558d7dfca08SIgor Mitsyanko             s->data_count = 0;
559d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
560d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
561d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
562d7dfca08SIgor Mitsyanko             }
563d7dfca08SIgor Mitsyanko         }
564d7dfca08SIgor Mitsyanko     }
565d7dfca08SIgor Mitsyanko }
566d7dfca08SIgor Mitsyanko 
567d7dfca08SIgor Mitsyanko /*
568d7dfca08SIgor Mitsyanko  * Single DMA data transfer
569d7dfca08SIgor Mitsyanko  */
570d7dfca08SIgor Mitsyanko 
571d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
572d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
573d7dfca08SIgor Mitsyanko {
574d7dfca08SIgor Mitsyanko     bool page_aligned = false;
575618e0be1SPhilippe Mathieu-Daudé     unsigned int begin;
576bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
577bf8ec38eSPhilippe Mathieu-Daudé     uint32_t boundary_chk = 1 << (((s->blksize & ~BLOCK_SIZE_MASK) >> 12) + 12);
578d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
579d7dfca08SIgor Mitsyanko 
5806e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
5816e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
5826e86d903SPrasad J Pandit         return;
5836e86d903SPrasad J Pandit     }
5846e86d903SPrasad J Pandit 
585d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
586d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
587d7dfca08SIgor Mitsyanko      * allow them to work properly */
588d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
589d7dfca08SIgor Mitsyanko         page_aligned = true;
590d7dfca08SIgor Mitsyanko     }
591d7dfca08SIgor Mitsyanko 
592d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
593d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
594d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
595d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
596d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
597618e0be1SPhilippe Mathieu-Daudé                 sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
598d7dfca08SIgor Mitsyanko             }
599d7dfca08SIgor Mitsyanko             begin = s->data_count;
600d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
601d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
602d7dfca08SIgor Mitsyanko                 boundary_count = 0;
603d7dfca08SIgor Mitsyanko              } else {
604d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
605d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
606d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
607d7dfca08SIgor Mitsyanko                     s->blkcnt--;
608d7dfca08SIgor Mitsyanko                 }
609d7dfca08SIgor Mitsyanko             }
610dd55c485SPhilippe Mathieu-Daudé             dma_memory_write(s->dma_as, s->sdmasysad,
611d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
612d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
613d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
614d7dfca08SIgor Mitsyanko                 s->data_count = 0;
615d7dfca08SIgor Mitsyanko             }
616d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
617d7dfca08SIgor Mitsyanko                 break;
618d7dfca08SIgor Mitsyanko             }
619d7dfca08SIgor Mitsyanko         }
620d7dfca08SIgor Mitsyanko     } else {
621d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
622d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
623d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
624d7dfca08SIgor Mitsyanko             begin = s->data_count;
625d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
626d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
627d7dfca08SIgor Mitsyanko                 boundary_count = 0;
628d7dfca08SIgor Mitsyanko              } else {
629d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
630d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
631d7dfca08SIgor Mitsyanko             }
632dd55c485SPhilippe Mathieu-Daudé             dma_memory_read(s->dma_as, s->sdmasysad,
63342922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
634d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
635d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
63662a21be6SPhilippe Mathieu-Daudé                 sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
637d7dfca08SIgor Mitsyanko                 s->data_count = 0;
638d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
639d7dfca08SIgor Mitsyanko                     s->blkcnt--;
640d7dfca08SIgor Mitsyanko                 }
641d7dfca08SIgor Mitsyanko             }
642d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
643d7dfca08SIgor Mitsyanko                 break;
644d7dfca08SIgor Mitsyanko             }
645d7dfca08SIgor Mitsyanko         }
646d7dfca08SIgor Mitsyanko     }
647d7dfca08SIgor Mitsyanko 
648d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
649d368ba43SKevin O'Connor         sdhci_end_transfer(s);
650d7dfca08SIgor Mitsyanko     } else {
651d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
652d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
653d7dfca08SIgor Mitsyanko         }
654d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
655d7dfca08SIgor Mitsyanko     }
656d7dfca08SIgor Mitsyanko }
657d7dfca08SIgor Mitsyanko 
658d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
659d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
660d7dfca08SIgor Mitsyanko {
661bf8ec38eSPhilippe Mathieu-Daudé     uint32_t datacnt = s->blksize & BLOCK_SIZE_MASK;
662d7dfca08SIgor Mitsyanko 
663d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
664618e0be1SPhilippe Mathieu-Daudé         sdbus_read_data(&s->sdbus, s->fifo_buffer, datacnt);
665dd55c485SPhilippe Mathieu-Daudé         dma_memory_write(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
666d7dfca08SIgor Mitsyanko     } else {
667dd55c485SPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, s->sdmasysad, s->fifo_buffer, datacnt);
66862a21be6SPhilippe Mathieu-Daudé         sdbus_write_data(&s->sdbus, s->fifo_buffer, datacnt);
669d7dfca08SIgor Mitsyanko     }
670d7dfca08SIgor Mitsyanko     s->blkcnt--;
671d7dfca08SIgor Mitsyanko 
672d368ba43SKevin O'Connor     sdhci_end_transfer(s);
673d7dfca08SIgor Mitsyanko }
674d7dfca08SIgor Mitsyanko 
675d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
676d7dfca08SIgor Mitsyanko     hwaddr addr;
677d7dfca08SIgor Mitsyanko     uint16_t length;
678d7dfca08SIgor Mitsyanko     uint8_t attr;
679d7dfca08SIgor Mitsyanko     uint8_t incr;
680d7dfca08SIgor Mitsyanko } ADMADescr;
681d7dfca08SIgor Mitsyanko 
682d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
683d7dfca08SIgor Mitsyanko {
684d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
685d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
686d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
68706c5120bSPhilippe Mathieu-Daudé     switch (SDHC_DMA_TYPE(s->hostctl1)) {
688d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
68918610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma2, sizeof(adma2));
690d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
691d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
692d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
693d7dfca08SIgor Mitsyanko          */
694d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
695d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
696d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
697d7dfca08SIgor Mitsyanko         dscr->incr = 8;
698d7dfca08SIgor Mitsyanko         break;
699d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
70018610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &adma1, sizeof(adma1));
701d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
702d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
703d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
704d7dfca08SIgor Mitsyanko         dscr->incr = 4;
705d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
706d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
707d7dfca08SIgor Mitsyanko         } else {
7084c8f9735SPhilippe Mathieu-Daudé             dscr->length = 4 * KiB;
709d7dfca08SIgor Mitsyanko         }
710d7dfca08SIgor Mitsyanko         break;
711d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
71218610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr, &dscr->attr, 1);
71318610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 2, &dscr->length, 2);
714d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
71518610bfdSPhilippe Mathieu-Daudé         dma_memory_read(s->dma_as, entry_addr + 4, &dscr->addr, 8);
71604654b5aSSai Pavan Boddu         dscr->addr = le64_to_cpu(dscr->addr);
71704654b5aSSai Pavan Boddu         dscr->attr &= (uint8_t) ~0xC0;
718d7dfca08SIgor Mitsyanko         dscr->incr = 12;
719d7dfca08SIgor Mitsyanko         break;
720d7dfca08SIgor Mitsyanko     }
721d7dfca08SIgor Mitsyanko }
722d7dfca08SIgor Mitsyanko 
723d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
724d7dfca08SIgor Mitsyanko 
725d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
726d7dfca08SIgor Mitsyanko {
727618e0be1SPhilippe Mathieu-Daudé     unsigned int begin, length;
728bf8ec38eSPhilippe Mathieu-Daudé     const uint16_t block_size = s->blksize & BLOCK_SIZE_MASK;
7298be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
730d7dfca08SIgor Mitsyanko     int i;
731d7dfca08SIgor Mitsyanko 
732d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
733d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
734d7dfca08SIgor Mitsyanko 
735d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
7368be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
737d7dfca08SIgor Mitsyanko 
738d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
739d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
740d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
741d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
742d7dfca08SIgor Mitsyanko 
743d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
744d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
745d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
746d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
747d7dfca08SIgor Mitsyanko             }
748d7dfca08SIgor Mitsyanko 
749d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
750d7dfca08SIgor Mitsyanko             return;
751d7dfca08SIgor Mitsyanko         }
752d7dfca08SIgor Mitsyanko 
7534c8f9735SPhilippe Mathieu-Daudé         length = dscr.length ? dscr.length : 64 * KiB;
754d7dfca08SIgor Mitsyanko 
755d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
756d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
757d7dfca08SIgor Mitsyanko 
758d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
759d7dfca08SIgor Mitsyanko                 while (length) {
760d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
761618e0be1SPhilippe Mathieu-Daudé                         sdbus_read_data(&s->sdbus, s->fifo_buffer, block_size);
762d7dfca08SIgor Mitsyanko                     }
763d7dfca08SIgor Mitsyanko                     begin = s->data_count;
764d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
765d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
766d7dfca08SIgor Mitsyanko                         length = 0;
767d7dfca08SIgor Mitsyanko                      } else {
768d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
769d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
770d7dfca08SIgor Mitsyanko                     }
771dd55c485SPhilippe Mathieu-Daudé                     dma_memory_write(s->dma_as, dscr.addr,
772d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
773d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
774d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
775d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
776d7dfca08SIgor Mitsyanko                         s->data_count = 0;
777d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
778d7dfca08SIgor Mitsyanko                             s->blkcnt--;
779d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
780d7dfca08SIgor Mitsyanko                                 break;
781d7dfca08SIgor Mitsyanko                             }
782d7dfca08SIgor Mitsyanko                         }
783d7dfca08SIgor Mitsyanko                     }
784d7dfca08SIgor Mitsyanko                 }
785d7dfca08SIgor Mitsyanko             } else {
786d7dfca08SIgor Mitsyanko                 while (length) {
787d7dfca08SIgor Mitsyanko                     begin = s->data_count;
788d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
789d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
790d7dfca08SIgor Mitsyanko                         length = 0;
791d7dfca08SIgor Mitsyanko                      } else {
792d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
793d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
794d7dfca08SIgor Mitsyanko                     }
795dd55c485SPhilippe Mathieu-Daudé                     dma_memory_read(s->dma_as, dscr.addr,
7969db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
7979db11cefSPeter Crosthwaite                                     s->data_count - begin);
798d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
799d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
80062a21be6SPhilippe Mathieu-Daudé                         sdbus_write_data(&s->sdbus, s->fifo_buffer, block_size);
801d7dfca08SIgor Mitsyanko                         s->data_count = 0;
802d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
803d7dfca08SIgor Mitsyanko                             s->blkcnt--;
804d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
805d7dfca08SIgor Mitsyanko                                 break;
806d7dfca08SIgor Mitsyanko                             }
807d7dfca08SIgor Mitsyanko                         }
808d7dfca08SIgor Mitsyanko                     }
809d7dfca08SIgor Mitsyanko                 }
810d7dfca08SIgor Mitsyanko             }
811d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
812d7dfca08SIgor Mitsyanko             break;
813d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
814d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
8158be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
816d7dfca08SIgor Mitsyanko             break;
817d7dfca08SIgor Mitsyanko         default:
818d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
819d7dfca08SIgor Mitsyanko             break;
820d7dfca08SIgor Mitsyanko         }
821d7dfca08SIgor Mitsyanko 
8221d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
8238be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
8241d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
8251d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
8261d32c26fSPeter Crosthwaite             }
8271d32c26fSPeter Crosthwaite 
8281d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
8291d32c26fSPeter Crosthwaite         }
8301d32c26fSPeter Crosthwaite 
831d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
832d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
833d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
8348be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
835d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
836d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
837d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
8388be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
839d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
840d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
841d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
8428be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
843d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
844d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
845d7dfca08SIgor Mitsyanko                 }
846d7dfca08SIgor Mitsyanko 
847d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
848d7dfca08SIgor Mitsyanko             }
849d368ba43SKevin O'Connor             sdhci_end_transfer(s);
850d7dfca08SIgor Mitsyanko             return;
851d7dfca08SIgor Mitsyanko         }
852d7dfca08SIgor Mitsyanko 
853d7dfca08SIgor Mitsyanko     }
854d7dfca08SIgor Mitsyanko 
855085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
856bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
857bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
858d7dfca08SIgor Mitsyanko }
859d7dfca08SIgor Mitsyanko 
860d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
861d7dfca08SIgor Mitsyanko 
862d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
863d7dfca08SIgor Mitsyanko {
864d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
865d7dfca08SIgor Mitsyanko 
866d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
86706c5120bSPhilippe Mathieu-Daudé         switch (SDHC_DMA_TYPE(s->hostctl1)) {
868d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
869d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
870d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
871d7dfca08SIgor Mitsyanko             } else {
872d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
873d7dfca08SIgor Mitsyanko             }
874d7dfca08SIgor Mitsyanko 
875d7dfca08SIgor Mitsyanko             break;
876d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
8770540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA1_MASK)) {
8788be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
879d7dfca08SIgor Mitsyanko                 break;
880d7dfca08SIgor Mitsyanko             }
881d7dfca08SIgor Mitsyanko 
882d368ba43SKevin O'Connor             sdhci_do_adma(s);
883d7dfca08SIgor Mitsyanko             break;
884d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
8850540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK)) {
8868be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
887d7dfca08SIgor Mitsyanko                 break;
888d7dfca08SIgor Mitsyanko             }
889d7dfca08SIgor Mitsyanko 
890d368ba43SKevin O'Connor             sdhci_do_adma(s);
891d7dfca08SIgor Mitsyanko             break;
892d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
8930540fba9SPhilippe Mathieu-Daudé             if (!(s->capareg & R_SDHC_CAPAB_ADMA2_MASK) ||
8940540fba9SPhilippe Mathieu-Daudé                     !(s->capareg & R_SDHC_CAPAB_BUS64BIT_MASK)) {
8958be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
896d7dfca08SIgor Mitsyanko                 break;
897d7dfca08SIgor Mitsyanko             }
898d7dfca08SIgor Mitsyanko 
899d368ba43SKevin O'Connor             sdhci_do_adma(s);
900d7dfca08SIgor Mitsyanko             break;
901d7dfca08SIgor Mitsyanko         default:
9028be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
903d7dfca08SIgor Mitsyanko             break;
904d7dfca08SIgor Mitsyanko         }
905d7dfca08SIgor Mitsyanko     } else {
90640bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
907d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
908d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
909d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
910d7dfca08SIgor Mitsyanko         } else {
911d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
912d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
913d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
914d7dfca08SIgor Mitsyanko         }
915d7dfca08SIgor Mitsyanko     }
916d7dfca08SIgor Mitsyanko }
917d7dfca08SIgor Mitsyanko 
918d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
919d7dfca08SIgor Mitsyanko {
9206890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
921d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
922d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
923d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
924d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
925d7dfca08SIgor Mitsyanko         return false;
926d7dfca08SIgor Mitsyanko     }
927d7dfca08SIgor Mitsyanko 
928d7dfca08SIgor Mitsyanko     return true;
929d7dfca08SIgor Mitsyanko }
930d7dfca08SIgor Mitsyanko 
931d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
932d7dfca08SIgor Mitsyanko  * continuous manner */
933d7dfca08SIgor Mitsyanko static inline bool
934d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
935d7dfca08SIgor Mitsyanko {
936d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
9378be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
938d7dfca08SIgor Mitsyanko                           "is prohibited\n");
939d7dfca08SIgor Mitsyanko         return false;
940d7dfca08SIgor Mitsyanko     }
941d7dfca08SIgor Mitsyanko     return true;
942d7dfca08SIgor Mitsyanko }
943d7dfca08SIgor Mitsyanko 
944d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
945d7dfca08SIgor Mitsyanko {
946d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
947d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
948d7dfca08SIgor Mitsyanko 
949d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
950d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
951d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
952d7dfca08SIgor Mitsyanko         break;
953d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
954d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
955d7dfca08SIgor Mitsyanko         break;
956d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
957d7dfca08SIgor Mitsyanko         ret = s->argument;
958d7dfca08SIgor Mitsyanko         break;
959d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
960d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
961d7dfca08SIgor Mitsyanko         break;
962d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
963d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
964d7dfca08SIgor Mitsyanko         break;
965d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
966d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
967d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
9688be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
969d7dfca08SIgor Mitsyanko             return ret;
970d7dfca08SIgor Mitsyanko         }
971d7dfca08SIgor Mitsyanko         break;
972d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
973d7dfca08SIgor Mitsyanko         ret = s->prnsts;
974da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, DAT_LVL,
975da346922SPhilippe Mathieu-Daudé                          sdbus_get_dat_lines(&s->sdbus));
976da346922SPhilippe Mathieu-Daudé         ret = FIELD_DP32(ret, SDHC_PRNSTS, CMD_LVL,
977da346922SPhilippe Mathieu-Daudé                          sdbus_get_cmd_line(&s->sdbus));
978d7dfca08SIgor Mitsyanko         break;
979d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
98006c5120bSPhilippe Mathieu-Daudé         ret = s->hostctl1 | (s->pwrcon << 8) | (s->blkgap << 16) |
981d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
982d7dfca08SIgor Mitsyanko         break;
983d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
984d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
985d7dfca08SIgor Mitsyanko         break;
986d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
987d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
988d7dfca08SIgor Mitsyanko         break;
989d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
990d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
991d7dfca08SIgor Mitsyanko         break;
992d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
993d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
994d7dfca08SIgor Mitsyanko         break;
995d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
996ea55a221SPhilippe Mathieu-Daudé         ret = s->acmd12errsts | (s->hostctl2 << 16);
997d7dfca08SIgor Mitsyanko         break;
998cd209421SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
9995efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->capareg;
10005efc9016SPhilippe Mathieu-Daudé         break;
10015efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
10025efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->capareg >> 32);
1003d7dfca08SIgor Mitsyanko         break;
1004d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
10055efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)s->maxcurr;
10065efc9016SPhilippe Mathieu-Daudé         break;
10075efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
10085efc9016SPhilippe Mathieu-Daudé         ret = (uint32_t)(s->maxcurr >> 32);
1009d7dfca08SIgor Mitsyanko         break;
1010d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1011d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
1012d7dfca08SIgor Mitsyanko         break;
1013d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1014d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
1015d7dfca08SIgor Mitsyanko         break;
1016d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1017d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
1018d7dfca08SIgor Mitsyanko         break;
1019d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
1020aceb5b06SPhilippe Mathieu-Daudé         ret = (s->version << 16) | sdhci_slotint(s);
1021d7dfca08SIgor Mitsyanko         break;
1022d7dfca08SIgor Mitsyanko     default:
102300b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
102400b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
1025d7dfca08SIgor Mitsyanko         break;
1026d7dfca08SIgor Mitsyanko     }
1027d7dfca08SIgor Mitsyanko 
1028d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
1029d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
10308be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
1031d7dfca08SIgor Mitsyanko     return ret;
1032d7dfca08SIgor Mitsyanko }
1033d7dfca08SIgor Mitsyanko 
1034d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
1035d7dfca08SIgor Mitsyanko {
1036d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
1037d7dfca08SIgor Mitsyanko         return;
1038d7dfca08SIgor Mitsyanko     }
1039d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
1040d7dfca08SIgor Mitsyanko 
1041d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
1042d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
1043d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
1044d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
1045d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
1046d7dfca08SIgor Mitsyanko         } else {
1047d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
1048d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
1049d7dfca08SIgor Mitsyanko         }
1050d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1051d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
1052d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
1053d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
1054d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
1055d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
1056d7dfca08SIgor Mitsyanko         }
1057d7dfca08SIgor Mitsyanko     }
1058d7dfca08SIgor Mitsyanko }
1059d7dfca08SIgor Mitsyanko 
1060d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
1061d7dfca08SIgor Mitsyanko {
1062d7dfca08SIgor Mitsyanko     switch (value) {
1063d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
1064d368ba43SKevin O'Connor         sdhci_reset(s);
1065d7dfca08SIgor Mitsyanko         break;
1066d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
1067d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
1068d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
1069d7dfca08SIgor Mitsyanko         break;
1070d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
1071d7dfca08SIgor Mitsyanko         s->data_count = 0;
1072d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
1073d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
1074d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
1075d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
1076d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
1077d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
1078d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
1079d7dfca08SIgor Mitsyanko         break;
1080d7dfca08SIgor Mitsyanko     }
1081d7dfca08SIgor Mitsyanko }
1082d7dfca08SIgor Mitsyanko 
1083d7dfca08SIgor Mitsyanko static void
1084d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1085d7dfca08SIgor Mitsyanko {
1086d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
1087d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
1088d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
1089d368ba43SKevin O'Connor     uint32_t value = val;
1090d7dfca08SIgor Mitsyanko     value <<= shift;
1091d7dfca08SIgor Mitsyanko 
1092d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
1093d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
1094d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
1095d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
1096d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
1097d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
109806c5120bSPhilippe Mathieu-Daudé                 s->blksize && SDHC_DMA_TYPE(s->hostctl1) == SDHC_CTRL_SDMA) {
109945ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
1100d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
110145ba9f76SPrasad J Pandit             } else {
110245ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
110345ba9f76SPrasad J Pandit             }
1104d7dfca08SIgor Mitsyanko         }
1105d7dfca08SIgor Mitsyanko         break;
1106d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1107d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1108d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1109d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1110d7dfca08SIgor Mitsyanko         }
11119201bb9aSAlistair Francis 
11129201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
11139201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
111478ee6bd0SPhilippe Mathieu-Daudé             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than "
1115*9227cc52SPhilippe Mathieu-Daudé                           "the maximum buffer 0x%x\n", __func__, s->blksize,
11169201bb9aSAlistair Francis                           s->buf_maxsz);
11179201bb9aSAlistair Francis 
11189201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
11199201bb9aSAlistair Francis         }
11209201bb9aSAlistair Francis 
1121d7dfca08SIgor Mitsyanko         break;
1122d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1123d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1124d7dfca08SIgor Mitsyanko         break;
1125d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1126d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1127d7dfca08SIgor Mitsyanko          * capabilities register */
11286ff37c3dSPhilippe Mathieu-Daudé         if (!(s->capareg & R_SDHC_CAPAB_SDMA_MASK)) {
1129d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1130d7dfca08SIgor Mitsyanko         }
113124bddf9dSPhilippe Mathieu-Daudé         MASKED_WRITE(s->trnmod, mask, value & SDHC_TRNMOD_MASK);
1132d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1133d7dfca08SIgor Mitsyanko 
1134d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1135d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1136d7dfca08SIgor Mitsyanko             break;
1137d7dfca08SIgor Mitsyanko         }
1138d7dfca08SIgor Mitsyanko 
1139d368ba43SKevin O'Connor         sdhci_send_command(s);
1140d7dfca08SIgor Mitsyanko         break;
1141d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1142d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1143d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1144d7dfca08SIgor Mitsyanko         }
1145d7dfca08SIgor Mitsyanko         break;
1146d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1147d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1148d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1149d7dfca08SIgor Mitsyanko         }
115006c5120bSPhilippe Mathieu-Daudé         MASKED_WRITE(s->hostctl1, mask, value);
1151d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1152d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1153d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1154d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1155d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1156d7dfca08SIgor Mitsyanko         }
1157d7dfca08SIgor Mitsyanko         break;
1158d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1159d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1160d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1161d7dfca08SIgor Mitsyanko         }
1162d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1163d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1164d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1165d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1166d7dfca08SIgor Mitsyanko         } else {
1167d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1168d7dfca08SIgor Mitsyanko         }
1169d7dfca08SIgor Mitsyanko         break;
1170d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1171d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1172d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1173d7dfca08SIgor Mitsyanko         }
1174d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1175d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1176d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1177d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1178d7dfca08SIgor Mitsyanko         } else {
1179d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1180d7dfca08SIgor Mitsyanko         }
1181d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1182d7dfca08SIgor Mitsyanko         break;
1183d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1184d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1185d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1186d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1187d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1188d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1189d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1190d7dfca08SIgor Mitsyanko         } else {
1191d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1192d7dfca08SIgor Mitsyanko         }
11930a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
11940a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
11950a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
11960a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
11970a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
11980a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
11990a7ac9f9SAndrew Baumann         }
1200d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1201d7dfca08SIgor Mitsyanko         break;
1202d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1203d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1204d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1205d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1206d7dfca08SIgor Mitsyanko         break;
1207d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1208d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1209d7dfca08SIgor Mitsyanko         break;
1210d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1211d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1212d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1213d7dfca08SIgor Mitsyanko         break;
1214d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1215d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1216d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1217d7dfca08SIgor Mitsyanko         break;
1218d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1219d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1220d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1221d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1222d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1223d7dfca08SIgor Mitsyanko         }
1224d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1225d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1226d7dfca08SIgor Mitsyanko         }
1227d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1228d7dfca08SIgor Mitsyanko         break;
12295d2c0464SAndrey Smirnov     case SDHC_ACMD12ERRSTS:
12300034ebe6SPhilippe Mathieu-Daudé         MASKED_WRITE(s->acmd12errsts, mask, value & UINT16_MAX);
12310034ebe6SPhilippe Mathieu-Daudé         if (s->uhs_mode >= UHS_I) {
12320034ebe6SPhilippe Mathieu-Daudé             MASKED_WRITE(s->hostctl2, mask >> 16, value >> 16);
12330034ebe6SPhilippe Mathieu-Daudé 
12340034ebe6SPhilippe Mathieu-Daudé             if (FIELD_EX32(s->hostctl2, SDHC_HOSTCTL2, V18_ENA)) {
12350034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_1_8V);
12360034ebe6SPhilippe Mathieu-Daudé             } else {
12370034ebe6SPhilippe Mathieu-Daudé                 sdbus_set_voltage(&s->sdbus, SD_VOLTAGE_3_3V);
12380034ebe6SPhilippe Mathieu-Daudé             }
12390034ebe6SPhilippe Mathieu-Daudé         }
12405d2c0464SAndrey Smirnov         break;
12415efc9016SPhilippe Mathieu-Daudé 
12425efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB:
12435efc9016SPhilippe Mathieu-Daudé     case SDHC_CAPAB + 4:
12445efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR:
12455efc9016SPhilippe Mathieu-Daudé     case SDHC_MAXCURR + 4:
12465efc9016SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "SDHC wr_%ub @0x%02" HWADDR_PRIx
12475efc9016SPhilippe Mathieu-Daudé                       " <- 0x%08x read-only\n", size, offset, value >> shift);
12485efc9016SPhilippe Mathieu-Daudé         break;
12495efc9016SPhilippe Mathieu-Daudé 
1250d7dfca08SIgor Mitsyanko     default:
125100b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
125200b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1253d7dfca08SIgor Mitsyanko         break;
1254d7dfca08SIgor Mitsyanko     }
12558be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
12568be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1257d7dfca08SIgor Mitsyanko }
1258d7dfca08SIgor Mitsyanko 
1259d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1260d368ba43SKevin O'Connor     .read = sdhci_read,
1261d368ba43SKevin O'Connor     .write = sdhci_write,
1262d7dfca08SIgor Mitsyanko     .valid = {
1263d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1264d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1265d7dfca08SIgor Mitsyanko         .unaligned = false
1266d7dfca08SIgor Mitsyanko     },
1267d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1268d7dfca08SIgor Mitsyanko };
1269d7dfca08SIgor Mitsyanko 
1270aceb5b06SPhilippe Mathieu-Daudé static void sdhci_init_readonly_registers(SDHCIState *s, Error **errp)
1271aceb5b06SPhilippe Mathieu-Daudé {
1272de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
12736ff37c3dSPhilippe Mathieu-Daudé 
12744d67852dSPhilippe Mathieu-Daudé     switch (s->sd_spec_version) {
12754d67852dSPhilippe Mathieu-Daudé     case 2 ... 3:
12764d67852dSPhilippe Mathieu-Daudé         break;
12774d67852dSPhilippe Mathieu-Daudé     default:
12784d67852dSPhilippe Mathieu-Daudé         error_setg(errp, "Only Spec v2/v3 are supported");
1279aceb5b06SPhilippe Mathieu-Daudé         return;
1280aceb5b06SPhilippe Mathieu-Daudé     }
1281aceb5b06SPhilippe Mathieu-Daudé     s->version = (SDHC_HCVER_VENDOR << 8) | (s->sd_spec_version - 1);
12826ff37c3dSPhilippe Mathieu-Daudé 
1283de1b3800SVladimir Sementsov-Ogievskiy     sdhci_check_capareg(s, errp);
1284de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
12856ff37c3dSPhilippe Mathieu-Daudé         return;
12866ff37c3dSPhilippe Mathieu-Daudé     }
1287aceb5b06SPhilippe Mathieu-Daudé }
1288aceb5b06SPhilippe Mathieu-Daudé 
1289b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1290b635d98cSPhilippe Mathieu-Daudé 
1291ce864603SThomas Huth void sdhci_initfn(SDHCIState *s)
1292d7dfca08SIgor Mitsyanko {
129340bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
129440bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1295d7dfca08SIgor Mitsyanko 
1296bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1297d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1298fd1e5c81SAndrey Smirnov 
1299fd1e5c81SAndrey Smirnov     s->io_ops = &sdhci_mmio_ops;
1300d7dfca08SIgor Mitsyanko }
1301d7dfca08SIgor Mitsyanko 
1302ce864603SThomas Huth void sdhci_uninitfn(SDHCIState *s)
1303d7dfca08SIgor Mitsyanko {
1304bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1305bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1306bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1307bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1308d7dfca08SIgor Mitsyanko 
1309d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1310d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1311d7dfca08SIgor Mitsyanko }
1312d7dfca08SIgor Mitsyanko 
1313ce864603SThomas Huth void sdhci_common_realize(SDHCIState *s, Error **errp)
131425367498SPhilippe Mathieu-Daudé {
1315de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
1316aceb5b06SPhilippe Mathieu-Daudé 
1317de1b3800SVladimir Sementsov-Ogievskiy     sdhci_init_readonly_registers(s, errp);
1318de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
1319aceb5b06SPhilippe Mathieu-Daudé         return;
1320aceb5b06SPhilippe Mathieu-Daudé     }
132125367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
132225367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
132325367498SPhilippe Mathieu-Daudé 
1324c0983085SPeter Maydell     memory_region_init_io(&s->iomem, OBJECT(s), s->io_ops, s, "sdhci",
132525367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
132625367498SPhilippe Mathieu-Daudé }
132725367498SPhilippe Mathieu-Daudé 
1328b69c3c21SMarkus Armbruster void sdhci_common_unrealize(SDHCIState *s)
13298b7455c7SPhilippe Mathieu-Daudé {
13308b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
13318b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
13328b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
13338b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
13348b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
13358b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
13368b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
13378b7455c7SPhilippe Mathieu-Daudé }
13388b7455c7SPhilippe Mathieu-Daudé 
13390a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
13400a7ac9f9SAndrew Baumann {
13410a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
13420a7ac9f9SAndrew Baumann 
13430a7ac9f9SAndrew Baumann     return s->pending_insert_state;
13440a7ac9f9SAndrew Baumann }
13450a7ac9f9SAndrew Baumann 
13460a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
13470a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
13480a7ac9f9SAndrew Baumann     .version_id = 1,
13490a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
13500a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
13510a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
13520a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
13530a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
13540a7ac9f9SAndrew Baumann     },
13550a7ac9f9SAndrew Baumann };
13560a7ac9f9SAndrew Baumann 
1357d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1358d7dfca08SIgor Mitsyanko     .name = "sdhci",
1359d7dfca08SIgor Mitsyanko     .version_id = 1,
1360d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1361d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1362d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1363d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1364d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1365d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1366d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1367d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1368d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1369d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
137006c5120bSPhilippe Mathieu-Daudé         VMSTATE_UINT8(hostctl1, SDHCIState),
1371d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1372d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1373d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1374d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1375d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1376d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1377d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1378d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1379d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1380d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1381d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1382d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1383d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1384d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1385d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1386d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
138759046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1388e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1389e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1390d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
13910a7ac9f9SAndrew Baumann     },
13920a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
13930a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
13940a7ac9f9SAndrew Baumann         NULL
13950a7ac9f9SAndrew Baumann     },
1396d7dfca08SIgor Mitsyanko };
1397d7dfca08SIgor Mitsyanko 
1398ce864603SThomas Huth void sdhci_common_class_init(ObjectClass *klass, void *data)
13991c92c505SPhilippe Mathieu-Daudé {
14001c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
14011c92c505SPhilippe Mathieu-Daudé 
14021c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
14031c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
14041c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
14051c92c505SPhilippe Mathieu-Daudé }
14061c92c505SPhilippe Mathieu-Daudé 
1407b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1408b635d98cSPhilippe Mathieu-Daudé 
14095ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1410b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
14110a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
14120a7ac9f9SAndrew Baumann                      false),
141360765b6cSPhilippe Mathieu-Daudé     DEFINE_PROP_LINK("dma", SDHCIState,
141460765b6cSPhilippe Mathieu-Daudé                      dma_mr, TYPE_MEMORY_REGION, MemoryRegion *),
14155ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
14165ec911c3SKevin O'Connor };
14175ec911c3SKevin O'Connor 
14187302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1419d7dfca08SIgor Mitsyanko {
14207302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
14215ec911c3SKevin O'Connor 
142240bbc194SPeter Maydell     sdhci_initfn(s);
14237302dcd6SKevin O'Connor }
14247302dcd6SKevin O'Connor 
14257302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
14267302dcd6SKevin O'Connor {
14277302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
142860765b6cSPhilippe Mathieu-Daudé 
142960765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
143060765b6cSPhilippe Mathieu-Daudé         object_unparent(OBJECT(s->dma_mr));
143160765b6cSPhilippe Mathieu-Daudé     }
143260765b6cSPhilippe Mathieu-Daudé 
14337302dcd6SKevin O'Connor     sdhci_uninitfn(s);
14347302dcd6SKevin O'Connor }
14357302dcd6SKevin O'Connor 
14367302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error **errp)
14377302dcd6SKevin O'Connor {
1438de1b3800SVladimir Sementsov-Ogievskiy     ERRP_GUARD();
14397302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1440d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1441d7dfca08SIgor Mitsyanko 
1442de1b3800SVladimir Sementsov-Ogievskiy     sdhci_common_realize(s, errp);
1443de1b3800SVladimir Sementsov-Ogievskiy     if (*errp) {
144425367498SPhilippe Mathieu-Daudé         return;
144525367498SPhilippe Mathieu-Daudé     }
144625367498SPhilippe Mathieu-Daudé 
144760765b6cSPhilippe Mathieu-Daudé     if (s->dma_mr) {
144802e57e1cSPhilippe Mathieu-Daudé         s->dma_as = &s->sysbus_dma_as;
144960765b6cSPhilippe Mathieu-Daudé         address_space_init(s->dma_as, s->dma_mr, "sdhci-dma");
145060765b6cSPhilippe Mathieu-Daudé     } else {
145160765b6cSPhilippe Mathieu-Daudé         /* use system_memory() if property "dma" not set */
1452dd55c485SPhilippe Mathieu-Daudé         s->dma_as = &address_space_memory;
145360765b6cSPhilippe Mathieu-Daudé     }
1454dd55c485SPhilippe Mathieu-Daudé 
1455d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1456fd1e5c81SAndrey Smirnov 
1457d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1458d7dfca08SIgor Mitsyanko }
1459d7dfca08SIgor Mitsyanko 
1460b69c3c21SMarkus Armbruster static void sdhci_sysbus_unrealize(DeviceState *dev)
14618b7455c7SPhilippe Mathieu-Daudé {
14628b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
14638b7455c7SPhilippe Mathieu-Daudé 
1464b69c3c21SMarkus Armbruster     sdhci_common_unrealize(s);
146560765b6cSPhilippe Mathieu-Daudé 
146660765b6cSPhilippe Mathieu-Daudé      if (s->dma_mr) {
146760765b6cSPhilippe Mathieu-Daudé         address_space_destroy(s->dma_as);
146860765b6cSPhilippe Mathieu-Daudé     }
14698b7455c7SPhilippe Mathieu-Daudé }
14708b7455c7SPhilippe Mathieu-Daudé 
14717302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1472d7dfca08SIgor Mitsyanko {
1473d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1474d7dfca08SIgor Mitsyanko 
14754f67d30bSMarc-André Lureau     device_class_set_props(dc, sdhci_sysbus_properties);
14767302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
14778b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
14781c92c505SPhilippe Mathieu-Daudé 
14791c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1480d7dfca08SIgor Mitsyanko }
1481d7dfca08SIgor Mitsyanko 
14827302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
14837302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1484d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1485d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
14867302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
14877302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
14887302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1489d7dfca08SIgor Mitsyanko };
1490d7dfca08SIgor Mitsyanko 
1491b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1492b635d98cSPhilippe Mathieu-Daudé 
149340bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
149440bbc194SPeter Maydell {
149540bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
149640bbc194SPeter Maydell 
149740bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
149840bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
149940bbc194SPeter Maydell }
150040bbc194SPeter Maydell 
150140bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
150240bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
150340bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
150440bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
150540bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
150640bbc194SPeter Maydell };
150740bbc194SPeter Maydell 
1508efadc818SPhilippe Mathieu-Daudé /* --- qdev i.MX eSDHC --- */
1509efadc818SPhilippe Mathieu-Daudé 
1510fd1e5c81SAndrey Smirnov static uint64_t usdhc_read(void *opaque, hwaddr offset, unsigned size)
1511fd1e5c81SAndrey Smirnov {
1512fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
1513fd1e5c81SAndrey Smirnov     uint32_t ret;
151406c5120bSPhilippe Mathieu-Daudé     uint16_t hostctl1;
1515fd1e5c81SAndrey Smirnov 
1516fd1e5c81SAndrey Smirnov     switch (offset) {
1517fd1e5c81SAndrey Smirnov     default:
1518fd1e5c81SAndrey Smirnov         return sdhci_read(opaque, offset, size);
1519fd1e5c81SAndrey Smirnov 
1520fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1521fd1e5c81SAndrey Smirnov         /*
1522fd1e5c81SAndrey Smirnov          * For a detailed explanation on the following bit
1523fd1e5c81SAndrey Smirnov          * manipulation code see comments in a similar part of
1524fd1e5c81SAndrey Smirnov          * usdhc_write()
1525fd1e5c81SAndrey Smirnov          */
152606c5120bSPhilippe Mathieu-Daudé         hostctl1 = SDHC_DMA_TYPE(s->hostctl1) << (8 - 3);
1527fd1e5c81SAndrey Smirnov 
152806c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_8BITBUS) {
152906c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_8BITBUS;
1530fd1e5c81SAndrey Smirnov         }
1531fd1e5c81SAndrey Smirnov 
153206c5120bSPhilippe Mathieu-Daudé         if (s->hostctl1 & SDHC_CTRL_4BITBUS) {
153306c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1534fd1e5c81SAndrey Smirnov         }
1535fd1e5c81SAndrey Smirnov 
153606c5120bSPhilippe Mathieu-Daudé         ret  = hostctl1;
1537fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->blkgap << 16;
1538fd1e5c81SAndrey Smirnov         ret |= (uint32_t)s->wakcon << 24;
1539fd1e5c81SAndrey Smirnov 
1540fd1e5c81SAndrey Smirnov         break;
1541fd1e5c81SAndrey Smirnov 
15426bfd06daSHans-Erik Floryd     case SDHC_PRNSTS:
15436bfd06daSHans-Erik Floryd         /* Add SDSTB (SD Clock Stable) bit to PRNSTS */
15446bfd06daSHans-Erik Floryd         ret = sdhci_read(opaque, offset, size) & ~ESDHC_PRNSTS_SDSTB;
15456bfd06daSHans-Erik Floryd         if (s->clkcon & SDHC_CLOCK_INT_STABLE) {
15466bfd06daSHans-Erik Floryd             ret |= ESDHC_PRNSTS_SDSTB;
15476bfd06daSHans-Erik Floryd         }
15486bfd06daSHans-Erik Floryd         break;
15496bfd06daSHans-Erik Floryd 
15503b2d8176SGuenter Roeck     case ESDHC_VENDOR_SPEC:
15513b2d8176SGuenter Roeck         ret = s->vendor_spec;
15523b2d8176SGuenter Roeck         break;
1553fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1554fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1555fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1556fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1557fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1558fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
1559fd1e5c81SAndrey Smirnov         ret = 0;
1560fd1e5c81SAndrey Smirnov         break;
1561fd1e5c81SAndrey Smirnov     }
1562fd1e5c81SAndrey Smirnov 
1563fd1e5c81SAndrey Smirnov     return ret;
1564fd1e5c81SAndrey Smirnov }
1565fd1e5c81SAndrey Smirnov 
1566fd1e5c81SAndrey Smirnov static void
1567fd1e5c81SAndrey Smirnov usdhc_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
1568fd1e5c81SAndrey Smirnov {
1569fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(opaque);
157006c5120bSPhilippe Mathieu-Daudé     uint8_t hostctl1;
1571fd1e5c81SAndrey Smirnov     uint32_t value = (uint32_t)val;
1572fd1e5c81SAndrey Smirnov 
1573fd1e5c81SAndrey Smirnov     switch (offset) {
1574fd1e5c81SAndrey Smirnov     case ESDHC_DLL_CTRL:
1575fd1e5c81SAndrey Smirnov     case ESDHC_TUNE_CTRL_STATUS:
1576fd1e5c81SAndrey Smirnov     case ESDHC_UNDOCUMENTED_REG27:
1577fd1e5c81SAndrey Smirnov     case ESDHC_TUNING_CTRL:
1578fd1e5c81SAndrey Smirnov     case ESDHC_WTMK_LVL:
15793b2d8176SGuenter Roeck         break;
15803b2d8176SGuenter Roeck 
1581fd1e5c81SAndrey Smirnov     case ESDHC_VENDOR_SPEC:
15823b2d8176SGuenter Roeck         s->vendor_spec = value;
15833b2d8176SGuenter Roeck         switch (s->vendor) {
15843b2d8176SGuenter Roeck         case SDHCI_VENDOR_IMX:
15853b2d8176SGuenter Roeck             if (value & ESDHC_IMX_FRC_SDCLK_ON) {
15863b2d8176SGuenter Roeck                 s->prnsts &= ~SDHC_IMX_CLOCK_GATE_OFF;
15873b2d8176SGuenter Roeck             } else {
15883b2d8176SGuenter Roeck                 s->prnsts |= SDHC_IMX_CLOCK_GATE_OFF;
15893b2d8176SGuenter Roeck             }
15903b2d8176SGuenter Roeck             break;
15913b2d8176SGuenter Roeck         default:
15923b2d8176SGuenter Roeck             break;
15933b2d8176SGuenter Roeck         }
1594fd1e5c81SAndrey Smirnov         break;
1595fd1e5c81SAndrey Smirnov 
1596fd1e5c81SAndrey Smirnov     case SDHC_HOSTCTL:
1597fd1e5c81SAndrey Smirnov         /*
1598fd1e5c81SAndrey Smirnov          * Here's What ESDHCI has at offset 0x28 (SDHC_HOSTCTL)
1599fd1e5c81SAndrey Smirnov          *
1600fd1e5c81SAndrey Smirnov          *       7         6     5      4      3      2        1      0
1601fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1602fd1e5c81SAndrey Smirnov          * | Card      | Card   | Endian | DATA3     | Data     | Led     |
1603fd1e5c81SAndrey Smirnov          * | Detect    | Detect | Mode   | as Card   | Transfer | Control |
1604fd1e5c81SAndrey Smirnov          * | Signal    | Test   |        | Detection | Width    |         |
1605fd1e5c81SAndrey Smirnov          * | Selection | Level  |        | Pin       |          |         |
1606fd1e5c81SAndrey Smirnov          * |-----------+--------+--------+-----------+----------+---------|
1607fd1e5c81SAndrey Smirnov          *
1608fd1e5c81SAndrey Smirnov          * and 0x29
1609fd1e5c81SAndrey Smirnov          *
1610fd1e5c81SAndrey Smirnov          *  15      10 9    8
1611fd1e5c81SAndrey Smirnov          * |----------+------|
1612fd1e5c81SAndrey Smirnov          * | Reserved | DMA  |
1613fd1e5c81SAndrey Smirnov          * |          | Sel. |
1614fd1e5c81SAndrey Smirnov          * |          |      |
1615fd1e5c81SAndrey Smirnov          * |----------+------|
1616fd1e5c81SAndrey Smirnov          *
1617fd1e5c81SAndrey Smirnov          * and here's what SDCHI spec expects those offsets to be:
1618fd1e5c81SAndrey Smirnov          *
1619fd1e5c81SAndrey Smirnov          * 0x28 (Host Control Register)
1620fd1e5c81SAndrey Smirnov          *
1621fd1e5c81SAndrey Smirnov          *     7        6         5       4  3      2         1        0
1622fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1623fd1e5c81SAndrey Smirnov          * | Card   | Card   | Extended | DMA  | High   | Data     | LED     |
1624fd1e5c81SAndrey Smirnov          * | Detect | Detect | Data     | Sel. | Speed  | Transfer | Control |
1625fd1e5c81SAndrey Smirnov          * | Signal | Test   | Transfer |      | Enable | Width    |         |
1626fd1e5c81SAndrey Smirnov          * | Sel.   | Level  | Width    |      |        |          |         |
1627fd1e5c81SAndrey Smirnov          * |--------+--------+----------+------+--------+----------+---------|
1628fd1e5c81SAndrey Smirnov          *
1629fd1e5c81SAndrey Smirnov          * and 0x29 (Power Control Register)
1630fd1e5c81SAndrey Smirnov          *
1631fd1e5c81SAndrey Smirnov          * |----------------------------------|
1632fd1e5c81SAndrey Smirnov          * | Power Control Register           |
1633fd1e5c81SAndrey Smirnov          * |                                  |
1634fd1e5c81SAndrey Smirnov          * | Description omitted,             |
1635fd1e5c81SAndrey Smirnov          * | since it has no analog in ESDHCI |
1636fd1e5c81SAndrey Smirnov          * |                                  |
1637fd1e5c81SAndrey Smirnov          * |----------------------------------|
1638fd1e5c81SAndrey Smirnov          *
1639fd1e5c81SAndrey Smirnov          * Since offsets 0x2A and 0x2B should be compatible between
1640fd1e5c81SAndrey Smirnov          * both IP specs we only need to reconcile least 16-bit of the
1641fd1e5c81SAndrey Smirnov          * word we've been given.
1642fd1e5c81SAndrey Smirnov          */
1643fd1e5c81SAndrey Smirnov 
1644fd1e5c81SAndrey Smirnov         /*
1645fd1e5c81SAndrey Smirnov          * First, save bits 7 6 and 0 since they are identical
1646fd1e5c81SAndrey Smirnov          */
164706c5120bSPhilippe Mathieu-Daudé         hostctl1 = value & (SDHC_CTRL_LED |
1648fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_INS |
1649fd1e5c81SAndrey Smirnov                             SDHC_CTRL_CDTEST_EN);
1650fd1e5c81SAndrey Smirnov         /*
1651fd1e5c81SAndrey Smirnov          * Second, split "Data Transfer Width" from bits 2 and 1 in to
1652fd1e5c81SAndrey Smirnov          * bits 5 and 1
1653fd1e5c81SAndrey Smirnov          */
1654fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_8BITBUS) {
165506c5120bSPhilippe Mathieu-Daudé             hostctl1 |= SDHC_CTRL_8BITBUS;
1656fd1e5c81SAndrey Smirnov         }
1657fd1e5c81SAndrey Smirnov 
1658fd1e5c81SAndrey Smirnov         if (value & ESDHC_CTRL_4BITBUS) {
165906c5120bSPhilippe Mathieu-Daudé             hostctl1 |= ESDHC_CTRL_4BITBUS;
1660fd1e5c81SAndrey Smirnov         }
1661fd1e5c81SAndrey Smirnov 
1662fd1e5c81SAndrey Smirnov         /*
1663fd1e5c81SAndrey Smirnov          * Third, move DMA select from bits 9 and 8 to bits 4 and 3
1664fd1e5c81SAndrey Smirnov          */
166506c5120bSPhilippe Mathieu-Daudé         hostctl1 |= SDHC_DMA_TYPE(value >> (8 - 3));
1666fd1e5c81SAndrey Smirnov 
1667fd1e5c81SAndrey Smirnov         /*
1668fd1e5c81SAndrey Smirnov          * Now place the corrected value into low 16-bit of the value
1669fd1e5c81SAndrey Smirnov          * we are going to give standard SDHCI write function
1670fd1e5c81SAndrey Smirnov          *
1671fd1e5c81SAndrey Smirnov          * NOTE: This transformation should be the inverse of what can
1672fd1e5c81SAndrey Smirnov          * be found in drivers/mmc/host/sdhci-esdhc-imx.c in Linux
1673fd1e5c81SAndrey Smirnov          * kernel
1674fd1e5c81SAndrey Smirnov          */
1675fd1e5c81SAndrey Smirnov         value &= ~UINT16_MAX;
167606c5120bSPhilippe Mathieu-Daudé         value |= hostctl1;
1677fd1e5c81SAndrey Smirnov         value |= (uint16_t)s->pwrcon << 8;
1678fd1e5c81SAndrey Smirnov 
1679fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, value, size);
1680fd1e5c81SAndrey Smirnov         break;
1681fd1e5c81SAndrey Smirnov 
1682fd1e5c81SAndrey Smirnov     case ESDHC_MIX_CTRL:
1683fd1e5c81SAndrey Smirnov         /*
1684fd1e5c81SAndrey Smirnov          * So, when SD/MMC stack in Linux tries to write to "Transfer
1685fd1e5c81SAndrey Smirnov          * Mode Register", ESDHC i.MX quirk code will translate it
1686fd1e5c81SAndrey Smirnov          * into a write to ESDHC_MIX_CTRL, so we do the opposite in
1687fd1e5c81SAndrey Smirnov          * order to get where we started
1688fd1e5c81SAndrey Smirnov          *
1689fd1e5c81SAndrey Smirnov          * Note that Auto CMD23 Enable bit is located in a wrong place
1690fd1e5c81SAndrey Smirnov          * on i.MX, but since it is not used by QEMU we do not care.
1691fd1e5c81SAndrey Smirnov          *
1692fd1e5c81SAndrey Smirnov          * We don't want to call sdhci_write(.., SDHC_TRNMOD, ...)
1693fd1e5c81SAndrey Smirnov          * here becuase it will result in a call to
1694fd1e5c81SAndrey Smirnov          * sdhci_send_command(s) which we don't want.
1695fd1e5c81SAndrey Smirnov          *
1696fd1e5c81SAndrey Smirnov          */
1697fd1e5c81SAndrey Smirnov         s->trnmod = value & UINT16_MAX;
1698fd1e5c81SAndrey Smirnov         break;
1699fd1e5c81SAndrey Smirnov     case SDHC_TRNMOD:
1700fd1e5c81SAndrey Smirnov         /*
1701fd1e5c81SAndrey Smirnov          * Similar to above, but this time a write to "Command
1702fd1e5c81SAndrey Smirnov          * Register" will be translated into a 4-byte write to
1703fd1e5c81SAndrey Smirnov          * "Transfer Mode register" where lower 16-bit of value would
1704fd1e5c81SAndrey Smirnov          * be set to zero. So what we do is fill those bits with
1705fd1e5c81SAndrey Smirnov          * cached value from s->trnmod and let the SDHCI
1706fd1e5c81SAndrey Smirnov          * infrastructure handle the rest
1707fd1e5c81SAndrey Smirnov          */
1708fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val | s->trnmod, size);
1709fd1e5c81SAndrey Smirnov         break;
1710fd1e5c81SAndrey Smirnov     case SDHC_BLKSIZE:
1711fd1e5c81SAndrey Smirnov         /*
1712fd1e5c81SAndrey Smirnov          * ESDHCI does not implement "Host SDMA Buffer Boundary", and
1713fd1e5c81SAndrey Smirnov          * Linux driver will try to zero this field out which will
1714fd1e5c81SAndrey Smirnov          * break the rest of SDHCI emulation.
1715fd1e5c81SAndrey Smirnov          *
1716fd1e5c81SAndrey Smirnov          * Linux defaults to maximum possible setting (512K boundary)
1717fd1e5c81SAndrey Smirnov          * and it seems to be the only option that i.MX IP implements,
1718fd1e5c81SAndrey Smirnov          * so we artificially set it to that value.
1719fd1e5c81SAndrey Smirnov          */
1720fd1e5c81SAndrey Smirnov         val |= 0x7 << 12;
1721fd1e5c81SAndrey Smirnov         /* FALLTHROUGH */
1722fd1e5c81SAndrey Smirnov     default:
1723fd1e5c81SAndrey Smirnov         sdhci_write(opaque, offset, val, size);
1724fd1e5c81SAndrey Smirnov         break;
1725fd1e5c81SAndrey Smirnov     }
1726fd1e5c81SAndrey Smirnov }
1727fd1e5c81SAndrey Smirnov 
1728fd1e5c81SAndrey Smirnov static const MemoryRegionOps usdhc_mmio_ops = {
1729fd1e5c81SAndrey Smirnov     .read = usdhc_read,
1730fd1e5c81SAndrey Smirnov     .write = usdhc_write,
1731fd1e5c81SAndrey Smirnov     .valid = {
1732fd1e5c81SAndrey Smirnov         .min_access_size = 1,
1733fd1e5c81SAndrey Smirnov         .max_access_size = 4,
1734fd1e5c81SAndrey Smirnov         .unaligned = false
1735fd1e5c81SAndrey Smirnov     },
1736fd1e5c81SAndrey Smirnov     .endianness = DEVICE_LITTLE_ENDIAN,
1737fd1e5c81SAndrey Smirnov };
1738fd1e5c81SAndrey Smirnov 
1739fd1e5c81SAndrey Smirnov static void imx_usdhc_init(Object *obj)
1740fd1e5c81SAndrey Smirnov {
1741fd1e5c81SAndrey Smirnov     SDHCIState *s = SYSBUS_SDHCI(obj);
1742fd1e5c81SAndrey Smirnov 
1743fd1e5c81SAndrey Smirnov     s->io_ops = &usdhc_mmio_ops;
1744fd1e5c81SAndrey Smirnov     s->quirks = SDHCI_QUIRK_NO_BUSY_IRQ;
1745fd1e5c81SAndrey Smirnov }
1746fd1e5c81SAndrey Smirnov 
1747fd1e5c81SAndrey Smirnov static const TypeInfo imx_usdhc_info = {
1748fd1e5c81SAndrey Smirnov     .name = TYPE_IMX_USDHC,
1749fd1e5c81SAndrey Smirnov     .parent = TYPE_SYSBUS_SDHCI,
1750fd1e5c81SAndrey Smirnov     .instance_init = imx_usdhc_init,
1751fd1e5c81SAndrey Smirnov };
1752fd1e5c81SAndrey Smirnov 
1753c85fba50SPhilippe Mathieu-Daudé /* --- qdev Samsung s3c --- */
1754c85fba50SPhilippe Mathieu-Daudé 
1755c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL2      0x80
1756c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL3      0x84
1757c85fba50SPhilippe Mathieu-Daudé #define S3C_SDHCI_CONTROL4      0x8c
1758c85fba50SPhilippe Mathieu-Daudé 
1759c85fba50SPhilippe Mathieu-Daudé static uint64_t sdhci_s3c_read(void *opaque, hwaddr offset, unsigned size)
1760c85fba50SPhilippe Mathieu-Daudé {
1761c85fba50SPhilippe Mathieu-Daudé     uint64_t ret;
1762c85fba50SPhilippe Mathieu-Daudé 
1763c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1764c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1765c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1766c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1767c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1768c85fba50SPhilippe Mathieu-Daudé         ret = 0;
1769c85fba50SPhilippe Mathieu-Daudé         break;
1770c85fba50SPhilippe Mathieu-Daudé     default:
1771c85fba50SPhilippe Mathieu-Daudé         ret = sdhci_read(opaque, offset, size);
1772c85fba50SPhilippe Mathieu-Daudé         break;
1773c85fba50SPhilippe Mathieu-Daudé     }
1774c85fba50SPhilippe Mathieu-Daudé 
1775c85fba50SPhilippe Mathieu-Daudé     return ret;
1776c85fba50SPhilippe Mathieu-Daudé }
1777c85fba50SPhilippe Mathieu-Daudé 
1778c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_write(void *opaque, hwaddr offset, uint64_t val,
1779c85fba50SPhilippe Mathieu-Daudé                             unsigned size)
1780c85fba50SPhilippe Mathieu-Daudé {
1781c85fba50SPhilippe Mathieu-Daudé     switch (offset) {
1782c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL2:
1783c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL3:
1784c85fba50SPhilippe Mathieu-Daudé     case S3C_SDHCI_CONTROL4:
1785c85fba50SPhilippe Mathieu-Daudé         /* ignore */
1786c85fba50SPhilippe Mathieu-Daudé         break;
1787c85fba50SPhilippe Mathieu-Daudé     default:
1788c85fba50SPhilippe Mathieu-Daudé         sdhci_write(opaque, offset, val, size);
1789c85fba50SPhilippe Mathieu-Daudé         break;
1790c85fba50SPhilippe Mathieu-Daudé     }
1791c85fba50SPhilippe Mathieu-Daudé }
1792c85fba50SPhilippe Mathieu-Daudé 
1793c85fba50SPhilippe Mathieu-Daudé static const MemoryRegionOps sdhci_s3c_mmio_ops = {
1794c85fba50SPhilippe Mathieu-Daudé     .read = sdhci_s3c_read,
1795c85fba50SPhilippe Mathieu-Daudé     .write = sdhci_s3c_write,
1796c85fba50SPhilippe Mathieu-Daudé     .valid = {
1797c85fba50SPhilippe Mathieu-Daudé         .min_access_size = 1,
1798c85fba50SPhilippe Mathieu-Daudé         .max_access_size = 4,
1799c85fba50SPhilippe Mathieu-Daudé         .unaligned = false
1800c85fba50SPhilippe Mathieu-Daudé     },
1801c85fba50SPhilippe Mathieu-Daudé     .endianness = DEVICE_LITTLE_ENDIAN,
1802c85fba50SPhilippe Mathieu-Daudé };
1803c85fba50SPhilippe Mathieu-Daudé 
1804c85fba50SPhilippe Mathieu-Daudé static void sdhci_s3c_init(Object *obj)
1805c85fba50SPhilippe Mathieu-Daudé {
1806c85fba50SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(obj);
1807c85fba50SPhilippe Mathieu-Daudé 
1808c85fba50SPhilippe Mathieu-Daudé     s->io_ops = &sdhci_s3c_mmio_ops;
1809c85fba50SPhilippe Mathieu-Daudé }
1810c85fba50SPhilippe Mathieu-Daudé 
1811c85fba50SPhilippe Mathieu-Daudé static const TypeInfo sdhci_s3c_info = {
1812c85fba50SPhilippe Mathieu-Daudé     .name = TYPE_S3C_SDHCI  ,
1813c85fba50SPhilippe Mathieu-Daudé     .parent = TYPE_SYSBUS_SDHCI,
1814c85fba50SPhilippe Mathieu-Daudé     .instance_init = sdhci_s3c_init,
1815c85fba50SPhilippe Mathieu-Daudé };
1816c85fba50SPhilippe Mathieu-Daudé 
1817d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1818d7dfca08SIgor Mitsyanko {
18197302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
182040bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1821fd1e5c81SAndrey Smirnov     type_register_static(&imx_usdhc_info);
1822c85fba50SPhilippe Mathieu-Daudé     type_register_static(&sdhci_s3c_info);
1823d7dfca08SIgor Mitsyanko }
1824d7dfca08SIgor Mitsyanko 
1825d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1826