xref: /qemu/hw/sd/sdhci.c (revision 8be487d8f184f2f721cabeac559fb7a6cba18c95)
1d7dfca08SIgor Mitsyanko /*
2d7dfca08SIgor Mitsyanko  * SD Association Host Standard Specification v2.0 controller emulation
3d7dfca08SIgor Mitsyanko  *
4d7dfca08SIgor Mitsyanko  * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5d7dfca08SIgor Mitsyanko  * Mitsyanko Igor <i.mitsyanko@samsung.com>
6d7dfca08SIgor Mitsyanko  * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7d7dfca08SIgor Mitsyanko  *
8d7dfca08SIgor Mitsyanko  * Based on MMC controller for Samsung S5PC1xx-based board emulation
9d7dfca08SIgor Mitsyanko  * by Alexey Merkulov and Vladimir Monakhov.
10d7dfca08SIgor Mitsyanko  *
11d7dfca08SIgor Mitsyanko  * This program is free software; you can redistribute it and/or modify it
12d7dfca08SIgor Mitsyanko  * under the terms of the GNU General Public License as published by the
13d7dfca08SIgor Mitsyanko  * Free Software Foundation; either version 2 of the License, or (at your
14d7dfca08SIgor Mitsyanko  * option) any later version.
15d7dfca08SIgor Mitsyanko  *
16d7dfca08SIgor Mitsyanko  * This program is distributed in the hope that it will be useful,
17d7dfca08SIgor Mitsyanko  * but WITHOUT ANY WARRANTY; without even the implied warranty of
18d7dfca08SIgor Mitsyanko  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19d7dfca08SIgor Mitsyanko  * See the GNU General Public License for more details.
20d7dfca08SIgor Mitsyanko  *
21d7dfca08SIgor Mitsyanko  * You should have received a copy of the GNU General Public License along
22d7dfca08SIgor Mitsyanko  * with this program; if not, see <http://www.gnu.org/licenses/>.
23d7dfca08SIgor Mitsyanko  */
24d7dfca08SIgor Mitsyanko 
250430891cSPeter Maydell #include "qemu/osdep.h"
26b635d98cSPhilippe Mathieu-Daudé #include "qapi/error.h"
2783c9f4caSPaolo Bonzini #include "hw/hw.h"
28fa1d36dfSMarkus Armbruster #include "sysemu/block-backend.h"
29d7dfca08SIgor Mitsyanko #include "sysemu/blockdev.h"
30d7dfca08SIgor Mitsyanko #include "sysemu/dma.h"
31d7dfca08SIgor Mitsyanko #include "qemu/timer.h"
32d7dfca08SIgor Mitsyanko #include "qemu/bitops.h"
33f82a0f44SPhilippe Mathieu-Daudé #include "hw/sd/sdhci.h"
34637d23beSSai Pavan Boddu #include "sdhci-internal.h"
358b7455c7SPhilippe Mathieu-Daudé #include "qapi/error.h"
3603dd024fSPaolo Bonzini #include "qemu/log.h"
37*8be487d8SPhilippe Mathieu-Daudé #include "trace.h"
38d7dfca08SIgor Mitsyanko 
3940bbc194SPeter Maydell #define TYPE_SDHCI_BUS "sdhci-bus"
4040bbc194SPeter Maydell #define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
4140bbc194SPeter Maydell 
42d7dfca08SIgor Mitsyanko /* Default SD/MMC host controller features information, which will be
43d7dfca08SIgor Mitsyanko  * presented in CAPABILITIES register of generic SD host controller at reset.
44d7dfca08SIgor Mitsyanko  * If not stated otherwise:
45d7dfca08SIgor Mitsyanko  * 0 - not supported, 1 - supported, other - prohibited.
46d7dfca08SIgor Mitsyanko  */
47d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_64BITBUS       0ul        /* 64-bit System Bus Support */
48d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_18V            1ul        /* Voltage support 1.8v */
49d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_30V            0ul        /* Voltage support 3.0v */
50d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_33V            1ul        /* Voltage support 3.3v */
51d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SUSPRESUME     0ul        /* Suspend/resume support */
52d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_SDMA           1ul        /* SDMA support */
53d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_HIGHSPEED      1ul        /* High speed support */
54d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA1          1ul        /* ADMA1 support */
55d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_ADMA2          1ul        /* ADMA2 support */
56d7dfca08SIgor Mitsyanko /* Maximum host controller R/W buffers size
57d7dfca08SIgor Mitsyanko  * Possible values: 512, 1024, 2048 bytes */
58d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
59d7dfca08SIgor Mitsyanko /* Maximum clock frequency for SDclock in MHz
60d7dfca08SIgor Mitsyanko  * value in range 10-63 MHz, 0 - not defined */
61c7ff8daaSKevin O'Connor #define SDHC_CAPAB_BASECLKFREQ    52ul
62d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_TOUNIT         1ul  /* Timeout clock unit 0 - kHz, 1 - MHz */
63d7dfca08SIgor Mitsyanko /* Timeout clock frequency 1-63, 0 - not defined */
64c7ff8daaSKevin O'Connor #define SDHC_CAPAB_TOCLKFREQ      52ul
65d7dfca08SIgor Mitsyanko 
66d7dfca08SIgor Mitsyanko /* Now check all parameters and calculate CAPABILITIES REGISTER value */
67d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 ||     \
68d7dfca08SIgor Mitsyanko     SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 ||  \
69d7dfca08SIgor Mitsyanko     SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
70d7dfca08SIgor Mitsyanko     SDHC_CAPAB_TOUNIT > 1
71d7dfca08SIgor Mitsyanko #error Capabilities features can have value 0 or 1 only!
72d7dfca08SIgor Mitsyanko #endif
73d7dfca08SIgor Mitsyanko 
74d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_MAXBLOCKLENGTH == 512
75d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 0ul
76d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
77d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 1ul
78d7dfca08SIgor Mitsyanko #elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
79d7dfca08SIgor Mitsyanko #define MAX_BLOCK_LENGTH 2ul
80d7dfca08SIgor Mitsyanko #else
81d7dfca08SIgor Mitsyanko #error Max host controller block size can have value 512, 1024 or 2048 only!
82d7dfca08SIgor Mitsyanko #endif
83d7dfca08SIgor Mitsyanko 
84d7dfca08SIgor Mitsyanko #if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
85d7dfca08SIgor Mitsyanko     SDHC_CAPAB_BASECLKFREQ > 63
86d7dfca08SIgor Mitsyanko #error SDclock frequency can have value in range 0, 10-63 only!
87d7dfca08SIgor Mitsyanko #endif
88d7dfca08SIgor Mitsyanko 
89d7dfca08SIgor Mitsyanko #if SDHC_CAPAB_TOCLKFREQ > 63
90d7dfca08SIgor Mitsyanko #error Timeout clock frequency can have value in range 0-63 only!
91d7dfca08SIgor Mitsyanko #endif
92d7dfca08SIgor Mitsyanko 
93d7dfca08SIgor Mitsyanko #define SDHC_CAPAB_REG_DEFAULT                                 \
94d7dfca08SIgor Mitsyanko    ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) |     \
95d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) |          \
96d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) |  \
97d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) |  \
98d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) |      \
99d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
100d7dfca08SIgor Mitsyanko     (SDHC_CAPAB_TOCLKFREQ))
101d7dfca08SIgor Mitsyanko 
1028b20aefaSPrasad J Pandit #define MASK_TRNMOD     0x0037
103d7dfca08SIgor Mitsyanko #define MASKED_WRITE(reg, mask, val)  (reg = (reg & (mask)) | (val))
104d7dfca08SIgor Mitsyanko 
105d7dfca08SIgor Mitsyanko static uint8_t sdhci_slotint(SDHCIState *s)
106d7dfca08SIgor Mitsyanko {
107d7dfca08SIgor Mitsyanko     return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
108d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
109d7dfca08SIgor Mitsyanko          ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
110d7dfca08SIgor Mitsyanko }
111d7dfca08SIgor Mitsyanko 
112d7dfca08SIgor Mitsyanko static inline void sdhci_update_irq(SDHCIState *s)
113d7dfca08SIgor Mitsyanko {
114d7dfca08SIgor Mitsyanko     qemu_set_irq(s->irq, sdhci_slotint(s));
115d7dfca08SIgor Mitsyanko }
116d7dfca08SIgor Mitsyanko 
117d7dfca08SIgor Mitsyanko static void sdhci_raise_insertion_irq(void *opaque)
118d7dfca08SIgor Mitsyanko {
119d7dfca08SIgor Mitsyanko     SDHCIState *s = (SDHCIState *)opaque;
120d7dfca08SIgor Mitsyanko 
121d7dfca08SIgor Mitsyanko     if (s->norintsts & SDHC_NIS_REMOVE) {
122bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
123bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
124d7dfca08SIgor Mitsyanko     } else {
125d7dfca08SIgor Mitsyanko         s->prnsts = 0x1ff0000;
126d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_INSERT) {
127d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_INSERT;
128d7dfca08SIgor Mitsyanko         }
129d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
130d7dfca08SIgor Mitsyanko     }
131d7dfca08SIgor Mitsyanko }
132d7dfca08SIgor Mitsyanko 
13340bbc194SPeter Maydell static void sdhci_set_inserted(DeviceState *dev, bool level)
134d7dfca08SIgor Mitsyanko {
13540bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
136d7dfca08SIgor Mitsyanko 
137*8be487d8SPhilippe Mathieu-Daudé     trace_sdhci_set_inserted(level ? "insert" : "eject");
138d7dfca08SIgor Mitsyanko     if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
139d7dfca08SIgor Mitsyanko         /* Give target some time to notice card ejection */
140bc72ad67SAlex Bligh         timer_mod(s->insert_timer,
141bc72ad67SAlex Bligh                        qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
142d7dfca08SIgor Mitsyanko     } else {
143d7dfca08SIgor Mitsyanko         if (level) {
144d7dfca08SIgor Mitsyanko             s->prnsts = 0x1ff0000;
145d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_INSERT) {
146d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_INSERT;
147d7dfca08SIgor Mitsyanko             }
148d7dfca08SIgor Mitsyanko         } else {
149d7dfca08SIgor Mitsyanko             s->prnsts = 0x1fa0000;
150d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
151d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
152d7dfca08SIgor Mitsyanko             if (s->norintstsen & SDHC_NISEN_REMOVE) {
153d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_REMOVE;
154d7dfca08SIgor Mitsyanko             }
155d7dfca08SIgor Mitsyanko         }
156d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
157d7dfca08SIgor Mitsyanko     }
158d7dfca08SIgor Mitsyanko }
159d7dfca08SIgor Mitsyanko 
16040bbc194SPeter Maydell static void sdhci_set_readonly(DeviceState *dev, bool level)
161d7dfca08SIgor Mitsyanko {
16240bbc194SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
163d7dfca08SIgor Mitsyanko 
164d7dfca08SIgor Mitsyanko     if (level) {
165d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_WRITE_PROTECT;
166d7dfca08SIgor Mitsyanko     } else {
167d7dfca08SIgor Mitsyanko         /* Write enabled */
168d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_WRITE_PROTECT;
169d7dfca08SIgor Mitsyanko     }
170d7dfca08SIgor Mitsyanko }
171d7dfca08SIgor Mitsyanko 
172d7dfca08SIgor Mitsyanko static void sdhci_reset(SDHCIState *s)
173d7dfca08SIgor Mitsyanko {
17440bbc194SPeter Maydell     DeviceState *dev = DEVICE(s);
17540bbc194SPeter Maydell 
176bc72ad67SAlex Bligh     timer_del(s->insert_timer);
177bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
178d7dfca08SIgor Mitsyanko     /* Set all registers to 0. Capabilities registers are not cleared
179d7dfca08SIgor Mitsyanko      * and assumed to always preserve their value, given to them during
180d7dfca08SIgor Mitsyanko      * initialization */
181d7dfca08SIgor Mitsyanko     memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
182d7dfca08SIgor Mitsyanko 
18340bbc194SPeter Maydell     /* Reset other state based on current card insertion/readonly status */
18440bbc194SPeter Maydell     sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
18540bbc194SPeter Maydell     sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
18640bbc194SPeter Maydell 
187d7dfca08SIgor Mitsyanko     s->data_count = 0;
188d7dfca08SIgor Mitsyanko     s->stopped_state = sdhc_not_stopped;
1890a7ac9f9SAndrew Baumann     s->pending_insert_state = false;
190d7dfca08SIgor Mitsyanko }
191d7dfca08SIgor Mitsyanko 
1928b41c305SPeter Maydell static void sdhci_poweron_reset(DeviceState *dev)
1938b41c305SPeter Maydell {
1948b41c305SPeter Maydell     /* QOM (ie power-on) reset. This is identical to reset
1958b41c305SPeter Maydell      * commanded via device register apart from handling of the
1968b41c305SPeter Maydell      * 'pending insert on powerup' quirk.
1978b41c305SPeter Maydell      */
1988b41c305SPeter Maydell     SDHCIState *s = (SDHCIState *)dev;
1998b41c305SPeter Maydell 
2008b41c305SPeter Maydell     sdhci_reset(s);
2018b41c305SPeter Maydell 
2028b41c305SPeter Maydell     if (s->pending_insert_quirk) {
2038b41c305SPeter Maydell         s->pending_insert_state = true;
2048b41c305SPeter Maydell     }
2058b41c305SPeter Maydell }
2068b41c305SPeter Maydell 
207d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque);
208d7dfca08SIgor Mitsyanko 
209d7dfca08SIgor Mitsyanko static void sdhci_send_command(SDHCIState *s)
210d7dfca08SIgor Mitsyanko {
211d7dfca08SIgor Mitsyanko     SDRequest request;
212d7dfca08SIgor Mitsyanko     uint8_t response[16];
213d7dfca08SIgor Mitsyanko     int rlen;
214d7dfca08SIgor Mitsyanko 
215d7dfca08SIgor Mitsyanko     s->errintsts = 0;
216d7dfca08SIgor Mitsyanko     s->acmd12errsts = 0;
217d7dfca08SIgor Mitsyanko     request.cmd = s->cmdreg >> 8;
218d7dfca08SIgor Mitsyanko     request.arg = s->argument;
219*8be487d8SPhilippe Mathieu-Daudé 
220*8be487d8SPhilippe Mathieu-Daudé     trace_sdhci_send_command(request.cmd, request.arg);
22140bbc194SPeter Maydell     rlen = sdbus_do_command(&s->sdbus, &request, response);
222d7dfca08SIgor Mitsyanko 
223d7dfca08SIgor Mitsyanko     if (s->cmdreg & SDHC_CMD_RESPONSE) {
224d7dfca08SIgor Mitsyanko         if (rlen == 4) {
225d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
226d7dfca08SIgor Mitsyanko                            (response[2] << 8)  |  response[3];
227d7dfca08SIgor Mitsyanko             s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
228*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response4(s->rspreg[0]);
229d7dfca08SIgor Mitsyanko         } else if (rlen == 16) {
230d7dfca08SIgor Mitsyanko             s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
231d7dfca08SIgor Mitsyanko                            (response[13] << 8) |  response[14];
232d7dfca08SIgor Mitsyanko             s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
233d7dfca08SIgor Mitsyanko                            (response[9] << 8)  |  response[10];
234d7dfca08SIgor Mitsyanko             s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
235d7dfca08SIgor Mitsyanko                            (response[5] << 8)  |  response[6];
236d7dfca08SIgor Mitsyanko             s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
237d7dfca08SIgor Mitsyanko                             response[2];
238*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_response16(s->rspreg[3], s->rspreg[2],
239*8be487d8SPhilippe Mathieu-Daudé                                    s->rspreg[1], s->rspreg[0]);
240d7dfca08SIgor Mitsyanko         } else {
241*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("timeout waiting for command response");
242d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
243d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
244d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
245d7dfca08SIgor Mitsyanko             }
246d7dfca08SIgor Mitsyanko         }
247d7dfca08SIgor Mitsyanko 
248d7dfca08SIgor Mitsyanko         if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
249d7dfca08SIgor Mitsyanko             (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
250d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_TRSCMP;
251d7dfca08SIgor Mitsyanko         }
252d7dfca08SIgor Mitsyanko     }
253d7dfca08SIgor Mitsyanko 
254d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_CMDCMP) {
255d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_CMDCMP;
256d7dfca08SIgor Mitsyanko     }
257d7dfca08SIgor Mitsyanko 
258d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
259d7dfca08SIgor Mitsyanko 
260d7dfca08SIgor Mitsyanko     if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
261656f416cSPeter Crosthwaite         s->data_count = 0;
262d368ba43SKevin O'Connor         sdhci_data_transfer(s);
263d7dfca08SIgor Mitsyanko     }
264d7dfca08SIgor Mitsyanko }
265d7dfca08SIgor Mitsyanko 
266d7dfca08SIgor Mitsyanko static void sdhci_end_transfer(SDHCIState *s)
267d7dfca08SIgor Mitsyanko {
268d7dfca08SIgor Mitsyanko     /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
269d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
270d7dfca08SIgor Mitsyanko         SDRequest request;
271d7dfca08SIgor Mitsyanko         uint8_t response[16];
272d7dfca08SIgor Mitsyanko 
273d7dfca08SIgor Mitsyanko         request.cmd = 0x0C;
274d7dfca08SIgor Mitsyanko         request.arg = 0;
275*8be487d8SPhilippe Mathieu-Daudé         trace_sdhci_end_transfer(request.cmd, request.arg);
27640bbc194SPeter Maydell         sdbus_do_command(&s->sdbus, &request, response);
277d7dfca08SIgor Mitsyanko         /* Auto CMD12 response goes to the upper Response register */
278d7dfca08SIgor Mitsyanko         s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
279d7dfca08SIgor Mitsyanko                 (response[2] << 8) | response[3];
280d7dfca08SIgor Mitsyanko     }
281d7dfca08SIgor Mitsyanko 
282d7dfca08SIgor Mitsyanko     s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
283d7dfca08SIgor Mitsyanko             SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
284d7dfca08SIgor Mitsyanko             SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
285d7dfca08SIgor Mitsyanko 
286d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_TRSCMP) {
287d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_TRSCMP;
288d7dfca08SIgor Mitsyanko     }
289d7dfca08SIgor Mitsyanko 
290d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
291d7dfca08SIgor Mitsyanko }
292d7dfca08SIgor Mitsyanko 
293d7dfca08SIgor Mitsyanko /*
294d7dfca08SIgor Mitsyanko  * Programmed i/o data transfer
295d7dfca08SIgor Mitsyanko  */
296d7dfca08SIgor Mitsyanko 
297d7dfca08SIgor Mitsyanko /* Fill host controller's read buffer with BLKSIZE bytes of data from card */
298d7dfca08SIgor Mitsyanko static void sdhci_read_block_from_card(SDHCIState *s)
299d7dfca08SIgor Mitsyanko {
300d7dfca08SIgor Mitsyanko     int index = 0;
301d7dfca08SIgor Mitsyanko 
302d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) &&
303d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
304d7dfca08SIgor Mitsyanko         return;
305d7dfca08SIgor Mitsyanko     }
306d7dfca08SIgor Mitsyanko 
307d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
30840bbc194SPeter Maydell         s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
309d7dfca08SIgor Mitsyanko     }
310d7dfca08SIgor Mitsyanko 
311d7dfca08SIgor Mitsyanko     /* New data now available for READ through Buffer Port Register */
312d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_DATA_AVAILABLE;
313d7dfca08SIgor Mitsyanko     if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
314d7dfca08SIgor Mitsyanko         s->norintsts |= SDHC_NIS_RBUFRDY;
315d7dfca08SIgor Mitsyanko     }
316d7dfca08SIgor Mitsyanko 
317d7dfca08SIgor Mitsyanko     /* Clear DAT line active status if that was the last block */
318d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
319d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
320d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
321d7dfca08SIgor Mitsyanko     }
322d7dfca08SIgor Mitsyanko 
323d7dfca08SIgor Mitsyanko     /* If stop at block gap request was set and it's not the last block of
324d7dfca08SIgor Mitsyanko      * data - generate Block Event interrupt */
325d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
326d7dfca08SIgor Mitsyanko             s->blkcnt != 1)    {
327d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
328d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
329d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
330d7dfca08SIgor Mitsyanko         }
331d7dfca08SIgor Mitsyanko     }
332d7dfca08SIgor Mitsyanko 
333d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
334d7dfca08SIgor Mitsyanko }
335d7dfca08SIgor Mitsyanko 
336d7dfca08SIgor Mitsyanko /* Read @size byte of data from host controller @s BUFFER DATA PORT register */
337d7dfca08SIgor Mitsyanko static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
338d7dfca08SIgor Mitsyanko {
339d7dfca08SIgor Mitsyanko     uint32_t value = 0;
340d7dfca08SIgor Mitsyanko     int i;
341d7dfca08SIgor Mitsyanko 
342d7dfca08SIgor Mitsyanko     /* first check that a valid data exists in host controller input buffer */
343d7dfca08SIgor Mitsyanko     if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
344*8be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("read from empty buffer");
345d7dfca08SIgor Mitsyanko         return 0;
346d7dfca08SIgor Mitsyanko     }
347d7dfca08SIgor Mitsyanko 
348d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
349d7dfca08SIgor Mitsyanko         value |= s->fifo_buffer[s->data_count] << i * 8;
350d7dfca08SIgor Mitsyanko         s->data_count++;
351d7dfca08SIgor Mitsyanko         /* check if we've read all valid data (blksize bytes) from buffer */
352d7dfca08SIgor Mitsyanko         if ((s->data_count) >= (s->blksize & 0x0fff)) {
353*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_read_dataport(s->data_count);
354d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
355d7dfca08SIgor Mitsyanko             s->data_count = 0;  /* next buff read must start at position [0] */
356d7dfca08SIgor Mitsyanko 
357d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
358d7dfca08SIgor Mitsyanko                 s->blkcnt--;
359d7dfca08SIgor Mitsyanko             }
360d7dfca08SIgor Mitsyanko 
361d7dfca08SIgor Mitsyanko             /* if that was the last block of data */
362d7dfca08SIgor Mitsyanko             if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
363d7dfca08SIgor Mitsyanko                 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
364d7dfca08SIgor Mitsyanko                  /* stop at gap request */
365d7dfca08SIgor Mitsyanko                 (s->stopped_state == sdhc_gap_read &&
366d7dfca08SIgor Mitsyanko                  !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
367d368ba43SKevin O'Connor                 sdhci_end_transfer(s);
368d7dfca08SIgor Mitsyanko             } else { /* if there are more data, read next block from card */
369d368ba43SKevin O'Connor                 sdhci_read_block_from_card(s);
370d7dfca08SIgor Mitsyanko             }
371d7dfca08SIgor Mitsyanko             break;
372d7dfca08SIgor Mitsyanko         }
373d7dfca08SIgor Mitsyanko     }
374d7dfca08SIgor Mitsyanko 
375d7dfca08SIgor Mitsyanko     return value;
376d7dfca08SIgor Mitsyanko }
377d7dfca08SIgor Mitsyanko 
378d7dfca08SIgor Mitsyanko /* Write data from host controller FIFO to card */
379d7dfca08SIgor Mitsyanko static void sdhci_write_block_to_card(SDHCIState *s)
380d7dfca08SIgor Mitsyanko {
381d7dfca08SIgor Mitsyanko     int index = 0;
382d7dfca08SIgor Mitsyanko 
383d7dfca08SIgor Mitsyanko     if (s->prnsts & SDHC_SPACE_AVAILABLE) {
384d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
385d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_WBUFRDY;
386d7dfca08SIgor Mitsyanko         }
387d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
388d7dfca08SIgor Mitsyanko         return;
389d7dfca08SIgor Mitsyanko     }
390d7dfca08SIgor Mitsyanko 
391d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
392d7dfca08SIgor Mitsyanko         if (s->blkcnt == 0) {
393d7dfca08SIgor Mitsyanko             return;
394d7dfca08SIgor Mitsyanko         } else {
395d7dfca08SIgor Mitsyanko             s->blkcnt--;
396d7dfca08SIgor Mitsyanko         }
397d7dfca08SIgor Mitsyanko     }
398d7dfca08SIgor Mitsyanko 
399d7dfca08SIgor Mitsyanko     for (index = 0; index < (s->blksize & 0x0fff); index++) {
40040bbc194SPeter Maydell         sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
401d7dfca08SIgor Mitsyanko     }
402d7dfca08SIgor Mitsyanko 
403d7dfca08SIgor Mitsyanko     /* Next data can be written through BUFFER DATORT register */
404d7dfca08SIgor Mitsyanko     s->prnsts |= SDHC_SPACE_AVAILABLE;
405d7dfca08SIgor Mitsyanko 
406d7dfca08SIgor Mitsyanko     /* Finish transfer if that was the last block of data */
407d7dfca08SIgor Mitsyanko     if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
408d7dfca08SIgor Mitsyanko             ((s->trnmod & SDHC_TRNS_MULTI) &&
409d7dfca08SIgor Mitsyanko             (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
410d368ba43SKevin O'Connor         sdhci_end_transfer(s);
411dcdb4cd8SPeter Crosthwaite     } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
412dcdb4cd8SPeter Crosthwaite         s->norintsts |= SDHC_NIS_WBUFRDY;
413d7dfca08SIgor Mitsyanko     }
414d7dfca08SIgor Mitsyanko 
415d7dfca08SIgor Mitsyanko     /* Generate Block Gap Event if requested and if not the last block */
416d7dfca08SIgor Mitsyanko     if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
417d7dfca08SIgor Mitsyanko             s->blkcnt > 0) {
418d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_DOING_WRITE;
419d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_EISEN_BLKGAP) {
420d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_EIS_BLKGAP;
421d7dfca08SIgor Mitsyanko         }
422d368ba43SKevin O'Connor         sdhci_end_transfer(s);
423d7dfca08SIgor Mitsyanko     }
424d7dfca08SIgor Mitsyanko 
425d7dfca08SIgor Mitsyanko     sdhci_update_irq(s);
426d7dfca08SIgor Mitsyanko }
427d7dfca08SIgor Mitsyanko 
428d7dfca08SIgor Mitsyanko /* Write @size bytes of @value data to host controller @s Buffer Data Port
429d7dfca08SIgor Mitsyanko  * register */
430d7dfca08SIgor Mitsyanko static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
431d7dfca08SIgor Mitsyanko {
432d7dfca08SIgor Mitsyanko     unsigned i;
433d7dfca08SIgor Mitsyanko 
434d7dfca08SIgor Mitsyanko     /* Check that there is free space left in a buffer */
435d7dfca08SIgor Mitsyanko     if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
436*8be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Can't write to data buffer: buffer full");
437d7dfca08SIgor Mitsyanko         return;
438d7dfca08SIgor Mitsyanko     }
439d7dfca08SIgor Mitsyanko 
440d7dfca08SIgor Mitsyanko     for (i = 0; i < size; i++) {
441d7dfca08SIgor Mitsyanko         s->fifo_buffer[s->data_count] = value & 0xFF;
442d7dfca08SIgor Mitsyanko         s->data_count++;
443d7dfca08SIgor Mitsyanko         value >>= 8;
444d7dfca08SIgor Mitsyanko         if (s->data_count >= (s->blksize & 0x0fff)) {
445*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_write_dataport(s->data_count);
446d7dfca08SIgor Mitsyanko             s->data_count = 0;
447d7dfca08SIgor Mitsyanko             s->prnsts &= ~SDHC_SPACE_AVAILABLE;
448d7dfca08SIgor Mitsyanko             if (s->prnsts & SDHC_DOING_WRITE) {
449d368ba43SKevin O'Connor                 sdhci_write_block_to_card(s);
450d7dfca08SIgor Mitsyanko             }
451d7dfca08SIgor Mitsyanko         }
452d7dfca08SIgor Mitsyanko     }
453d7dfca08SIgor Mitsyanko }
454d7dfca08SIgor Mitsyanko 
455d7dfca08SIgor Mitsyanko /*
456d7dfca08SIgor Mitsyanko  * Single DMA data transfer
457d7dfca08SIgor Mitsyanko  */
458d7dfca08SIgor Mitsyanko 
459d7dfca08SIgor Mitsyanko /* Multi block SDMA transfer */
460d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
461d7dfca08SIgor Mitsyanko {
462d7dfca08SIgor Mitsyanko     bool page_aligned = false;
463d7dfca08SIgor Mitsyanko     unsigned int n, begin;
464d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
465d7dfca08SIgor Mitsyanko     uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
466d7dfca08SIgor Mitsyanko     uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
467d7dfca08SIgor Mitsyanko 
4686e86d903SPrasad J Pandit     if (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || !s->blkcnt) {
4696e86d903SPrasad J Pandit         qemu_log_mask(LOG_UNIMP, "infinite transfer is not supported\n");
4706e86d903SPrasad J Pandit         return;
4716e86d903SPrasad J Pandit     }
4726e86d903SPrasad J Pandit 
473d7dfca08SIgor Mitsyanko     /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
474d7dfca08SIgor Mitsyanko      * possible stop at page boundary if initial address is not page aligned,
475d7dfca08SIgor Mitsyanko      * allow them to work properly */
476d7dfca08SIgor Mitsyanko     if ((s->sdmasysad % boundary_chk) == 0) {
477d7dfca08SIgor Mitsyanko         page_aligned = true;
478d7dfca08SIgor Mitsyanko     }
479d7dfca08SIgor Mitsyanko 
480d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
481d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
482d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
483d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
484d7dfca08SIgor Mitsyanko             if (s->data_count == 0) {
485d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
48640bbc194SPeter Maydell                     s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
487d7dfca08SIgor Mitsyanko                 }
488d7dfca08SIgor Mitsyanko             }
489d7dfca08SIgor Mitsyanko             begin = s->data_count;
490d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
491d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
492d7dfca08SIgor Mitsyanko                 boundary_count = 0;
493d7dfca08SIgor Mitsyanko              } else {
494d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
495d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
496d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
497d7dfca08SIgor Mitsyanko                     s->blkcnt--;
498d7dfca08SIgor Mitsyanko                 }
499d7dfca08SIgor Mitsyanko             }
500df32fd1cSPaolo Bonzini             dma_memory_write(&address_space_memory, s->sdmasysad,
501d7dfca08SIgor Mitsyanko                              &s->fifo_buffer[begin], s->data_count - begin);
502d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
503d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
504d7dfca08SIgor Mitsyanko                 s->data_count = 0;
505d7dfca08SIgor Mitsyanko             }
506d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
507d7dfca08SIgor Mitsyanko                 break;
508d7dfca08SIgor Mitsyanko             }
509d7dfca08SIgor Mitsyanko         }
510d7dfca08SIgor Mitsyanko     } else {
511d7dfca08SIgor Mitsyanko         s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
512d7dfca08SIgor Mitsyanko                 SDHC_DAT_LINE_ACTIVE;
513d7dfca08SIgor Mitsyanko         while (s->blkcnt) {
514d7dfca08SIgor Mitsyanko             begin = s->data_count;
515d7dfca08SIgor Mitsyanko             if (((boundary_count + begin) < block_size) && page_aligned) {
516d7dfca08SIgor Mitsyanko                 s->data_count = boundary_count + begin;
517d7dfca08SIgor Mitsyanko                 boundary_count = 0;
518d7dfca08SIgor Mitsyanko              } else {
519d7dfca08SIgor Mitsyanko                 s->data_count = block_size;
520d7dfca08SIgor Mitsyanko                 boundary_count -= block_size - begin;
521d7dfca08SIgor Mitsyanko             }
522df32fd1cSPaolo Bonzini             dma_memory_read(&address_space_memory, s->sdmasysad,
52342922105SPrasad J Pandit                             &s->fifo_buffer[begin], s->data_count - begin);
524d7dfca08SIgor Mitsyanko             s->sdmasysad += s->data_count - begin;
525d7dfca08SIgor Mitsyanko             if (s->data_count == block_size) {
526d7dfca08SIgor Mitsyanko                 for (n = 0; n < block_size; n++) {
52740bbc194SPeter Maydell                     sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
528d7dfca08SIgor Mitsyanko                 }
529d7dfca08SIgor Mitsyanko                 s->data_count = 0;
530d7dfca08SIgor Mitsyanko                 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
531d7dfca08SIgor Mitsyanko                     s->blkcnt--;
532d7dfca08SIgor Mitsyanko                 }
533d7dfca08SIgor Mitsyanko             }
534d7dfca08SIgor Mitsyanko             if (page_aligned && boundary_count == 0) {
535d7dfca08SIgor Mitsyanko                 break;
536d7dfca08SIgor Mitsyanko             }
537d7dfca08SIgor Mitsyanko         }
538d7dfca08SIgor Mitsyanko     }
539d7dfca08SIgor Mitsyanko 
540d7dfca08SIgor Mitsyanko     if (s->blkcnt == 0) {
541d368ba43SKevin O'Connor         sdhci_end_transfer(s);
542d7dfca08SIgor Mitsyanko     } else {
543d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_DMA) {
544d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_DMA;
545d7dfca08SIgor Mitsyanko         }
546d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
547d7dfca08SIgor Mitsyanko     }
548d7dfca08SIgor Mitsyanko }
549d7dfca08SIgor Mitsyanko 
550d7dfca08SIgor Mitsyanko /* single block SDMA transfer */
551d7dfca08SIgor Mitsyanko static void sdhci_sdma_transfer_single_block(SDHCIState *s)
552d7dfca08SIgor Mitsyanko {
553d7dfca08SIgor Mitsyanko     int n;
554d7dfca08SIgor Mitsyanko     uint32_t datacnt = s->blksize & 0x0fff;
555d7dfca08SIgor Mitsyanko 
556d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_READ) {
557d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
55840bbc194SPeter Maydell             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
559d7dfca08SIgor Mitsyanko         }
560df32fd1cSPaolo Bonzini         dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
561d7dfca08SIgor Mitsyanko                          datacnt);
562d7dfca08SIgor Mitsyanko     } else {
563df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
564d7dfca08SIgor Mitsyanko                         datacnt);
565d7dfca08SIgor Mitsyanko         for (n = 0; n < datacnt; n++) {
56640bbc194SPeter Maydell             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
567d7dfca08SIgor Mitsyanko         }
568d7dfca08SIgor Mitsyanko     }
569d7dfca08SIgor Mitsyanko     s->blkcnt--;
570d7dfca08SIgor Mitsyanko 
571d368ba43SKevin O'Connor     sdhci_end_transfer(s);
572d7dfca08SIgor Mitsyanko }
573d7dfca08SIgor Mitsyanko 
574d7dfca08SIgor Mitsyanko typedef struct ADMADescr {
575d7dfca08SIgor Mitsyanko     hwaddr addr;
576d7dfca08SIgor Mitsyanko     uint16_t length;
577d7dfca08SIgor Mitsyanko     uint8_t attr;
578d7dfca08SIgor Mitsyanko     uint8_t incr;
579d7dfca08SIgor Mitsyanko } ADMADescr;
580d7dfca08SIgor Mitsyanko 
581d7dfca08SIgor Mitsyanko static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
582d7dfca08SIgor Mitsyanko {
583d7dfca08SIgor Mitsyanko     uint32_t adma1 = 0;
584d7dfca08SIgor Mitsyanko     uint64_t adma2 = 0;
585d7dfca08SIgor Mitsyanko     hwaddr entry_addr = (hwaddr)s->admasysaddr;
586d7dfca08SIgor Mitsyanko     switch (SDHC_DMA_TYPE(s->hostctl)) {
587d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_32:
588df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
589d7dfca08SIgor Mitsyanko                         sizeof(adma2));
590d7dfca08SIgor Mitsyanko         adma2 = le64_to_cpu(adma2);
591d7dfca08SIgor Mitsyanko         /* The spec does not specify endianness of descriptor table.
592d7dfca08SIgor Mitsyanko          * We currently assume that it is LE.
593d7dfca08SIgor Mitsyanko          */
594d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
595d7dfca08SIgor Mitsyanko         dscr->length = (uint16_t)extract64(adma2, 16, 16);
596d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract64(adma2, 0, 7);
597d7dfca08SIgor Mitsyanko         dscr->incr = 8;
598d7dfca08SIgor Mitsyanko         break;
599d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA1_32:
600df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
601d7dfca08SIgor Mitsyanko                         sizeof(adma1));
602d7dfca08SIgor Mitsyanko         adma1 = le32_to_cpu(adma1);
603d7dfca08SIgor Mitsyanko         dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
604d7dfca08SIgor Mitsyanko         dscr->attr = (uint8_t)extract32(adma1, 0, 7);
605d7dfca08SIgor Mitsyanko         dscr->incr = 4;
606d7dfca08SIgor Mitsyanko         if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
607d7dfca08SIgor Mitsyanko             dscr->length = (uint16_t)extract32(adma1, 12, 16);
608d7dfca08SIgor Mitsyanko         } else {
609d7dfca08SIgor Mitsyanko             dscr->length = 4096;
610d7dfca08SIgor Mitsyanko         }
611d7dfca08SIgor Mitsyanko         break;
612d7dfca08SIgor Mitsyanko     case SDHC_CTRL_ADMA2_64:
613df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr,
614d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->attr), 1);
615df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 2,
616d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->length), 2);
617d7dfca08SIgor Mitsyanko         dscr->length = le16_to_cpu(dscr->length);
618df32fd1cSPaolo Bonzini         dma_memory_read(&address_space_memory, entry_addr + 4,
619d7dfca08SIgor Mitsyanko                         (uint8_t *)(&dscr->addr), 8);
620d7dfca08SIgor Mitsyanko         dscr->attr = le64_to_cpu(dscr->attr);
621d7dfca08SIgor Mitsyanko         dscr->attr &= 0xfffffff8;
622d7dfca08SIgor Mitsyanko         dscr->incr = 12;
623d7dfca08SIgor Mitsyanko         break;
624d7dfca08SIgor Mitsyanko     }
625d7dfca08SIgor Mitsyanko }
626d7dfca08SIgor Mitsyanko 
627d7dfca08SIgor Mitsyanko /* Advanced DMA data transfer */
628d7dfca08SIgor Mitsyanko 
629d7dfca08SIgor Mitsyanko static void sdhci_do_adma(SDHCIState *s)
630d7dfca08SIgor Mitsyanko {
631d7dfca08SIgor Mitsyanko     unsigned int n, begin, length;
632d7dfca08SIgor Mitsyanko     const uint16_t block_size = s->blksize & 0x0fff;
633*8be487d8SPhilippe Mathieu-Daudé     ADMADescr dscr = {};
634d7dfca08SIgor Mitsyanko     int i;
635d7dfca08SIgor Mitsyanko 
636d7dfca08SIgor Mitsyanko     for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
637d7dfca08SIgor Mitsyanko         s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
638d7dfca08SIgor Mitsyanko 
639d7dfca08SIgor Mitsyanko         get_adma_description(s, &dscr);
640*8be487d8SPhilippe Mathieu-Daudé         trace_sdhci_adma_loop(dscr.addr, dscr.length, dscr.attr);
641d7dfca08SIgor Mitsyanko 
642d7dfca08SIgor Mitsyanko         if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
643d7dfca08SIgor Mitsyanko             /* Indicate that error occurred in ST_FDS state */
644d7dfca08SIgor Mitsyanko             s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
645d7dfca08SIgor Mitsyanko             s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
646d7dfca08SIgor Mitsyanko 
647d7dfca08SIgor Mitsyanko             /* Generate ADMA error interrupt */
648d7dfca08SIgor Mitsyanko             if (s->errintstsen & SDHC_EISEN_ADMAERR) {
649d7dfca08SIgor Mitsyanko                 s->errintsts |= SDHC_EIS_ADMAERR;
650d7dfca08SIgor Mitsyanko                 s->norintsts |= SDHC_NIS_ERR;
651d7dfca08SIgor Mitsyanko             }
652d7dfca08SIgor Mitsyanko 
653d7dfca08SIgor Mitsyanko             sdhci_update_irq(s);
654d7dfca08SIgor Mitsyanko             return;
655d7dfca08SIgor Mitsyanko         }
656d7dfca08SIgor Mitsyanko 
657d7dfca08SIgor Mitsyanko         length = dscr.length ? dscr.length : 65536;
658d7dfca08SIgor Mitsyanko 
659d7dfca08SIgor Mitsyanko         switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
660d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_TRAN:  /* data transfer */
661d7dfca08SIgor Mitsyanko 
662d7dfca08SIgor Mitsyanko             if (s->trnmod & SDHC_TRNS_READ) {
663d7dfca08SIgor Mitsyanko                 while (length) {
664d7dfca08SIgor Mitsyanko                     if (s->data_count == 0) {
665d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
66640bbc194SPeter Maydell                             s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
667d7dfca08SIgor Mitsyanko                         }
668d7dfca08SIgor Mitsyanko                     }
669d7dfca08SIgor Mitsyanko                     begin = s->data_count;
670d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
671d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
672d7dfca08SIgor Mitsyanko                         length = 0;
673d7dfca08SIgor Mitsyanko                      } else {
674d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
675d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
676d7dfca08SIgor Mitsyanko                     }
677df32fd1cSPaolo Bonzini                     dma_memory_write(&address_space_memory, dscr.addr,
678d7dfca08SIgor Mitsyanko                                      &s->fifo_buffer[begin],
679d7dfca08SIgor Mitsyanko                                      s->data_count - begin);
680d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
681d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
682d7dfca08SIgor Mitsyanko                         s->data_count = 0;
683d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
684d7dfca08SIgor Mitsyanko                             s->blkcnt--;
685d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
686d7dfca08SIgor Mitsyanko                                 break;
687d7dfca08SIgor Mitsyanko                             }
688d7dfca08SIgor Mitsyanko                         }
689d7dfca08SIgor Mitsyanko                     }
690d7dfca08SIgor Mitsyanko                 }
691d7dfca08SIgor Mitsyanko             } else {
692d7dfca08SIgor Mitsyanko                 while (length) {
693d7dfca08SIgor Mitsyanko                     begin = s->data_count;
694d7dfca08SIgor Mitsyanko                     if ((length + begin) < block_size) {
695d7dfca08SIgor Mitsyanko                         s->data_count = length + begin;
696d7dfca08SIgor Mitsyanko                         length = 0;
697d7dfca08SIgor Mitsyanko                      } else {
698d7dfca08SIgor Mitsyanko                         s->data_count = block_size;
699d7dfca08SIgor Mitsyanko                         length -= block_size - begin;
700d7dfca08SIgor Mitsyanko                     }
701df32fd1cSPaolo Bonzini                     dma_memory_read(&address_space_memory, dscr.addr,
7029db11cefSPeter Crosthwaite                                     &s->fifo_buffer[begin],
7039db11cefSPeter Crosthwaite                                     s->data_count - begin);
704d7dfca08SIgor Mitsyanko                     dscr.addr += s->data_count - begin;
705d7dfca08SIgor Mitsyanko                     if (s->data_count == block_size) {
706d7dfca08SIgor Mitsyanko                         for (n = 0; n < block_size; n++) {
70740bbc194SPeter Maydell                             sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
708d7dfca08SIgor Mitsyanko                         }
709d7dfca08SIgor Mitsyanko                         s->data_count = 0;
710d7dfca08SIgor Mitsyanko                         if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
711d7dfca08SIgor Mitsyanko                             s->blkcnt--;
712d7dfca08SIgor Mitsyanko                             if (s->blkcnt == 0) {
713d7dfca08SIgor Mitsyanko                                 break;
714d7dfca08SIgor Mitsyanko                             }
715d7dfca08SIgor Mitsyanko                         }
716d7dfca08SIgor Mitsyanko                     }
717d7dfca08SIgor Mitsyanko                 }
718d7dfca08SIgor Mitsyanko             }
719d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
720d7dfca08SIgor Mitsyanko             break;
721d7dfca08SIgor Mitsyanko         case SDHC_ADMA_ATTR_ACT_LINK:   /* link to next descriptor table */
722d7dfca08SIgor Mitsyanko             s->admasysaddr = dscr.addr;
723*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("link", s->admasysaddr);
724d7dfca08SIgor Mitsyanko             break;
725d7dfca08SIgor Mitsyanko         default:
726d7dfca08SIgor Mitsyanko             s->admasysaddr += dscr.incr;
727d7dfca08SIgor Mitsyanko             break;
728d7dfca08SIgor Mitsyanko         }
729d7dfca08SIgor Mitsyanko 
7301d32c26fSPeter Crosthwaite         if (dscr.attr & SDHC_ADMA_ATTR_INT) {
731*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma("interrupt", s->admasysaddr);
7321d32c26fSPeter Crosthwaite             if (s->norintstsen & SDHC_NISEN_DMA) {
7331d32c26fSPeter Crosthwaite                 s->norintsts |= SDHC_NIS_DMA;
7341d32c26fSPeter Crosthwaite             }
7351d32c26fSPeter Crosthwaite 
7361d32c26fSPeter Crosthwaite             sdhci_update_irq(s);
7371d32c26fSPeter Crosthwaite         }
7381d32c26fSPeter Crosthwaite 
739d7dfca08SIgor Mitsyanko         /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
740d7dfca08SIgor Mitsyanko         if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
741d7dfca08SIgor Mitsyanko                     (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
742*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_adma_transfer_completed();
743d7dfca08SIgor Mitsyanko             if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
744d7dfca08SIgor Mitsyanko                 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
745d7dfca08SIgor Mitsyanko                 s->blkcnt != 0)) {
746*8be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("SD/MMC host ADMA length mismatch");
747d7dfca08SIgor Mitsyanko                 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
748d7dfca08SIgor Mitsyanko                         SDHC_ADMAERR_STATE_ST_TFR;
749d7dfca08SIgor Mitsyanko                 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
750*8be487d8SPhilippe Mathieu-Daudé                     trace_sdhci_error("Set ADMA error flag");
751d7dfca08SIgor Mitsyanko                     s->errintsts |= SDHC_EIS_ADMAERR;
752d7dfca08SIgor Mitsyanko                     s->norintsts |= SDHC_NIS_ERR;
753d7dfca08SIgor Mitsyanko                 }
754d7dfca08SIgor Mitsyanko 
755d7dfca08SIgor Mitsyanko                 sdhci_update_irq(s);
756d7dfca08SIgor Mitsyanko             }
757d368ba43SKevin O'Connor             sdhci_end_transfer(s);
758d7dfca08SIgor Mitsyanko             return;
759d7dfca08SIgor Mitsyanko         }
760d7dfca08SIgor Mitsyanko 
761d7dfca08SIgor Mitsyanko     }
762d7dfca08SIgor Mitsyanko 
763085d8134SPeter Maydell     /* we have unfinished business - reschedule to continue ADMA */
764bc72ad67SAlex Bligh     timer_mod(s->transfer_timer,
765bc72ad67SAlex Bligh                    qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
766d7dfca08SIgor Mitsyanko }
767d7dfca08SIgor Mitsyanko 
768d7dfca08SIgor Mitsyanko /* Perform data transfer according to controller configuration */
769d7dfca08SIgor Mitsyanko 
770d368ba43SKevin O'Connor static void sdhci_data_transfer(void *opaque)
771d7dfca08SIgor Mitsyanko {
772d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
773d7dfca08SIgor Mitsyanko 
774d7dfca08SIgor Mitsyanko     if (s->trnmod & SDHC_TRNS_DMA) {
775d7dfca08SIgor Mitsyanko         switch (SDHC_DMA_TYPE(s->hostctl)) {
776d7dfca08SIgor Mitsyanko         case SDHC_CTRL_SDMA:
777d7dfca08SIgor Mitsyanko             if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
778d368ba43SKevin O'Connor                 sdhci_sdma_transfer_single_block(s);
779d7dfca08SIgor Mitsyanko             } else {
780d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
781d7dfca08SIgor Mitsyanko             }
782d7dfca08SIgor Mitsyanko 
783d7dfca08SIgor Mitsyanko             break;
784d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA1_32:
785d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
786*8be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA1 not supported");
787d7dfca08SIgor Mitsyanko                 break;
788d7dfca08SIgor Mitsyanko             }
789d7dfca08SIgor Mitsyanko 
790d368ba43SKevin O'Connor             sdhci_do_adma(s);
791d7dfca08SIgor Mitsyanko             break;
792d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_32:
793d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
794*8be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("ADMA2 not supported");
795d7dfca08SIgor Mitsyanko                 break;
796d7dfca08SIgor Mitsyanko             }
797d7dfca08SIgor Mitsyanko 
798d368ba43SKevin O'Connor             sdhci_do_adma(s);
799d7dfca08SIgor Mitsyanko             break;
800d7dfca08SIgor Mitsyanko         case SDHC_CTRL_ADMA2_64:
801d7dfca08SIgor Mitsyanko             if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
802d7dfca08SIgor Mitsyanko                     !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
803*8be487d8SPhilippe Mathieu-Daudé                 trace_sdhci_error("64 bit ADMA not supported");
804d7dfca08SIgor Mitsyanko                 break;
805d7dfca08SIgor Mitsyanko             }
806d7dfca08SIgor Mitsyanko 
807d368ba43SKevin O'Connor             sdhci_do_adma(s);
808d7dfca08SIgor Mitsyanko             break;
809d7dfca08SIgor Mitsyanko         default:
810*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_error("Unsupported DMA type");
811d7dfca08SIgor Mitsyanko             break;
812d7dfca08SIgor Mitsyanko         }
813d7dfca08SIgor Mitsyanko     } else {
81440bbc194SPeter Maydell         if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
815d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
816d7dfca08SIgor Mitsyanko                     SDHC_DAT_LINE_ACTIVE;
817d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
818d7dfca08SIgor Mitsyanko         } else {
819d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
820d7dfca08SIgor Mitsyanko                     SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
821d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
822d7dfca08SIgor Mitsyanko         }
823d7dfca08SIgor Mitsyanko     }
824d7dfca08SIgor Mitsyanko }
825d7dfca08SIgor Mitsyanko 
826d7dfca08SIgor Mitsyanko static bool sdhci_can_issue_command(SDHCIState *s)
827d7dfca08SIgor Mitsyanko {
8286890a695SPeter Crosthwaite     if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
829d7dfca08SIgor Mitsyanko         (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
830d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
831d7dfca08SIgor Mitsyanko         ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
832d7dfca08SIgor Mitsyanko         !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
833d7dfca08SIgor Mitsyanko         return false;
834d7dfca08SIgor Mitsyanko     }
835d7dfca08SIgor Mitsyanko 
836d7dfca08SIgor Mitsyanko     return true;
837d7dfca08SIgor Mitsyanko }
838d7dfca08SIgor Mitsyanko 
839d7dfca08SIgor Mitsyanko /* The Buffer Data Port register must be accessed in sequential and
840d7dfca08SIgor Mitsyanko  * continuous manner */
841d7dfca08SIgor Mitsyanko static inline bool
842d7dfca08SIgor Mitsyanko sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
843d7dfca08SIgor Mitsyanko {
844d7dfca08SIgor Mitsyanko     if ((s->data_count & 0x3) != byte_num) {
845*8be487d8SPhilippe Mathieu-Daudé         trace_sdhci_error("Non-sequential access to Buffer Data Port register"
846d7dfca08SIgor Mitsyanko                           "is prohibited\n");
847d7dfca08SIgor Mitsyanko         return false;
848d7dfca08SIgor Mitsyanko     }
849d7dfca08SIgor Mitsyanko     return true;
850d7dfca08SIgor Mitsyanko }
851d7dfca08SIgor Mitsyanko 
852d368ba43SKevin O'Connor static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
853d7dfca08SIgor Mitsyanko {
854d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
855d7dfca08SIgor Mitsyanko     uint32_t ret = 0;
856d7dfca08SIgor Mitsyanko 
857d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
858d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
859d7dfca08SIgor Mitsyanko         ret = s->sdmasysad;
860d7dfca08SIgor Mitsyanko         break;
861d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
862d7dfca08SIgor Mitsyanko         ret = s->blksize | (s->blkcnt << 16);
863d7dfca08SIgor Mitsyanko         break;
864d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
865d7dfca08SIgor Mitsyanko         ret = s->argument;
866d7dfca08SIgor Mitsyanko         break;
867d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
868d7dfca08SIgor Mitsyanko         ret = s->trnmod | (s->cmdreg << 16);
869d7dfca08SIgor Mitsyanko         break;
870d7dfca08SIgor Mitsyanko     case SDHC_RSPREG0 ... SDHC_RSPREG3:
871d7dfca08SIgor Mitsyanko         ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
872d7dfca08SIgor Mitsyanko         break;
873d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
874d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
875d368ba43SKevin O'Connor             ret = sdhci_read_dataport(s, size);
876*8be487d8SPhilippe Mathieu-Daudé             trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
877d7dfca08SIgor Mitsyanko             return ret;
878d7dfca08SIgor Mitsyanko         }
879d7dfca08SIgor Mitsyanko         break;
880d7dfca08SIgor Mitsyanko     case SDHC_PRNSTS:
881d7dfca08SIgor Mitsyanko         ret = s->prnsts;
882d7dfca08SIgor Mitsyanko         break;
883d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
884d7dfca08SIgor Mitsyanko         ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
885d7dfca08SIgor Mitsyanko               (s->wakcon << 24);
886d7dfca08SIgor Mitsyanko         break;
887d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
888d7dfca08SIgor Mitsyanko         ret = s->clkcon | (s->timeoutcon << 16);
889d7dfca08SIgor Mitsyanko         break;
890d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
891d7dfca08SIgor Mitsyanko         ret = s->norintsts | (s->errintsts << 16);
892d7dfca08SIgor Mitsyanko         break;
893d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
894d7dfca08SIgor Mitsyanko         ret = s->norintstsen | (s->errintstsen << 16);
895d7dfca08SIgor Mitsyanko         break;
896d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
897d7dfca08SIgor Mitsyanko         ret = s->norintsigen | (s->errintsigen << 16);
898d7dfca08SIgor Mitsyanko         break;
899d7dfca08SIgor Mitsyanko     case SDHC_ACMD12ERRSTS:
900d7dfca08SIgor Mitsyanko         ret = s->acmd12errsts;
901d7dfca08SIgor Mitsyanko         break;
902d7dfca08SIgor Mitsyanko     case SDHC_CAPAREG:
903d7dfca08SIgor Mitsyanko         ret = s->capareg;
904d7dfca08SIgor Mitsyanko         break;
905d7dfca08SIgor Mitsyanko     case SDHC_MAXCURR:
906d7dfca08SIgor Mitsyanko         ret = s->maxcurr;
907d7dfca08SIgor Mitsyanko         break;
908d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
909d7dfca08SIgor Mitsyanko         ret =  s->admaerr;
910d7dfca08SIgor Mitsyanko         break;
911d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
912d7dfca08SIgor Mitsyanko         ret = (uint32_t)s->admasysaddr;
913d7dfca08SIgor Mitsyanko         break;
914d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
915d7dfca08SIgor Mitsyanko         ret = (uint32_t)(s->admasysaddr >> 32);
916d7dfca08SIgor Mitsyanko         break;
917d7dfca08SIgor Mitsyanko     case SDHC_SLOT_INT_STATUS:
918d7dfca08SIgor Mitsyanko         ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
919d7dfca08SIgor Mitsyanko         break;
920d7dfca08SIgor Mitsyanko     default:
92100b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC rd_%ub @0x%02" HWADDR_PRIx " "
92200b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset);
923d7dfca08SIgor Mitsyanko         break;
924d7dfca08SIgor Mitsyanko     }
925d7dfca08SIgor Mitsyanko 
926d7dfca08SIgor Mitsyanko     ret >>= (offset & 0x3) * 8;
927d7dfca08SIgor Mitsyanko     ret &= (1ULL << (size * 8)) - 1;
928*8be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("rd", size << 3, offset, "->", ret, ret);
929d7dfca08SIgor Mitsyanko     return ret;
930d7dfca08SIgor Mitsyanko }
931d7dfca08SIgor Mitsyanko 
932d7dfca08SIgor Mitsyanko static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
933d7dfca08SIgor Mitsyanko {
934d7dfca08SIgor Mitsyanko     if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
935d7dfca08SIgor Mitsyanko         return;
936d7dfca08SIgor Mitsyanko     }
937d7dfca08SIgor Mitsyanko     s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
938d7dfca08SIgor Mitsyanko 
939d7dfca08SIgor Mitsyanko     if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
940d7dfca08SIgor Mitsyanko             (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
941d7dfca08SIgor Mitsyanko         if (s->stopped_state == sdhc_gap_read) {
942d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
943d368ba43SKevin O'Connor             sdhci_read_block_from_card(s);
944d7dfca08SIgor Mitsyanko         } else {
945d7dfca08SIgor Mitsyanko             s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
946d368ba43SKevin O'Connor             sdhci_write_block_to_card(s);
947d7dfca08SIgor Mitsyanko         }
948d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
949d7dfca08SIgor Mitsyanko     } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
950d7dfca08SIgor Mitsyanko         if (s->prnsts & SDHC_DOING_READ) {
951d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_read;
952d7dfca08SIgor Mitsyanko         } else if (s->prnsts & SDHC_DOING_WRITE) {
953d7dfca08SIgor Mitsyanko             s->stopped_state = sdhc_gap_write;
954d7dfca08SIgor Mitsyanko         }
955d7dfca08SIgor Mitsyanko     }
956d7dfca08SIgor Mitsyanko }
957d7dfca08SIgor Mitsyanko 
958d7dfca08SIgor Mitsyanko static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
959d7dfca08SIgor Mitsyanko {
960d7dfca08SIgor Mitsyanko     switch (value) {
961d7dfca08SIgor Mitsyanko     case SDHC_RESET_ALL:
962d368ba43SKevin O'Connor         sdhci_reset(s);
963d7dfca08SIgor Mitsyanko         break;
964d7dfca08SIgor Mitsyanko     case SDHC_RESET_CMD:
965d7dfca08SIgor Mitsyanko         s->prnsts &= ~SDHC_CMD_INHIBIT;
966d7dfca08SIgor Mitsyanko         s->norintsts &= ~SDHC_NIS_CMDCMP;
967d7dfca08SIgor Mitsyanko         break;
968d7dfca08SIgor Mitsyanko     case SDHC_RESET_DATA:
969d7dfca08SIgor Mitsyanko         s->data_count = 0;
970d7dfca08SIgor Mitsyanko         s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
971d7dfca08SIgor Mitsyanko                 SDHC_DOING_READ | SDHC_DOING_WRITE |
972d7dfca08SIgor Mitsyanko                 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
973d7dfca08SIgor Mitsyanko         s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
974d7dfca08SIgor Mitsyanko         s->stopped_state = sdhc_not_stopped;
975d7dfca08SIgor Mitsyanko         s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
976d7dfca08SIgor Mitsyanko                 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
977d7dfca08SIgor Mitsyanko         break;
978d7dfca08SIgor Mitsyanko     }
979d7dfca08SIgor Mitsyanko }
980d7dfca08SIgor Mitsyanko 
981d7dfca08SIgor Mitsyanko static void
982d368ba43SKevin O'Connor sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
983d7dfca08SIgor Mitsyanko {
984d368ba43SKevin O'Connor     SDHCIState *s = (SDHCIState *)opaque;
985d7dfca08SIgor Mitsyanko     unsigned shift =  8 * (offset & 0x3);
986d7dfca08SIgor Mitsyanko     uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
987d368ba43SKevin O'Connor     uint32_t value = val;
988d7dfca08SIgor Mitsyanko     value <<= shift;
989d7dfca08SIgor Mitsyanko 
990d7dfca08SIgor Mitsyanko     switch (offset & ~0x3) {
991d7dfca08SIgor Mitsyanko     case SDHC_SYSAD:
992d7dfca08SIgor Mitsyanko         s->sdmasysad = (s->sdmasysad & mask) | value;
993d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->sdmasysad, mask, value);
994d7dfca08SIgor Mitsyanko         /* Writing to last byte of sdmasysad might trigger transfer */
995d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
996d7dfca08SIgor Mitsyanko                 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
99745ba9f76SPrasad J Pandit             if (s->trnmod & SDHC_TRNS_MULTI) {
998d368ba43SKevin O'Connor                 sdhci_sdma_transfer_multi_blocks(s);
99945ba9f76SPrasad J Pandit             } else {
100045ba9f76SPrasad J Pandit                 sdhci_sdma_transfer_single_block(s);
100145ba9f76SPrasad J Pandit             }
1002d7dfca08SIgor Mitsyanko         }
1003d7dfca08SIgor Mitsyanko         break;
1004d7dfca08SIgor Mitsyanko     case SDHC_BLKSIZE:
1005d7dfca08SIgor Mitsyanko         if (!TRANSFERRING_DATA(s->prnsts)) {
1006d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blksize, mask, value);
1007d7dfca08SIgor Mitsyanko             MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1008d7dfca08SIgor Mitsyanko         }
10099201bb9aSAlistair Francis 
10109201bb9aSAlistair Francis         /* Limit block size to the maximum buffer size */
10119201bb9aSAlistair Francis         if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
10129201bb9aSAlistair Francis             qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
10139201bb9aSAlistair Francis                           "the maximum buffer 0x%x", __func__, s->blksize,
10149201bb9aSAlistair Francis                           s->buf_maxsz);
10159201bb9aSAlistair Francis 
10169201bb9aSAlistair Francis             s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
10179201bb9aSAlistair Francis         }
10189201bb9aSAlistair Francis 
1019d7dfca08SIgor Mitsyanko         break;
1020d7dfca08SIgor Mitsyanko     case SDHC_ARGUMENT:
1021d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->argument, mask, value);
1022d7dfca08SIgor Mitsyanko         break;
1023d7dfca08SIgor Mitsyanko     case SDHC_TRNMOD:
1024d7dfca08SIgor Mitsyanko         /* DMA can be enabled only if it is supported as indicated by
1025d7dfca08SIgor Mitsyanko          * capabilities register */
1026d7dfca08SIgor Mitsyanko         if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1027d7dfca08SIgor Mitsyanko             value &= ~SDHC_TRNS_DMA;
1028d7dfca08SIgor Mitsyanko         }
10298b20aefaSPrasad J Pandit         MASKED_WRITE(s->trnmod, mask, value & MASK_TRNMOD);
1030d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1031d7dfca08SIgor Mitsyanko 
1032d7dfca08SIgor Mitsyanko         /* Writing to the upper byte of CMDREG triggers SD command generation */
1033d368ba43SKevin O'Connor         if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
1034d7dfca08SIgor Mitsyanko             break;
1035d7dfca08SIgor Mitsyanko         }
1036d7dfca08SIgor Mitsyanko 
1037d368ba43SKevin O'Connor         sdhci_send_command(s);
1038d7dfca08SIgor Mitsyanko         break;
1039d7dfca08SIgor Mitsyanko     case  SDHC_BDATA:
1040d7dfca08SIgor Mitsyanko         if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
1041d368ba43SKevin O'Connor             sdhci_write_dataport(s, value >> shift, size);
1042d7dfca08SIgor Mitsyanko         }
1043d7dfca08SIgor Mitsyanko         break;
1044d7dfca08SIgor Mitsyanko     case SDHC_HOSTCTL:
1045d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF0000)) {
1046d7dfca08SIgor Mitsyanko             sdhci_blkgap_write(s, value >> 16);
1047d7dfca08SIgor Mitsyanko         }
1048d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->hostctl, mask, value);
1049d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1050d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1051d7dfca08SIgor Mitsyanko         if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1052d7dfca08SIgor Mitsyanko                 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1053d7dfca08SIgor Mitsyanko             s->pwrcon &= ~SDHC_POWER_ON;
1054d7dfca08SIgor Mitsyanko         }
1055d7dfca08SIgor Mitsyanko         break;
1056d7dfca08SIgor Mitsyanko     case SDHC_CLKCON:
1057d7dfca08SIgor Mitsyanko         if (!(mask & 0xFF000000)) {
1058d7dfca08SIgor Mitsyanko             sdhci_reset_write(s, value >> 24);
1059d7dfca08SIgor Mitsyanko         }
1060d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->clkcon, mask, value);
1061d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1062d7dfca08SIgor Mitsyanko         if (s->clkcon & SDHC_CLOCK_INT_EN) {
1063d7dfca08SIgor Mitsyanko             s->clkcon |= SDHC_CLOCK_INT_STABLE;
1064d7dfca08SIgor Mitsyanko         } else {
1065d7dfca08SIgor Mitsyanko             s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1066d7dfca08SIgor Mitsyanko         }
1067d7dfca08SIgor Mitsyanko         break;
1068d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTS:
1069d7dfca08SIgor Mitsyanko         if (s->norintstsen & SDHC_NISEN_CARDINT) {
1070d7dfca08SIgor Mitsyanko             value &= ~SDHC_NIS_CARDINT;
1071d7dfca08SIgor Mitsyanko         }
1072d7dfca08SIgor Mitsyanko         s->norintsts &= mask | ~value;
1073d7dfca08SIgor Mitsyanko         s->errintsts &= (mask >> 16) | ~(value >> 16);
1074d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1075d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1076d7dfca08SIgor Mitsyanko         } else {
1077d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1078d7dfca08SIgor Mitsyanko         }
1079d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1080d7dfca08SIgor Mitsyanko         break;
1081d7dfca08SIgor Mitsyanko     case SDHC_NORINTSTSEN:
1082d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintstsen, mask, value);
1083d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1084d7dfca08SIgor Mitsyanko         s->norintsts &= s->norintstsen;
1085d7dfca08SIgor Mitsyanko         s->errintsts &= s->errintstsen;
1086d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1087d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1088d7dfca08SIgor Mitsyanko         } else {
1089d7dfca08SIgor Mitsyanko             s->norintsts &= ~SDHC_NIS_ERR;
1090d7dfca08SIgor Mitsyanko         }
10910a7ac9f9SAndrew Baumann         /* Quirk for Raspberry Pi: pending card insert interrupt
10920a7ac9f9SAndrew Baumann          * appears when first enabled after power on */
10930a7ac9f9SAndrew Baumann         if ((s->norintstsen & SDHC_NISEN_INSERT) && s->pending_insert_state) {
10940a7ac9f9SAndrew Baumann             assert(s->pending_insert_quirk);
10950a7ac9f9SAndrew Baumann             s->norintsts |= SDHC_NIS_INSERT;
10960a7ac9f9SAndrew Baumann             s->pending_insert_state = false;
10970a7ac9f9SAndrew Baumann         }
1098d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1099d7dfca08SIgor Mitsyanko         break;
1100d7dfca08SIgor Mitsyanko     case SDHC_NORINTSIGEN:
1101d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->norintsigen, mask, value);
1102d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1103d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1104d7dfca08SIgor Mitsyanko         break;
1105d7dfca08SIgor Mitsyanko     case SDHC_ADMAERR:
1106d7dfca08SIgor Mitsyanko         MASKED_WRITE(s->admaerr, mask, value);
1107d7dfca08SIgor Mitsyanko         break;
1108d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR:
1109d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1110d7dfca08SIgor Mitsyanko                 (uint64_t)mask)) | (uint64_t)value;
1111d7dfca08SIgor Mitsyanko         break;
1112d7dfca08SIgor Mitsyanko     case SDHC_ADMASYSADDR + 4:
1113d7dfca08SIgor Mitsyanko         s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1114d7dfca08SIgor Mitsyanko                 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1115d7dfca08SIgor Mitsyanko         break;
1116d7dfca08SIgor Mitsyanko     case SDHC_FEAER:
1117d7dfca08SIgor Mitsyanko         s->acmd12errsts |= value;
1118d7dfca08SIgor Mitsyanko         s->errintsts |= (value >> 16) & s->errintstsen;
1119d7dfca08SIgor Mitsyanko         if (s->acmd12errsts) {
1120d7dfca08SIgor Mitsyanko             s->errintsts |= SDHC_EIS_CMD12ERR;
1121d7dfca08SIgor Mitsyanko         }
1122d7dfca08SIgor Mitsyanko         if (s->errintsts) {
1123d7dfca08SIgor Mitsyanko             s->norintsts |= SDHC_NIS_ERR;
1124d7dfca08SIgor Mitsyanko         }
1125d7dfca08SIgor Mitsyanko         sdhci_update_irq(s);
1126d7dfca08SIgor Mitsyanko         break;
1127d7dfca08SIgor Mitsyanko     default:
112800b004b3SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_UNIMP, "SDHC wr_%ub @0x%02" HWADDR_PRIx " <- 0x%08x "
112900b004b3SPhilippe Mathieu-Daudé                       "not implemented\n", size, offset, value >> shift);
1130d7dfca08SIgor Mitsyanko         break;
1131d7dfca08SIgor Mitsyanko     }
1132*8be487d8SPhilippe Mathieu-Daudé     trace_sdhci_access("wr", size << 3, offset, "<-",
1133*8be487d8SPhilippe Mathieu-Daudé                        value >> shift, value >> shift);
1134d7dfca08SIgor Mitsyanko }
1135d7dfca08SIgor Mitsyanko 
1136d7dfca08SIgor Mitsyanko static const MemoryRegionOps sdhci_mmio_ops = {
1137d368ba43SKevin O'Connor     .read = sdhci_read,
1138d368ba43SKevin O'Connor     .write = sdhci_write,
1139d7dfca08SIgor Mitsyanko     .valid = {
1140d7dfca08SIgor Mitsyanko         .min_access_size = 1,
1141d7dfca08SIgor Mitsyanko         .max_access_size = 4,
1142d7dfca08SIgor Mitsyanko         .unaligned = false
1143d7dfca08SIgor Mitsyanko     },
1144d7dfca08SIgor Mitsyanko     .endianness = DEVICE_LITTLE_ENDIAN,
1145d7dfca08SIgor Mitsyanko };
1146d7dfca08SIgor Mitsyanko 
1147d7dfca08SIgor Mitsyanko static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1148d7dfca08SIgor Mitsyanko {
1149d7dfca08SIgor Mitsyanko     switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1150d7dfca08SIgor Mitsyanko     case 0:
1151d7dfca08SIgor Mitsyanko         return 512;
1152d7dfca08SIgor Mitsyanko     case 1:
1153d7dfca08SIgor Mitsyanko         return 1024;
1154d7dfca08SIgor Mitsyanko     case 2:
1155d7dfca08SIgor Mitsyanko         return 2048;
1156d7dfca08SIgor Mitsyanko     default:
1157d7dfca08SIgor Mitsyanko         hw_error("SDHC: unsupported value for maximum block size\n");
1158d7dfca08SIgor Mitsyanko         return 0;
1159d7dfca08SIgor Mitsyanko     }
1160d7dfca08SIgor Mitsyanko }
1161d7dfca08SIgor Mitsyanko 
1162b635d98cSPhilippe Mathieu-Daudé /* --- qdev common --- */
1163b635d98cSPhilippe Mathieu-Daudé 
1164b635d98cSPhilippe Mathieu-Daudé #define DEFINE_SDHCI_COMMON_PROPERTIES(_state) \
1165b635d98cSPhilippe Mathieu-Daudé     /* Capabilities registers provide information on supported features
1166b635d98cSPhilippe Mathieu-Daudé      * of this specific host controller implementation */ \
1167b635d98cSPhilippe Mathieu-Daudé     DEFINE_PROP_UINT32("capareg", _state, capareg, SDHC_CAPAB_REG_DEFAULT), \
1168b635d98cSPhilippe Mathieu-Daudé     DEFINE_PROP_UINT32("maxcurr", _state, maxcurr, 0)
1169b635d98cSPhilippe Mathieu-Daudé 
117040bbc194SPeter Maydell static void sdhci_initfn(SDHCIState *s)
1171d7dfca08SIgor Mitsyanko {
117240bbc194SPeter Maydell     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
117340bbc194SPeter Maydell                         TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
1174d7dfca08SIgor Mitsyanko 
1175bc72ad67SAlex Bligh     s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
1176d368ba43SKevin O'Connor     s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
1177d7dfca08SIgor Mitsyanko }
1178d7dfca08SIgor Mitsyanko 
11797302dcd6SKevin O'Connor static void sdhci_uninitfn(SDHCIState *s)
1180d7dfca08SIgor Mitsyanko {
1181bc72ad67SAlex Bligh     timer_del(s->insert_timer);
1182bc72ad67SAlex Bligh     timer_free(s->insert_timer);
1183bc72ad67SAlex Bligh     timer_del(s->transfer_timer);
1184bc72ad67SAlex Bligh     timer_free(s->transfer_timer);
1185d7dfca08SIgor Mitsyanko 
1186d7dfca08SIgor Mitsyanko     g_free(s->fifo_buffer);
1187d7dfca08SIgor Mitsyanko     s->fifo_buffer = NULL;
1188d7dfca08SIgor Mitsyanko }
1189d7dfca08SIgor Mitsyanko 
119025367498SPhilippe Mathieu-Daudé static void sdhci_common_realize(SDHCIState *s, Error **errp)
119125367498SPhilippe Mathieu-Daudé {
119225367498SPhilippe Mathieu-Daudé     s->buf_maxsz = sdhci_get_fifolen(s);
119325367498SPhilippe Mathieu-Daudé     s->fifo_buffer = g_malloc0(s->buf_maxsz);
119425367498SPhilippe Mathieu-Daudé 
119525367498SPhilippe Mathieu-Daudé     memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
119625367498SPhilippe Mathieu-Daudé                           SDHC_REGISTERS_MAP_SIZE);
119725367498SPhilippe Mathieu-Daudé }
119825367498SPhilippe Mathieu-Daudé 
11998b7455c7SPhilippe Mathieu-Daudé static void sdhci_common_unrealize(SDHCIState *s, Error **errp)
12008b7455c7SPhilippe Mathieu-Daudé {
12018b7455c7SPhilippe Mathieu-Daudé     /* This function is expected to be called only once for each class:
12028b7455c7SPhilippe Mathieu-Daudé      * - SysBus:    via DeviceClass->unrealize(),
12038b7455c7SPhilippe Mathieu-Daudé      * - PCI:       via PCIDeviceClass->exit().
12048b7455c7SPhilippe Mathieu-Daudé      * However to avoid double-free and/or use-after-free we still nullify
12058b7455c7SPhilippe Mathieu-Daudé      * this variable (better safe than sorry!). */
12068b7455c7SPhilippe Mathieu-Daudé     g_free(s->fifo_buffer);
12078b7455c7SPhilippe Mathieu-Daudé     s->fifo_buffer = NULL;
12088b7455c7SPhilippe Mathieu-Daudé }
12098b7455c7SPhilippe Mathieu-Daudé 
12100a7ac9f9SAndrew Baumann static bool sdhci_pending_insert_vmstate_needed(void *opaque)
12110a7ac9f9SAndrew Baumann {
12120a7ac9f9SAndrew Baumann     SDHCIState *s = opaque;
12130a7ac9f9SAndrew Baumann 
12140a7ac9f9SAndrew Baumann     return s->pending_insert_state;
12150a7ac9f9SAndrew Baumann }
12160a7ac9f9SAndrew Baumann 
12170a7ac9f9SAndrew Baumann static const VMStateDescription sdhci_pending_insert_vmstate = {
12180a7ac9f9SAndrew Baumann     .name = "sdhci/pending-insert",
12190a7ac9f9SAndrew Baumann     .version_id = 1,
12200a7ac9f9SAndrew Baumann     .minimum_version_id = 1,
12210a7ac9f9SAndrew Baumann     .needed = sdhci_pending_insert_vmstate_needed,
12220a7ac9f9SAndrew Baumann     .fields = (VMStateField[]) {
12230a7ac9f9SAndrew Baumann         VMSTATE_BOOL(pending_insert_state, SDHCIState),
12240a7ac9f9SAndrew Baumann         VMSTATE_END_OF_LIST()
12250a7ac9f9SAndrew Baumann     },
12260a7ac9f9SAndrew Baumann };
12270a7ac9f9SAndrew Baumann 
1228d7dfca08SIgor Mitsyanko const VMStateDescription sdhci_vmstate = {
1229d7dfca08SIgor Mitsyanko     .name = "sdhci",
1230d7dfca08SIgor Mitsyanko     .version_id = 1,
1231d7dfca08SIgor Mitsyanko     .minimum_version_id = 1,
1232d7dfca08SIgor Mitsyanko     .fields = (VMStateField[]) {
1233d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(sdmasysad, SDHCIState),
1234d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blksize, SDHCIState),
1235d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(blkcnt, SDHCIState),
1236d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(argument, SDHCIState),
1237d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(trnmod, SDHCIState),
1238d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(cmdreg, SDHCIState),
1239d7dfca08SIgor Mitsyanko         VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1240d7dfca08SIgor Mitsyanko         VMSTATE_UINT32(prnsts, SDHCIState),
1241d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(hostctl, SDHCIState),
1242d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(pwrcon, SDHCIState),
1243d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(blkgap, SDHCIState),
1244d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(wakcon, SDHCIState),
1245d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(clkcon, SDHCIState),
1246d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(timeoutcon, SDHCIState),
1247d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(admaerr, SDHCIState),
1248d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsts, SDHCIState),
1249d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsts, SDHCIState),
1250d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintstsen, SDHCIState),
1251d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintstsen, SDHCIState),
1252d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(norintsigen, SDHCIState),
1253d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(errintsigen, SDHCIState),
1254d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(acmd12errsts, SDHCIState),
1255d7dfca08SIgor Mitsyanko         VMSTATE_UINT16(data_count, SDHCIState),
1256d7dfca08SIgor Mitsyanko         VMSTATE_UINT64(admasysaddr, SDHCIState),
1257d7dfca08SIgor Mitsyanko         VMSTATE_UINT8(stopped_state, SDHCIState),
125859046ec2SHalil Pasic         VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, buf_maxsz),
1259e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1260e720677eSPaolo Bonzini         VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
1261d7dfca08SIgor Mitsyanko         VMSTATE_END_OF_LIST()
12620a7ac9f9SAndrew Baumann     },
12630a7ac9f9SAndrew Baumann     .subsections = (const VMStateDescription*[]) {
12640a7ac9f9SAndrew Baumann         &sdhci_pending_insert_vmstate,
12650a7ac9f9SAndrew Baumann         NULL
12660a7ac9f9SAndrew Baumann     },
1267d7dfca08SIgor Mitsyanko };
1268d7dfca08SIgor Mitsyanko 
12691c92c505SPhilippe Mathieu-Daudé static void sdhci_common_class_init(ObjectClass *klass, void *data)
12701c92c505SPhilippe Mathieu-Daudé {
12711c92c505SPhilippe Mathieu-Daudé     DeviceClass *dc = DEVICE_CLASS(klass);
12721c92c505SPhilippe Mathieu-Daudé 
12731c92c505SPhilippe Mathieu-Daudé     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
12741c92c505SPhilippe Mathieu-Daudé     dc->vmsd = &sdhci_vmstate;
12751c92c505SPhilippe Mathieu-Daudé     dc->reset = sdhci_poweron_reset;
12761c92c505SPhilippe Mathieu-Daudé }
12771c92c505SPhilippe Mathieu-Daudé 
1278b635d98cSPhilippe Mathieu-Daudé /* --- qdev PCI --- */
1279b635d98cSPhilippe Mathieu-Daudé 
12805ec911c3SKevin O'Connor static Property sdhci_pci_properties[] = {
1281b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
1282d7dfca08SIgor Mitsyanko     DEFINE_PROP_END_OF_LIST(),
1283d7dfca08SIgor Mitsyanko };
1284d7dfca08SIgor Mitsyanko 
12859af21dbeSMarkus Armbruster static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
1286224d10ffSKevin O'Connor {
1287224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
128825367498SPhilippe Mathieu-Daudé 
128925367498SPhilippe Mathieu-Daudé     sdhci_initfn(s);
129025367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
129125367498SPhilippe Mathieu-Daudé     if (errp && *errp) {
129225367498SPhilippe Mathieu-Daudé         return;
129325367498SPhilippe Mathieu-Daudé     }
129425367498SPhilippe Mathieu-Daudé 
1295224d10ffSKevin O'Connor     dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1296224d10ffSKevin O'Connor     dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
1297224d10ffSKevin O'Connor     s->irq = pci_allocate_irq(dev);
1298224d10ffSKevin O'Connor     pci_register_bar(dev, 0, 0, &s->iomem);
1299224d10ffSKevin O'Connor }
1300224d10ffSKevin O'Connor 
1301224d10ffSKevin O'Connor static void sdhci_pci_exit(PCIDevice *dev)
1302224d10ffSKevin O'Connor {
1303224d10ffSKevin O'Connor     SDHCIState *s = PCI_SDHCI(dev);
13048b7455c7SPhilippe Mathieu-Daudé 
13058b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
1306224d10ffSKevin O'Connor     sdhci_uninitfn(s);
1307224d10ffSKevin O'Connor }
1308224d10ffSKevin O'Connor 
1309224d10ffSKevin O'Connor static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1310224d10ffSKevin O'Connor {
1311224d10ffSKevin O'Connor     DeviceClass *dc = DEVICE_CLASS(klass);
1312224d10ffSKevin O'Connor     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1313224d10ffSKevin O'Connor 
13149af21dbeSMarkus Armbruster     k->realize = sdhci_pci_realize;
1315224d10ffSKevin O'Connor     k->exit = sdhci_pci_exit;
1316224d10ffSKevin O'Connor     k->vendor_id = PCI_VENDOR_ID_REDHAT;
1317224d10ffSKevin O'Connor     k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1318224d10ffSKevin O'Connor     k->class_id = PCI_CLASS_SYSTEM_SDHCI;
13195ec911c3SKevin O'Connor     dc->props = sdhci_pci_properties;
13201c92c505SPhilippe Mathieu-Daudé 
13211c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1322224d10ffSKevin O'Connor }
1323224d10ffSKevin O'Connor 
1324224d10ffSKevin O'Connor static const TypeInfo sdhci_pci_info = {
1325224d10ffSKevin O'Connor     .name = TYPE_PCI_SDHCI,
1326224d10ffSKevin O'Connor     .parent = TYPE_PCI_DEVICE,
1327224d10ffSKevin O'Connor     .instance_size = sizeof(SDHCIState),
1328224d10ffSKevin O'Connor     .class_init = sdhci_pci_class_init,
1329fd3b02c8SEduardo Habkost     .interfaces = (InterfaceInfo[]) {
1330fd3b02c8SEduardo Habkost         { INTERFACE_CONVENTIONAL_PCI_DEVICE },
1331fd3b02c8SEduardo Habkost         { },
1332fd3b02c8SEduardo Habkost     },
1333224d10ffSKevin O'Connor };
1334224d10ffSKevin O'Connor 
1335b635d98cSPhilippe Mathieu-Daudé /* --- qdev SysBus --- */
1336b635d98cSPhilippe Mathieu-Daudé 
13375ec911c3SKevin O'Connor static Property sdhci_sysbus_properties[] = {
1338b635d98cSPhilippe Mathieu-Daudé     DEFINE_SDHCI_COMMON_PROPERTIES(SDHCIState),
13390a7ac9f9SAndrew Baumann     DEFINE_PROP_BOOL("pending-insert-quirk", SDHCIState, pending_insert_quirk,
13400a7ac9f9SAndrew Baumann                      false),
13415ec911c3SKevin O'Connor     DEFINE_PROP_END_OF_LIST(),
13425ec911c3SKevin O'Connor };
13435ec911c3SKevin O'Connor 
13447302dcd6SKevin O'Connor static void sdhci_sysbus_init(Object *obj)
1345d7dfca08SIgor Mitsyanko {
13467302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13475ec911c3SKevin O'Connor 
134840bbc194SPeter Maydell     sdhci_initfn(s);
13497302dcd6SKevin O'Connor }
13507302dcd6SKevin O'Connor 
13517302dcd6SKevin O'Connor static void sdhci_sysbus_finalize(Object *obj)
13527302dcd6SKevin O'Connor {
13537302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(obj);
13547302dcd6SKevin O'Connor     sdhci_uninitfn(s);
13557302dcd6SKevin O'Connor }
13567302dcd6SKevin O'Connor 
13577302dcd6SKevin O'Connor static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
13587302dcd6SKevin O'Connor {
13597302dcd6SKevin O'Connor     SDHCIState *s = SYSBUS_SDHCI(dev);
1360d7dfca08SIgor Mitsyanko     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1361d7dfca08SIgor Mitsyanko 
136225367498SPhilippe Mathieu-Daudé     sdhci_common_realize(s, errp);
136325367498SPhilippe Mathieu-Daudé     if (errp && *errp) {
136425367498SPhilippe Mathieu-Daudé         return;
136525367498SPhilippe Mathieu-Daudé     }
136625367498SPhilippe Mathieu-Daudé 
1367d7dfca08SIgor Mitsyanko     sysbus_init_irq(sbd, &s->irq);
1368d7dfca08SIgor Mitsyanko     sysbus_init_mmio(sbd, &s->iomem);
1369d7dfca08SIgor Mitsyanko }
1370d7dfca08SIgor Mitsyanko 
13718b7455c7SPhilippe Mathieu-Daudé static void sdhci_sysbus_unrealize(DeviceState *dev, Error **errp)
13728b7455c7SPhilippe Mathieu-Daudé {
13738b7455c7SPhilippe Mathieu-Daudé     SDHCIState *s = SYSBUS_SDHCI(dev);
13748b7455c7SPhilippe Mathieu-Daudé 
13758b7455c7SPhilippe Mathieu-Daudé     sdhci_common_unrealize(s, &error_abort);
13768b7455c7SPhilippe Mathieu-Daudé }
13778b7455c7SPhilippe Mathieu-Daudé 
13787302dcd6SKevin O'Connor static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
1379d7dfca08SIgor Mitsyanko {
1380d7dfca08SIgor Mitsyanko     DeviceClass *dc = DEVICE_CLASS(klass);
1381d7dfca08SIgor Mitsyanko 
13825ec911c3SKevin O'Connor     dc->props = sdhci_sysbus_properties;
13837302dcd6SKevin O'Connor     dc->realize = sdhci_sysbus_realize;
13848b7455c7SPhilippe Mathieu-Daudé     dc->unrealize = sdhci_sysbus_unrealize;
13851c92c505SPhilippe Mathieu-Daudé 
13861c92c505SPhilippe Mathieu-Daudé     sdhci_common_class_init(klass, data);
1387d7dfca08SIgor Mitsyanko }
1388d7dfca08SIgor Mitsyanko 
13897302dcd6SKevin O'Connor static const TypeInfo sdhci_sysbus_info = {
13907302dcd6SKevin O'Connor     .name = TYPE_SYSBUS_SDHCI,
1391d7dfca08SIgor Mitsyanko     .parent = TYPE_SYS_BUS_DEVICE,
1392d7dfca08SIgor Mitsyanko     .instance_size = sizeof(SDHCIState),
13937302dcd6SKevin O'Connor     .instance_init = sdhci_sysbus_init,
13947302dcd6SKevin O'Connor     .instance_finalize = sdhci_sysbus_finalize,
13957302dcd6SKevin O'Connor     .class_init = sdhci_sysbus_class_init,
1396d7dfca08SIgor Mitsyanko };
1397d7dfca08SIgor Mitsyanko 
1398b635d98cSPhilippe Mathieu-Daudé /* --- qdev bus master --- */
1399b635d98cSPhilippe Mathieu-Daudé 
140040bbc194SPeter Maydell static void sdhci_bus_class_init(ObjectClass *klass, void *data)
140140bbc194SPeter Maydell {
140240bbc194SPeter Maydell     SDBusClass *sbc = SD_BUS_CLASS(klass);
140340bbc194SPeter Maydell 
140440bbc194SPeter Maydell     sbc->set_inserted = sdhci_set_inserted;
140540bbc194SPeter Maydell     sbc->set_readonly = sdhci_set_readonly;
140640bbc194SPeter Maydell }
140740bbc194SPeter Maydell 
140840bbc194SPeter Maydell static const TypeInfo sdhci_bus_info = {
140940bbc194SPeter Maydell     .name = TYPE_SDHCI_BUS,
141040bbc194SPeter Maydell     .parent = TYPE_SD_BUS,
141140bbc194SPeter Maydell     .instance_size = sizeof(SDBus),
141240bbc194SPeter Maydell     .class_init = sdhci_bus_class_init,
141340bbc194SPeter Maydell };
141440bbc194SPeter Maydell 
1415d7dfca08SIgor Mitsyanko static void sdhci_register_types(void)
1416d7dfca08SIgor Mitsyanko {
1417224d10ffSKevin O'Connor     type_register_static(&sdhci_pci_info);
14187302dcd6SKevin O'Connor     type_register_static(&sdhci_sysbus_info);
141940bbc194SPeter Maydell     type_register_static(&sdhci_bus_info);
1420d7dfca08SIgor Mitsyanko }
1421d7dfca08SIgor Mitsyanko 
1422d7dfca08SIgor Mitsyanko type_init(sdhci_register_types)
1423